pci-calgary_64.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657
  1. /*
  2. * Derived from arch/powerpc/kernel/iommu.c
  3. *
  4. * Copyright IBM Corporation, 2006-2007
  5. * Copyright (C) 2006 Jon Mason <jdmason@kudzu.us>
  6. *
  7. * Author: Jon Mason <jdmason@kudzu.us>
  8. * Author: Muli Ben-Yehuda <muli@il.ibm.com>
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/init.h>
  25. #include <linux/types.h>
  26. #include <linux/slab.h>
  27. #include <linux/mm.h>
  28. #include <linux/spinlock.h>
  29. #include <linux/string.h>
  30. #include <linux/crash_dump.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/bitops.h>
  33. #include <linux/pci_ids.h>
  34. #include <linux/pci.h>
  35. #include <linux/delay.h>
  36. #include <linux/scatterlist.h>
  37. #include <linux/iommu-helper.h>
  38. #include <asm/iommu.h>
  39. #include <asm/calgary.h>
  40. #include <asm/tce.h>
  41. #include <asm/pci-direct.h>
  42. #include <asm/system.h>
  43. #include <asm/dma.h>
  44. #include <asm/rio.h>
  45. #include <asm/bios_ebda.h>
  46. #ifdef CONFIG_CALGARY_IOMMU_ENABLED_BY_DEFAULT
  47. int use_calgary __read_mostly = 1;
  48. #else
  49. int use_calgary __read_mostly = 0;
  50. #endif /* CONFIG_CALGARY_DEFAULT_ENABLED */
  51. #define PCI_DEVICE_ID_IBM_CALGARY 0x02a1
  52. #define PCI_DEVICE_ID_IBM_CALIOC2 0x0308
  53. /* register offsets inside the host bridge space */
  54. #define CALGARY_CONFIG_REG 0x0108
  55. #define PHB_CSR_OFFSET 0x0110 /* Channel Status */
  56. #define PHB_PLSSR_OFFSET 0x0120
  57. #define PHB_CONFIG_RW_OFFSET 0x0160
  58. #define PHB_IOBASE_BAR_LOW 0x0170
  59. #define PHB_IOBASE_BAR_HIGH 0x0180
  60. #define PHB_MEM_1_LOW 0x0190
  61. #define PHB_MEM_1_HIGH 0x01A0
  62. #define PHB_IO_ADDR_SIZE 0x01B0
  63. #define PHB_MEM_1_SIZE 0x01C0
  64. #define PHB_MEM_ST_OFFSET 0x01D0
  65. #define PHB_AER_OFFSET 0x0200
  66. #define PHB_CONFIG_0_HIGH 0x0220
  67. #define PHB_CONFIG_0_LOW 0x0230
  68. #define PHB_CONFIG_0_END 0x0240
  69. #define PHB_MEM_2_LOW 0x02B0
  70. #define PHB_MEM_2_HIGH 0x02C0
  71. #define PHB_MEM_2_SIZE_HIGH 0x02D0
  72. #define PHB_MEM_2_SIZE_LOW 0x02E0
  73. #define PHB_DOSHOLE_OFFSET 0x08E0
  74. /* CalIOC2 specific */
  75. #define PHB_SAVIOR_L2 0x0DB0
  76. #define PHB_PAGE_MIG_CTRL 0x0DA8
  77. #define PHB_PAGE_MIG_DEBUG 0x0DA0
  78. #define PHB_ROOT_COMPLEX_STATUS 0x0CB0
  79. /* PHB_CONFIG_RW */
  80. #define PHB_TCE_ENABLE 0x20000000
  81. #define PHB_SLOT_DISABLE 0x1C000000
  82. #define PHB_DAC_DISABLE 0x01000000
  83. #define PHB_MEM2_ENABLE 0x00400000
  84. #define PHB_MCSR_ENABLE 0x00100000
  85. /* TAR (Table Address Register) */
  86. #define TAR_SW_BITS 0x0000ffffffff800fUL
  87. #define TAR_VALID 0x0000000000000008UL
  88. /* CSR (Channel/DMA Status Register) */
  89. #define CSR_AGENT_MASK 0xffe0ffff
  90. /* CCR (Calgary Configuration Register) */
  91. #define CCR_2SEC_TIMEOUT 0x000000000000000EUL
  92. /* PMCR/PMDR (Page Migration Control/Debug Registers */
  93. #define PMR_SOFTSTOP 0x80000000
  94. #define PMR_SOFTSTOPFAULT 0x40000000
  95. #define PMR_HARDSTOP 0x20000000
  96. #define MAX_NUM_OF_PHBS 8 /* how many PHBs in total? */
  97. #define MAX_NUM_CHASSIS 8 /* max number of chassis */
  98. /* MAX_PHB_BUS_NUM is the maximal possible dev->bus->number */
  99. #define MAX_PHB_BUS_NUM (MAX_NUM_OF_PHBS * MAX_NUM_CHASSIS * 2)
  100. #define PHBS_PER_CALGARY 4
  101. /* register offsets in Calgary's internal register space */
  102. static const unsigned long tar_offsets[] = {
  103. 0x0580 /* TAR0 */,
  104. 0x0588 /* TAR1 */,
  105. 0x0590 /* TAR2 */,
  106. 0x0598 /* TAR3 */
  107. };
  108. static const unsigned long split_queue_offsets[] = {
  109. 0x4870 /* SPLIT QUEUE 0 */,
  110. 0x5870 /* SPLIT QUEUE 1 */,
  111. 0x6870 /* SPLIT QUEUE 2 */,
  112. 0x7870 /* SPLIT QUEUE 3 */
  113. };
  114. static const unsigned long phb_offsets[] = {
  115. 0x8000 /* PHB0 */,
  116. 0x9000 /* PHB1 */,
  117. 0xA000 /* PHB2 */,
  118. 0xB000 /* PHB3 */
  119. };
  120. /* PHB debug registers */
  121. static const unsigned long phb_debug_offsets[] = {
  122. 0x4000 /* PHB 0 DEBUG */,
  123. 0x5000 /* PHB 1 DEBUG */,
  124. 0x6000 /* PHB 2 DEBUG */,
  125. 0x7000 /* PHB 3 DEBUG */
  126. };
  127. /*
  128. * STUFF register for each debug PHB,
  129. * byte 1 = start bus number, byte 2 = end bus number
  130. */
  131. #define PHB_DEBUG_STUFF_OFFSET 0x0020
  132. #define EMERGENCY_PAGES 32 /* = 128KB */
  133. unsigned int specified_table_size = TCE_TABLE_SIZE_UNSPECIFIED;
  134. static int translate_empty_slots __read_mostly = 0;
  135. static int calgary_detected __read_mostly = 0;
  136. static struct rio_table_hdr *rio_table_hdr __initdata;
  137. static struct scal_detail *scal_devs[MAX_NUMNODES] __initdata;
  138. static struct rio_detail *rio_devs[MAX_NUMNODES * 4] __initdata;
  139. struct calgary_bus_info {
  140. void *tce_space;
  141. unsigned char translation_disabled;
  142. signed char phbid;
  143. void __iomem *bbar;
  144. };
  145. static void calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
  146. static void calgary_tce_cache_blast(struct iommu_table *tbl);
  147. static void calgary_dump_error_regs(struct iommu_table *tbl);
  148. static void calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
  149. static void calioc2_tce_cache_blast(struct iommu_table *tbl);
  150. static void calioc2_dump_error_regs(struct iommu_table *tbl);
  151. static void calgary_init_bitmap_from_tce_table(struct iommu_table *tbl);
  152. static void get_tce_space_from_tar(void);
  153. static struct cal_chipset_ops calgary_chip_ops = {
  154. .handle_quirks = calgary_handle_quirks,
  155. .tce_cache_blast = calgary_tce_cache_blast,
  156. .dump_error_regs = calgary_dump_error_regs
  157. };
  158. static struct cal_chipset_ops calioc2_chip_ops = {
  159. .handle_quirks = calioc2_handle_quirks,
  160. .tce_cache_blast = calioc2_tce_cache_blast,
  161. .dump_error_regs = calioc2_dump_error_regs
  162. };
  163. static struct calgary_bus_info bus_info[MAX_PHB_BUS_NUM] = { { NULL, 0, 0 }, };
  164. /* enable this to stress test the chip's TCE cache */
  165. #ifdef CONFIG_IOMMU_DEBUG
  166. static int debugging = 1;
  167. static inline unsigned long verify_bit_range(unsigned long* bitmap,
  168. int expected, unsigned long start, unsigned long end)
  169. {
  170. unsigned long idx = start;
  171. BUG_ON(start >= end);
  172. while (idx < end) {
  173. if (!!test_bit(idx, bitmap) != expected)
  174. return idx;
  175. ++idx;
  176. }
  177. /* all bits have the expected value */
  178. return ~0UL;
  179. }
  180. #else /* debugging is disabled */
  181. static int debugging;
  182. static inline unsigned long verify_bit_range(unsigned long* bitmap,
  183. int expected, unsigned long start, unsigned long end)
  184. {
  185. return ~0UL;
  186. }
  187. #endif /* CONFIG_IOMMU_DEBUG */
  188. static inline int translation_enabled(struct iommu_table *tbl)
  189. {
  190. /* only PHBs with translation enabled have an IOMMU table */
  191. return (tbl != NULL);
  192. }
  193. static void iommu_range_reserve(struct iommu_table *tbl,
  194. unsigned long start_addr, unsigned int npages)
  195. {
  196. unsigned long index;
  197. unsigned long end;
  198. unsigned long badbit;
  199. unsigned long flags;
  200. index = start_addr >> PAGE_SHIFT;
  201. /* bail out if we're asked to reserve a region we don't cover */
  202. if (index >= tbl->it_size)
  203. return;
  204. end = index + npages;
  205. if (end > tbl->it_size) /* don't go off the table */
  206. end = tbl->it_size;
  207. spin_lock_irqsave(&tbl->it_lock, flags);
  208. badbit = verify_bit_range(tbl->it_map, 0, index, end);
  209. if (badbit != ~0UL) {
  210. if (printk_ratelimit())
  211. printk(KERN_ERR "Calgary: entry already allocated at "
  212. "0x%lx tbl %p dma 0x%lx npages %u\n",
  213. badbit, tbl, start_addr, npages);
  214. }
  215. iommu_area_reserve(tbl->it_map, index, npages);
  216. spin_unlock_irqrestore(&tbl->it_lock, flags);
  217. }
  218. static unsigned long iommu_range_alloc(struct device *dev,
  219. struct iommu_table *tbl,
  220. unsigned int npages)
  221. {
  222. unsigned long flags;
  223. unsigned long offset;
  224. unsigned long boundary_size;
  225. boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
  226. PAGE_SIZE) >> PAGE_SHIFT;
  227. BUG_ON(npages == 0);
  228. spin_lock_irqsave(&tbl->it_lock, flags);
  229. offset = iommu_area_alloc(tbl->it_map, tbl->it_size, tbl->it_hint,
  230. npages, 0, boundary_size, 0);
  231. if (offset == ~0UL) {
  232. tbl->chip_ops->tce_cache_blast(tbl);
  233. offset = iommu_area_alloc(tbl->it_map, tbl->it_size, 0,
  234. npages, 0, boundary_size, 0);
  235. if (offset == ~0UL) {
  236. printk(KERN_WARNING "Calgary: IOMMU full.\n");
  237. spin_unlock_irqrestore(&tbl->it_lock, flags);
  238. if (panic_on_overflow)
  239. panic("Calgary: fix the allocator.\n");
  240. else
  241. return bad_dma_address;
  242. }
  243. }
  244. tbl->it_hint = offset + npages;
  245. BUG_ON(tbl->it_hint > tbl->it_size);
  246. spin_unlock_irqrestore(&tbl->it_lock, flags);
  247. return offset;
  248. }
  249. static dma_addr_t iommu_alloc(struct device *dev, struct iommu_table *tbl,
  250. void *vaddr, unsigned int npages, int direction)
  251. {
  252. unsigned long entry;
  253. dma_addr_t ret = bad_dma_address;
  254. entry = iommu_range_alloc(dev, tbl, npages);
  255. if (unlikely(entry == bad_dma_address))
  256. goto error;
  257. /* set the return dma address */
  258. ret = (entry << PAGE_SHIFT) | ((unsigned long)vaddr & ~PAGE_MASK);
  259. /* put the TCEs in the HW table */
  260. tce_build(tbl, entry, npages, (unsigned long)vaddr & PAGE_MASK,
  261. direction);
  262. return ret;
  263. error:
  264. printk(KERN_WARNING "Calgary: failed to allocate %u pages in "
  265. "iommu %p\n", npages, tbl);
  266. return bad_dma_address;
  267. }
  268. static void iommu_free(struct iommu_table *tbl, dma_addr_t dma_addr,
  269. unsigned int npages)
  270. {
  271. unsigned long entry;
  272. unsigned long badbit;
  273. unsigned long badend;
  274. unsigned long flags;
  275. /* were we called with bad_dma_address? */
  276. badend = bad_dma_address + (EMERGENCY_PAGES * PAGE_SIZE);
  277. if (unlikely((dma_addr >= bad_dma_address) && (dma_addr < badend))) {
  278. WARN(1, KERN_ERR "Calgary: driver tried unmapping bad DMA "
  279. "address 0x%Lx\n", dma_addr);
  280. return;
  281. }
  282. entry = dma_addr >> PAGE_SHIFT;
  283. BUG_ON(entry + npages > tbl->it_size);
  284. tce_free(tbl, entry, npages);
  285. spin_lock_irqsave(&tbl->it_lock, flags);
  286. badbit = verify_bit_range(tbl->it_map, 1, entry, entry + npages);
  287. if (badbit != ~0UL) {
  288. if (printk_ratelimit())
  289. printk(KERN_ERR "Calgary: bit is off at 0x%lx "
  290. "tbl %p dma 0x%Lx entry 0x%lx npages %u\n",
  291. badbit, tbl, dma_addr, entry, npages);
  292. }
  293. iommu_area_free(tbl->it_map, entry, npages);
  294. spin_unlock_irqrestore(&tbl->it_lock, flags);
  295. }
  296. static inline struct iommu_table *find_iommu_table(struct device *dev)
  297. {
  298. struct pci_dev *pdev;
  299. struct pci_bus *pbus;
  300. struct iommu_table *tbl;
  301. pdev = to_pci_dev(dev);
  302. pbus = pdev->bus;
  303. /* is the device behind a bridge? Look for the root bus */
  304. while (pbus->parent)
  305. pbus = pbus->parent;
  306. tbl = pci_iommu(pbus);
  307. BUG_ON(tbl && (tbl->it_busno != pbus->number));
  308. return tbl;
  309. }
  310. static void calgary_unmap_sg(struct device *dev, struct scatterlist *sglist,
  311. int nelems,enum dma_data_direction dir,
  312. struct dma_attrs *attrs)
  313. {
  314. struct iommu_table *tbl = find_iommu_table(dev);
  315. struct scatterlist *s;
  316. int i;
  317. if (!translation_enabled(tbl))
  318. return;
  319. for_each_sg(sglist, s, nelems, i) {
  320. unsigned int npages;
  321. dma_addr_t dma = s->dma_address;
  322. unsigned int dmalen = s->dma_length;
  323. if (dmalen == 0)
  324. break;
  325. npages = iommu_num_pages(dma, dmalen, PAGE_SIZE);
  326. iommu_free(tbl, dma, npages);
  327. }
  328. }
  329. static int calgary_map_sg(struct device *dev, struct scatterlist *sg,
  330. int nelems, enum dma_data_direction dir,
  331. struct dma_attrs *attrs)
  332. {
  333. struct iommu_table *tbl = find_iommu_table(dev);
  334. struct scatterlist *s;
  335. unsigned long vaddr;
  336. unsigned int npages;
  337. unsigned long entry;
  338. int i;
  339. for_each_sg(sg, s, nelems, i) {
  340. BUG_ON(!sg_page(s));
  341. vaddr = (unsigned long) sg_virt(s);
  342. npages = iommu_num_pages(vaddr, s->length, PAGE_SIZE);
  343. entry = iommu_range_alloc(dev, tbl, npages);
  344. if (entry == bad_dma_address) {
  345. /* makes sure unmap knows to stop */
  346. s->dma_length = 0;
  347. goto error;
  348. }
  349. s->dma_address = (entry << PAGE_SHIFT) | s->offset;
  350. /* insert into HW table */
  351. tce_build(tbl, entry, npages, vaddr & PAGE_MASK, dir);
  352. s->dma_length = s->length;
  353. }
  354. return nelems;
  355. error:
  356. calgary_unmap_sg(dev, sg, nelems, dir, NULL);
  357. for_each_sg(sg, s, nelems, i) {
  358. sg->dma_address = bad_dma_address;
  359. sg->dma_length = 0;
  360. }
  361. return 0;
  362. }
  363. static dma_addr_t calgary_map_page(struct device *dev, struct page *page,
  364. unsigned long offset, size_t size,
  365. enum dma_data_direction dir,
  366. struct dma_attrs *attrs)
  367. {
  368. void *vaddr = page_address(page) + offset;
  369. unsigned long uaddr;
  370. unsigned int npages;
  371. struct iommu_table *tbl = find_iommu_table(dev);
  372. uaddr = (unsigned long)vaddr;
  373. npages = iommu_num_pages(uaddr, size, PAGE_SIZE);
  374. return iommu_alloc(dev, tbl, vaddr, npages, dir);
  375. }
  376. static void calgary_unmap_page(struct device *dev, dma_addr_t dma_addr,
  377. size_t size, enum dma_data_direction dir,
  378. struct dma_attrs *attrs)
  379. {
  380. struct iommu_table *tbl = find_iommu_table(dev);
  381. unsigned int npages;
  382. npages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
  383. iommu_free(tbl, dma_addr, npages);
  384. }
  385. static void* calgary_alloc_coherent(struct device *dev, size_t size,
  386. dma_addr_t *dma_handle, gfp_t flag)
  387. {
  388. void *ret = NULL;
  389. dma_addr_t mapping;
  390. unsigned int npages, order;
  391. struct iommu_table *tbl = find_iommu_table(dev);
  392. size = PAGE_ALIGN(size); /* size rounded up to full pages */
  393. npages = size >> PAGE_SHIFT;
  394. order = get_order(size);
  395. flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
  396. /* alloc enough pages (and possibly more) */
  397. ret = (void *)__get_free_pages(flag, order);
  398. if (!ret)
  399. goto error;
  400. memset(ret, 0, size);
  401. /* set up tces to cover the allocated range */
  402. mapping = iommu_alloc(dev, tbl, ret, npages, DMA_BIDIRECTIONAL);
  403. if (mapping == bad_dma_address)
  404. goto free;
  405. *dma_handle = mapping;
  406. return ret;
  407. free:
  408. free_pages((unsigned long)ret, get_order(size));
  409. ret = NULL;
  410. error:
  411. return ret;
  412. }
  413. static void calgary_free_coherent(struct device *dev, size_t size,
  414. void *vaddr, dma_addr_t dma_handle)
  415. {
  416. unsigned int npages;
  417. struct iommu_table *tbl = find_iommu_table(dev);
  418. size = PAGE_ALIGN(size);
  419. npages = size >> PAGE_SHIFT;
  420. iommu_free(tbl, dma_handle, npages);
  421. free_pages((unsigned long)vaddr, get_order(size));
  422. }
  423. static struct dma_map_ops calgary_dma_ops = {
  424. .alloc_coherent = calgary_alloc_coherent,
  425. .free_coherent = calgary_free_coherent,
  426. .map_sg = calgary_map_sg,
  427. .unmap_sg = calgary_unmap_sg,
  428. .map_page = calgary_map_page,
  429. .unmap_page = calgary_unmap_page,
  430. };
  431. static inline void __iomem * busno_to_bbar(unsigned char num)
  432. {
  433. return bus_info[num].bbar;
  434. }
  435. static inline int busno_to_phbid(unsigned char num)
  436. {
  437. return bus_info[num].phbid;
  438. }
  439. static inline unsigned long split_queue_offset(unsigned char num)
  440. {
  441. size_t idx = busno_to_phbid(num);
  442. return split_queue_offsets[idx];
  443. }
  444. static inline unsigned long tar_offset(unsigned char num)
  445. {
  446. size_t idx = busno_to_phbid(num);
  447. return tar_offsets[idx];
  448. }
  449. static inline unsigned long phb_offset(unsigned char num)
  450. {
  451. size_t idx = busno_to_phbid(num);
  452. return phb_offsets[idx];
  453. }
  454. static inline void __iomem* calgary_reg(void __iomem *bar, unsigned long offset)
  455. {
  456. unsigned long target = ((unsigned long)bar) | offset;
  457. return (void __iomem*)target;
  458. }
  459. static inline int is_calioc2(unsigned short device)
  460. {
  461. return (device == PCI_DEVICE_ID_IBM_CALIOC2);
  462. }
  463. static inline int is_calgary(unsigned short device)
  464. {
  465. return (device == PCI_DEVICE_ID_IBM_CALGARY);
  466. }
  467. static inline int is_cal_pci_dev(unsigned short device)
  468. {
  469. return (is_calgary(device) || is_calioc2(device));
  470. }
  471. static void calgary_tce_cache_blast(struct iommu_table *tbl)
  472. {
  473. u64 val;
  474. u32 aer;
  475. int i = 0;
  476. void __iomem *bbar = tbl->bbar;
  477. void __iomem *target;
  478. /* disable arbitration on the bus */
  479. target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
  480. aer = readl(target);
  481. writel(0, target);
  482. /* read plssr to ensure it got there */
  483. target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
  484. val = readl(target);
  485. /* poll split queues until all DMA activity is done */
  486. target = calgary_reg(bbar, split_queue_offset(tbl->it_busno));
  487. do {
  488. val = readq(target);
  489. i++;
  490. } while ((val & 0xff) != 0xff && i < 100);
  491. if (i == 100)
  492. printk(KERN_WARNING "Calgary: PCI bus not quiesced, "
  493. "continuing anyway\n");
  494. /* invalidate TCE cache */
  495. target = calgary_reg(bbar, tar_offset(tbl->it_busno));
  496. writeq(tbl->tar_val, target);
  497. /* enable arbitration */
  498. target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
  499. writel(aer, target);
  500. (void)readl(target); /* flush */
  501. }
  502. static void calioc2_tce_cache_blast(struct iommu_table *tbl)
  503. {
  504. void __iomem *bbar = tbl->bbar;
  505. void __iomem *target;
  506. u64 val64;
  507. u32 val;
  508. int i = 0;
  509. int count = 1;
  510. unsigned char bus = tbl->it_busno;
  511. begin:
  512. printk(KERN_DEBUG "Calgary: CalIOC2 bus 0x%x entering tce cache blast "
  513. "sequence - count %d\n", bus, count);
  514. /* 1. using the Page Migration Control reg set SoftStop */
  515. target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
  516. val = be32_to_cpu(readl(target));
  517. printk(KERN_DEBUG "1a. read 0x%x [LE] from %p\n", val, target);
  518. val |= PMR_SOFTSTOP;
  519. printk(KERN_DEBUG "1b. writing 0x%x [LE] to %p\n", val, target);
  520. writel(cpu_to_be32(val), target);
  521. /* 2. poll split queues until all DMA activity is done */
  522. printk(KERN_DEBUG "2a. starting to poll split queues\n");
  523. target = calgary_reg(bbar, split_queue_offset(bus));
  524. do {
  525. val64 = readq(target);
  526. i++;
  527. } while ((val64 & 0xff) != 0xff && i < 100);
  528. if (i == 100)
  529. printk(KERN_WARNING "CalIOC2: PCI bus not quiesced, "
  530. "continuing anyway\n");
  531. /* 3. poll Page Migration DEBUG for SoftStopFault */
  532. target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
  533. val = be32_to_cpu(readl(target));
  534. printk(KERN_DEBUG "3. read 0x%x [LE] from %p\n", val, target);
  535. /* 4. if SoftStopFault - goto (1) */
  536. if (val & PMR_SOFTSTOPFAULT) {
  537. if (++count < 100)
  538. goto begin;
  539. else {
  540. printk(KERN_WARNING "CalIOC2: too many SoftStopFaults, "
  541. "aborting TCE cache flush sequence!\n");
  542. return; /* pray for the best */
  543. }
  544. }
  545. /* 5. Slam into HardStop by reading PHB_PAGE_MIG_CTRL */
  546. target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
  547. printk(KERN_DEBUG "5a. slamming into HardStop by reading %p\n", target);
  548. val = be32_to_cpu(readl(target));
  549. printk(KERN_DEBUG "5b. read 0x%x [LE] from %p\n", val, target);
  550. target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
  551. val = be32_to_cpu(readl(target));
  552. printk(KERN_DEBUG "5c. read 0x%x [LE] from %p (debug)\n", val, target);
  553. /* 6. invalidate TCE cache */
  554. printk(KERN_DEBUG "6. invalidating TCE cache\n");
  555. target = calgary_reg(bbar, tar_offset(bus));
  556. writeq(tbl->tar_val, target);
  557. /* 7. Re-read PMCR */
  558. printk(KERN_DEBUG "7a. Re-reading PMCR\n");
  559. target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
  560. val = be32_to_cpu(readl(target));
  561. printk(KERN_DEBUG "7b. read 0x%x [LE] from %p\n", val, target);
  562. /* 8. Remove HardStop */
  563. printk(KERN_DEBUG "8a. removing HardStop from PMCR\n");
  564. target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
  565. val = 0;
  566. printk(KERN_DEBUG "8b. writing 0x%x [LE] to %p\n", val, target);
  567. writel(cpu_to_be32(val), target);
  568. val = be32_to_cpu(readl(target));
  569. printk(KERN_DEBUG "8c. read 0x%x [LE] from %p\n", val, target);
  570. }
  571. static void __init calgary_reserve_mem_region(struct pci_dev *dev, u64 start,
  572. u64 limit)
  573. {
  574. unsigned int numpages;
  575. limit = limit | 0xfffff;
  576. limit++;
  577. numpages = ((limit - start) >> PAGE_SHIFT);
  578. iommu_range_reserve(pci_iommu(dev->bus), start, numpages);
  579. }
  580. static void __init calgary_reserve_peripheral_mem_1(struct pci_dev *dev)
  581. {
  582. void __iomem *target;
  583. u64 low, high, sizelow;
  584. u64 start, limit;
  585. struct iommu_table *tbl = pci_iommu(dev->bus);
  586. unsigned char busnum = dev->bus->number;
  587. void __iomem *bbar = tbl->bbar;
  588. /* peripheral MEM_1 region */
  589. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_LOW);
  590. low = be32_to_cpu(readl(target));
  591. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_HIGH);
  592. high = be32_to_cpu(readl(target));
  593. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_SIZE);
  594. sizelow = be32_to_cpu(readl(target));
  595. start = (high << 32) | low;
  596. limit = sizelow;
  597. calgary_reserve_mem_region(dev, start, limit);
  598. }
  599. static void __init calgary_reserve_peripheral_mem_2(struct pci_dev *dev)
  600. {
  601. void __iomem *target;
  602. u32 val32;
  603. u64 low, high, sizelow, sizehigh;
  604. u64 start, limit;
  605. struct iommu_table *tbl = pci_iommu(dev->bus);
  606. unsigned char busnum = dev->bus->number;
  607. void __iomem *bbar = tbl->bbar;
  608. /* is it enabled? */
  609. target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
  610. val32 = be32_to_cpu(readl(target));
  611. if (!(val32 & PHB_MEM2_ENABLE))
  612. return;
  613. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_LOW);
  614. low = be32_to_cpu(readl(target));
  615. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_HIGH);
  616. high = be32_to_cpu(readl(target));
  617. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_LOW);
  618. sizelow = be32_to_cpu(readl(target));
  619. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_HIGH);
  620. sizehigh = be32_to_cpu(readl(target));
  621. start = (high << 32) | low;
  622. limit = (sizehigh << 32) | sizelow;
  623. calgary_reserve_mem_region(dev, start, limit);
  624. }
  625. /*
  626. * some regions of the IO address space do not get translated, so we
  627. * must not give devices IO addresses in those regions. The regions
  628. * are the 640KB-1MB region and the two PCI peripheral memory holes.
  629. * Reserve all of them in the IOMMU bitmap to avoid giving them out
  630. * later.
  631. */
  632. static void __init calgary_reserve_regions(struct pci_dev *dev)
  633. {
  634. unsigned int npages;
  635. u64 start;
  636. struct iommu_table *tbl = pci_iommu(dev->bus);
  637. /* reserve EMERGENCY_PAGES from bad_dma_address and up */
  638. iommu_range_reserve(tbl, bad_dma_address, EMERGENCY_PAGES);
  639. /* avoid the BIOS/VGA first 640KB-1MB region */
  640. /* for CalIOC2 - avoid the entire first MB */
  641. if (is_calgary(dev->device)) {
  642. start = (640 * 1024);
  643. npages = ((1024 - 640) * 1024) >> PAGE_SHIFT;
  644. } else { /* calioc2 */
  645. start = 0;
  646. npages = (1 * 1024 * 1024) >> PAGE_SHIFT;
  647. }
  648. iommu_range_reserve(tbl, start, npages);
  649. /* reserve the two PCI peripheral memory regions in IO space */
  650. calgary_reserve_peripheral_mem_1(dev);
  651. calgary_reserve_peripheral_mem_2(dev);
  652. }
  653. static int __init calgary_setup_tar(struct pci_dev *dev, void __iomem *bbar)
  654. {
  655. u64 val64;
  656. u64 table_phys;
  657. void __iomem *target;
  658. int ret;
  659. struct iommu_table *tbl;
  660. /* build TCE tables for each PHB */
  661. ret = build_tce_table(dev, bbar);
  662. if (ret)
  663. return ret;
  664. tbl = pci_iommu(dev->bus);
  665. tbl->it_base = (unsigned long)bus_info[dev->bus->number].tce_space;
  666. if (is_kdump_kernel())
  667. calgary_init_bitmap_from_tce_table(tbl);
  668. else
  669. tce_free(tbl, 0, tbl->it_size);
  670. if (is_calgary(dev->device))
  671. tbl->chip_ops = &calgary_chip_ops;
  672. else if (is_calioc2(dev->device))
  673. tbl->chip_ops = &calioc2_chip_ops;
  674. else
  675. BUG();
  676. calgary_reserve_regions(dev);
  677. /* set TARs for each PHB */
  678. target = calgary_reg(bbar, tar_offset(dev->bus->number));
  679. val64 = be64_to_cpu(readq(target));
  680. /* zero out all TAR bits under sw control */
  681. val64 &= ~TAR_SW_BITS;
  682. table_phys = (u64)__pa(tbl->it_base);
  683. val64 |= table_phys;
  684. BUG_ON(specified_table_size > TCE_TABLE_SIZE_8M);
  685. val64 |= (u64) specified_table_size;
  686. tbl->tar_val = cpu_to_be64(val64);
  687. writeq(tbl->tar_val, target);
  688. readq(target); /* flush */
  689. return 0;
  690. }
  691. static void __init calgary_free_bus(struct pci_dev *dev)
  692. {
  693. u64 val64;
  694. struct iommu_table *tbl = pci_iommu(dev->bus);
  695. void __iomem *target;
  696. unsigned int bitmapsz;
  697. target = calgary_reg(tbl->bbar, tar_offset(dev->bus->number));
  698. val64 = be64_to_cpu(readq(target));
  699. val64 &= ~TAR_SW_BITS;
  700. writeq(cpu_to_be64(val64), target);
  701. readq(target); /* flush */
  702. bitmapsz = tbl->it_size / BITS_PER_BYTE;
  703. free_pages((unsigned long)tbl->it_map, get_order(bitmapsz));
  704. tbl->it_map = NULL;
  705. kfree(tbl);
  706. set_pci_iommu(dev->bus, NULL);
  707. /* Can't free bootmem allocated memory after system is up :-( */
  708. bus_info[dev->bus->number].tce_space = NULL;
  709. }
  710. static void calgary_dump_error_regs(struct iommu_table *tbl)
  711. {
  712. void __iomem *bbar = tbl->bbar;
  713. void __iomem *target;
  714. u32 csr, plssr;
  715. target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
  716. csr = be32_to_cpu(readl(target));
  717. target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
  718. plssr = be32_to_cpu(readl(target));
  719. /* If no error, the agent ID in the CSR is not valid */
  720. printk(KERN_EMERG "Calgary: DMA error on Calgary PHB 0x%x, "
  721. "0x%08x@CSR 0x%08x@PLSSR\n", tbl->it_busno, csr, plssr);
  722. }
  723. static void calioc2_dump_error_regs(struct iommu_table *tbl)
  724. {
  725. void __iomem *bbar = tbl->bbar;
  726. u32 csr, csmr, plssr, mck, rcstat;
  727. void __iomem *target;
  728. unsigned long phboff = phb_offset(tbl->it_busno);
  729. unsigned long erroff;
  730. u32 errregs[7];
  731. int i;
  732. /* dump CSR */
  733. target = calgary_reg(bbar, phboff | PHB_CSR_OFFSET);
  734. csr = be32_to_cpu(readl(target));
  735. /* dump PLSSR */
  736. target = calgary_reg(bbar, phboff | PHB_PLSSR_OFFSET);
  737. plssr = be32_to_cpu(readl(target));
  738. /* dump CSMR */
  739. target = calgary_reg(bbar, phboff | 0x290);
  740. csmr = be32_to_cpu(readl(target));
  741. /* dump mck */
  742. target = calgary_reg(bbar, phboff | 0x800);
  743. mck = be32_to_cpu(readl(target));
  744. printk(KERN_EMERG "Calgary: DMA error on CalIOC2 PHB 0x%x\n",
  745. tbl->it_busno);
  746. printk(KERN_EMERG "Calgary: 0x%08x@CSR 0x%08x@PLSSR 0x%08x@CSMR 0x%08x@MCK\n",
  747. csr, plssr, csmr, mck);
  748. /* dump rest of error regs */
  749. printk(KERN_EMERG "Calgary: ");
  750. for (i = 0; i < ARRAY_SIZE(errregs); i++) {
  751. /* err regs are at 0x810 - 0x870 */
  752. erroff = (0x810 + (i * 0x10));
  753. target = calgary_reg(bbar, phboff | erroff);
  754. errregs[i] = be32_to_cpu(readl(target));
  755. printk("0x%08x@0x%lx ", errregs[i], erroff);
  756. }
  757. printk("\n");
  758. /* root complex status */
  759. target = calgary_reg(bbar, phboff | PHB_ROOT_COMPLEX_STATUS);
  760. rcstat = be32_to_cpu(readl(target));
  761. printk(KERN_EMERG "Calgary: 0x%08x@0x%x\n", rcstat,
  762. PHB_ROOT_COMPLEX_STATUS);
  763. }
  764. static void calgary_watchdog(unsigned long data)
  765. {
  766. struct pci_dev *dev = (struct pci_dev *)data;
  767. struct iommu_table *tbl = pci_iommu(dev->bus);
  768. void __iomem *bbar = tbl->bbar;
  769. u32 val32;
  770. void __iomem *target;
  771. target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
  772. val32 = be32_to_cpu(readl(target));
  773. /* If no error, the agent ID in the CSR is not valid */
  774. if (val32 & CSR_AGENT_MASK) {
  775. tbl->chip_ops->dump_error_regs(tbl);
  776. /* reset error */
  777. writel(0, target);
  778. /* Disable bus that caused the error */
  779. target = calgary_reg(bbar, phb_offset(tbl->it_busno) |
  780. PHB_CONFIG_RW_OFFSET);
  781. val32 = be32_to_cpu(readl(target));
  782. val32 |= PHB_SLOT_DISABLE;
  783. writel(cpu_to_be32(val32), target);
  784. readl(target); /* flush */
  785. } else {
  786. /* Reset the timer */
  787. mod_timer(&tbl->watchdog_timer, jiffies + 2 * HZ);
  788. }
  789. }
  790. static void __init calgary_set_split_completion_timeout(void __iomem *bbar,
  791. unsigned char busnum, unsigned long timeout)
  792. {
  793. u64 val64;
  794. void __iomem *target;
  795. unsigned int phb_shift = ~0; /* silence gcc */
  796. u64 mask;
  797. switch (busno_to_phbid(busnum)) {
  798. case 0: phb_shift = (63 - 19);
  799. break;
  800. case 1: phb_shift = (63 - 23);
  801. break;
  802. case 2: phb_shift = (63 - 27);
  803. break;
  804. case 3: phb_shift = (63 - 35);
  805. break;
  806. default:
  807. BUG_ON(busno_to_phbid(busnum));
  808. }
  809. target = calgary_reg(bbar, CALGARY_CONFIG_REG);
  810. val64 = be64_to_cpu(readq(target));
  811. /* zero out this PHB's timer bits */
  812. mask = ~(0xFUL << phb_shift);
  813. val64 &= mask;
  814. val64 |= (timeout << phb_shift);
  815. writeq(cpu_to_be64(val64), target);
  816. readq(target); /* flush */
  817. }
  818. static void __init calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
  819. {
  820. unsigned char busnum = dev->bus->number;
  821. void __iomem *bbar = tbl->bbar;
  822. void __iomem *target;
  823. u32 val;
  824. /*
  825. * CalIOC2 designers recommend setting bit 8 in 0xnDB0 to 1
  826. */
  827. target = calgary_reg(bbar, phb_offset(busnum) | PHB_SAVIOR_L2);
  828. val = cpu_to_be32(readl(target));
  829. val |= 0x00800000;
  830. writel(cpu_to_be32(val), target);
  831. }
  832. static void __init calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
  833. {
  834. unsigned char busnum = dev->bus->number;
  835. /*
  836. * Give split completion a longer timeout on bus 1 for aic94xx
  837. * http://bugzilla.kernel.org/show_bug.cgi?id=7180
  838. */
  839. if (is_calgary(dev->device) && (busnum == 1))
  840. calgary_set_split_completion_timeout(tbl->bbar, busnum,
  841. CCR_2SEC_TIMEOUT);
  842. }
  843. static void __init calgary_enable_translation(struct pci_dev *dev)
  844. {
  845. u32 val32;
  846. unsigned char busnum;
  847. void __iomem *target;
  848. void __iomem *bbar;
  849. struct iommu_table *tbl;
  850. busnum = dev->bus->number;
  851. tbl = pci_iommu(dev->bus);
  852. bbar = tbl->bbar;
  853. /* enable TCE in PHB Config Register */
  854. target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
  855. val32 = be32_to_cpu(readl(target));
  856. val32 |= PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE;
  857. printk(KERN_INFO "Calgary: enabling translation on %s PHB %#x\n",
  858. (dev->device == PCI_DEVICE_ID_IBM_CALGARY) ?
  859. "Calgary" : "CalIOC2", busnum);
  860. printk(KERN_INFO "Calgary: errant DMAs will now be prevented on this "
  861. "bus.\n");
  862. writel(cpu_to_be32(val32), target);
  863. readl(target); /* flush */
  864. init_timer(&tbl->watchdog_timer);
  865. tbl->watchdog_timer.function = &calgary_watchdog;
  866. tbl->watchdog_timer.data = (unsigned long)dev;
  867. mod_timer(&tbl->watchdog_timer, jiffies);
  868. }
  869. static void __init calgary_disable_translation(struct pci_dev *dev)
  870. {
  871. u32 val32;
  872. unsigned char busnum;
  873. void __iomem *target;
  874. void __iomem *bbar;
  875. struct iommu_table *tbl;
  876. busnum = dev->bus->number;
  877. tbl = pci_iommu(dev->bus);
  878. bbar = tbl->bbar;
  879. /* disable TCE in PHB Config Register */
  880. target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
  881. val32 = be32_to_cpu(readl(target));
  882. val32 &= ~(PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE);
  883. printk(KERN_INFO "Calgary: disabling translation on PHB %#x!\n", busnum);
  884. writel(cpu_to_be32(val32), target);
  885. readl(target); /* flush */
  886. del_timer_sync(&tbl->watchdog_timer);
  887. }
  888. static void __init calgary_init_one_nontraslated(struct pci_dev *dev)
  889. {
  890. pci_dev_get(dev);
  891. set_pci_iommu(dev->bus, NULL);
  892. /* is the device behind a bridge? */
  893. if (dev->bus->parent)
  894. dev->bus->parent->self = dev;
  895. else
  896. dev->bus->self = dev;
  897. }
  898. static int __init calgary_init_one(struct pci_dev *dev)
  899. {
  900. void __iomem *bbar;
  901. struct iommu_table *tbl;
  902. int ret;
  903. BUG_ON(dev->bus->number >= MAX_PHB_BUS_NUM);
  904. bbar = busno_to_bbar(dev->bus->number);
  905. ret = calgary_setup_tar(dev, bbar);
  906. if (ret)
  907. goto done;
  908. pci_dev_get(dev);
  909. if (dev->bus->parent) {
  910. if (dev->bus->parent->self)
  911. printk(KERN_WARNING "Calgary: IEEEE, dev %p has "
  912. "bus->parent->self!\n", dev);
  913. dev->bus->parent->self = dev;
  914. } else
  915. dev->bus->self = dev;
  916. tbl = pci_iommu(dev->bus);
  917. tbl->chip_ops->handle_quirks(tbl, dev);
  918. calgary_enable_translation(dev);
  919. return 0;
  920. done:
  921. return ret;
  922. }
  923. static int __init calgary_locate_bbars(void)
  924. {
  925. int ret;
  926. int rioidx, phb, bus;
  927. void __iomem *bbar;
  928. void __iomem *target;
  929. unsigned long offset;
  930. u8 start_bus, end_bus;
  931. u32 val;
  932. ret = -ENODATA;
  933. for (rioidx = 0; rioidx < rio_table_hdr->num_rio_dev; rioidx++) {
  934. struct rio_detail *rio = rio_devs[rioidx];
  935. if ((rio->type != COMPAT_CALGARY) && (rio->type != ALT_CALGARY))
  936. continue;
  937. /* map entire 1MB of Calgary config space */
  938. bbar = ioremap_nocache(rio->BBAR, 1024 * 1024);
  939. if (!bbar)
  940. goto error;
  941. for (phb = 0; phb < PHBS_PER_CALGARY; phb++) {
  942. offset = phb_debug_offsets[phb] | PHB_DEBUG_STUFF_OFFSET;
  943. target = calgary_reg(bbar, offset);
  944. val = be32_to_cpu(readl(target));
  945. start_bus = (u8)((val & 0x00FF0000) >> 16);
  946. end_bus = (u8)((val & 0x0000FF00) >> 8);
  947. if (end_bus) {
  948. for (bus = start_bus; bus <= end_bus; bus++) {
  949. bus_info[bus].bbar = bbar;
  950. bus_info[bus].phbid = phb;
  951. }
  952. } else {
  953. bus_info[start_bus].bbar = bbar;
  954. bus_info[start_bus].phbid = phb;
  955. }
  956. }
  957. }
  958. return 0;
  959. error:
  960. /* scan bus_info and iounmap any bbars we previously ioremap'd */
  961. for (bus = 0; bus < ARRAY_SIZE(bus_info); bus++)
  962. if (bus_info[bus].bbar)
  963. iounmap(bus_info[bus].bbar);
  964. return ret;
  965. }
  966. static int __init calgary_init(void)
  967. {
  968. int ret;
  969. struct pci_dev *dev = NULL;
  970. struct calgary_bus_info *info;
  971. ret = calgary_locate_bbars();
  972. if (ret)
  973. return ret;
  974. /* Purely for kdump kernel case */
  975. if (is_kdump_kernel())
  976. get_tce_space_from_tar();
  977. do {
  978. dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
  979. if (!dev)
  980. break;
  981. if (!is_cal_pci_dev(dev->device))
  982. continue;
  983. info = &bus_info[dev->bus->number];
  984. if (info->translation_disabled) {
  985. calgary_init_one_nontraslated(dev);
  986. continue;
  987. }
  988. if (!info->tce_space && !translate_empty_slots)
  989. continue;
  990. ret = calgary_init_one(dev);
  991. if (ret)
  992. goto error;
  993. } while (1);
  994. dev = NULL;
  995. for_each_pci_dev(dev) {
  996. struct iommu_table *tbl;
  997. tbl = find_iommu_table(&dev->dev);
  998. if (translation_enabled(tbl))
  999. dev->dev.archdata.dma_ops = &calgary_dma_ops;
  1000. }
  1001. return ret;
  1002. error:
  1003. do {
  1004. dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
  1005. if (!dev)
  1006. break;
  1007. if (!is_cal_pci_dev(dev->device))
  1008. continue;
  1009. info = &bus_info[dev->bus->number];
  1010. if (info->translation_disabled) {
  1011. pci_dev_put(dev);
  1012. continue;
  1013. }
  1014. if (!info->tce_space && !translate_empty_slots)
  1015. continue;
  1016. calgary_disable_translation(dev);
  1017. calgary_free_bus(dev);
  1018. pci_dev_put(dev); /* Undo calgary_init_one()'s pci_dev_get() */
  1019. dev->dev.archdata.dma_ops = NULL;
  1020. } while (1);
  1021. return ret;
  1022. }
  1023. static inline int __init determine_tce_table_size(u64 ram)
  1024. {
  1025. int ret;
  1026. if (specified_table_size != TCE_TABLE_SIZE_UNSPECIFIED)
  1027. return specified_table_size;
  1028. /*
  1029. * Table sizes are from 0 to 7 (TCE_TABLE_SIZE_64K to
  1030. * TCE_TABLE_SIZE_8M). Table size 0 has 8K entries and each
  1031. * larger table size has twice as many entries, so shift the
  1032. * max ram address by 13 to divide by 8K and then look at the
  1033. * order of the result to choose between 0-7.
  1034. */
  1035. ret = get_order(ram >> 13);
  1036. if (ret > TCE_TABLE_SIZE_8M)
  1037. ret = TCE_TABLE_SIZE_8M;
  1038. return ret;
  1039. }
  1040. static int __init build_detail_arrays(void)
  1041. {
  1042. unsigned long ptr;
  1043. unsigned numnodes, i;
  1044. int scal_detail_size, rio_detail_size;
  1045. numnodes = rio_table_hdr->num_scal_dev;
  1046. if (numnodes > MAX_NUMNODES){
  1047. printk(KERN_WARNING
  1048. "Calgary: MAX_NUMNODES too low! Defined as %d, "
  1049. "but system has %d nodes.\n",
  1050. MAX_NUMNODES, numnodes);
  1051. return -ENODEV;
  1052. }
  1053. switch (rio_table_hdr->version){
  1054. case 2:
  1055. scal_detail_size = 11;
  1056. rio_detail_size = 13;
  1057. break;
  1058. case 3:
  1059. scal_detail_size = 12;
  1060. rio_detail_size = 15;
  1061. break;
  1062. default:
  1063. printk(KERN_WARNING
  1064. "Calgary: Invalid Rio Grande Table Version: %d\n",
  1065. rio_table_hdr->version);
  1066. return -EPROTO;
  1067. }
  1068. ptr = ((unsigned long)rio_table_hdr) + 3;
  1069. for (i = 0; i < numnodes; i++, ptr += scal_detail_size)
  1070. scal_devs[i] = (struct scal_detail *)ptr;
  1071. for (i = 0; i < rio_table_hdr->num_rio_dev;
  1072. i++, ptr += rio_detail_size)
  1073. rio_devs[i] = (struct rio_detail *)ptr;
  1074. return 0;
  1075. }
  1076. static int __init calgary_bus_has_devices(int bus, unsigned short pci_dev)
  1077. {
  1078. int dev;
  1079. u32 val;
  1080. if (pci_dev == PCI_DEVICE_ID_IBM_CALIOC2) {
  1081. /*
  1082. * FIXME: properly scan for devices accross the
  1083. * PCI-to-PCI bridge on every CalIOC2 port.
  1084. */
  1085. return 1;
  1086. }
  1087. for (dev = 1; dev < 8; dev++) {
  1088. val = read_pci_config(bus, dev, 0, 0);
  1089. if (val != 0xffffffff)
  1090. break;
  1091. }
  1092. return (val != 0xffffffff);
  1093. }
  1094. /*
  1095. * calgary_init_bitmap_from_tce_table():
  1096. * Funtion for kdump case. In the second/kdump kernel initialize
  1097. * the bitmap based on the tce table entries obtained from first kernel
  1098. */
  1099. static void calgary_init_bitmap_from_tce_table(struct iommu_table *tbl)
  1100. {
  1101. u64 *tp;
  1102. unsigned int index;
  1103. tp = ((u64 *)tbl->it_base);
  1104. for (index = 0 ; index < tbl->it_size; index++) {
  1105. if (*tp != 0x0)
  1106. set_bit(index, tbl->it_map);
  1107. tp++;
  1108. }
  1109. }
  1110. /*
  1111. * get_tce_space_from_tar():
  1112. * Function for kdump case. Get the tce tables from first kernel
  1113. * by reading the contents of the base adress register of calgary iommu
  1114. */
  1115. static void __init get_tce_space_from_tar(void)
  1116. {
  1117. int bus;
  1118. void __iomem *target;
  1119. unsigned long tce_space;
  1120. for (bus = 0; bus < MAX_PHB_BUS_NUM; bus++) {
  1121. struct calgary_bus_info *info = &bus_info[bus];
  1122. unsigned short pci_device;
  1123. u32 val;
  1124. val = read_pci_config(bus, 0, 0, 0);
  1125. pci_device = (val & 0xFFFF0000) >> 16;
  1126. if (!is_cal_pci_dev(pci_device))
  1127. continue;
  1128. if (info->translation_disabled)
  1129. continue;
  1130. if (calgary_bus_has_devices(bus, pci_device) ||
  1131. translate_empty_slots) {
  1132. target = calgary_reg(bus_info[bus].bbar,
  1133. tar_offset(bus));
  1134. tce_space = be64_to_cpu(readq(target));
  1135. tce_space = tce_space & TAR_SW_BITS;
  1136. tce_space = tce_space & (~specified_table_size);
  1137. info->tce_space = (u64 *)__va(tce_space);
  1138. }
  1139. }
  1140. return;
  1141. }
  1142. void __init detect_calgary(void)
  1143. {
  1144. int bus;
  1145. void *tbl;
  1146. int calgary_found = 0;
  1147. unsigned long ptr;
  1148. unsigned int offset, prev_offset;
  1149. int ret;
  1150. /*
  1151. * if the user specified iommu=off or iommu=soft or we found
  1152. * another HW IOMMU already, bail out.
  1153. */
  1154. if (swiotlb || no_iommu || iommu_detected)
  1155. return;
  1156. if (!use_calgary)
  1157. return;
  1158. if (!early_pci_allowed())
  1159. return;
  1160. printk(KERN_DEBUG "Calgary: detecting Calgary via BIOS EBDA area\n");
  1161. ptr = (unsigned long)phys_to_virt(get_bios_ebda());
  1162. rio_table_hdr = NULL;
  1163. prev_offset = 0;
  1164. offset = 0x180;
  1165. /*
  1166. * The next offset is stored in the 1st word.
  1167. * Only parse up until the offset increases:
  1168. */
  1169. while (offset > prev_offset) {
  1170. /* The block id is stored in the 2nd word */
  1171. if (*((unsigned short *)(ptr + offset + 2)) == 0x4752){
  1172. /* set the pointer past the offset & block id */
  1173. rio_table_hdr = (struct rio_table_hdr *)(ptr + offset + 4);
  1174. break;
  1175. }
  1176. prev_offset = offset;
  1177. offset = *((unsigned short *)(ptr + offset));
  1178. }
  1179. if (!rio_table_hdr) {
  1180. printk(KERN_DEBUG "Calgary: Unable to locate Rio Grande table "
  1181. "in EBDA - bailing!\n");
  1182. return;
  1183. }
  1184. ret = build_detail_arrays();
  1185. if (ret) {
  1186. printk(KERN_DEBUG "Calgary: build_detail_arrays ret %d\n", ret);
  1187. return;
  1188. }
  1189. specified_table_size = determine_tce_table_size((is_kdump_kernel() ?
  1190. saved_max_pfn : max_pfn) * PAGE_SIZE);
  1191. for (bus = 0; bus < MAX_PHB_BUS_NUM; bus++) {
  1192. struct calgary_bus_info *info = &bus_info[bus];
  1193. unsigned short pci_device;
  1194. u32 val;
  1195. val = read_pci_config(bus, 0, 0, 0);
  1196. pci_device = (val & 0xFFFF0000) >> 16;
  1197. if (!is_cal_pci_dev(pci_device))
  1198. continue;
  1199. if (info->translation_disabled)
  1200. continue;
  1201. if (calgary_bus_has_devices(bus, pci_device) ||
  1202. translate_empty_slots) {
  1203. /*
  1204. * If it is kdump kernel, find and use tce tables
  1205. * from first kernel, else allocate tce tables here
  1206. */
  1207. if (!is_kdump_kernel()) {
  1208. tbl = alloc_tce_table();
  1209. if (!tbl)
  1210. goto cleanup;
  1211. info->tce_space = tbl;
  1212. }
  1213. calgary_found = 1;
  1214. }
  1215. }
  1216. printk(KERN_DEBUG "Calgary: finished detection, Calgary %s\n",
  1217. calgary_found ? "found" : "not found");
  1218. if (calgary_found) {
  1219. iommu_detected = 1;
  1220. calgary_detected = 1;
  1221. printk(KERN_INFO "PCI-DMA: Calgary IOMMU detected.\n");
  1222. printk(KERN_INFO "PCI-DMA: Calgary TCE table spec is %d, "
  1223. "CONFIG_IOMMU_DEBUG is %s.\n", specified_table_size,
  1224. debugging ? "enabled" : "disabled");
  1225. /* swiotlb for devices that aren't behind the Calgary. */
  1226. if (max_pfn > MAX_DMA32_PFN)
  1227. swiotlb = 1;
  1228. }
  1229. return;
  1230. cleanup:
  1231. for (--bus; bus >= 0; --bus) {
  1232. struct calgary_bus_info *info = &bus_info[bus];
  1233. if (info->tce_space)
  1234. free_tce_table(info->tce_space);
  1235. }
  1236. }
  1237. int __init calgary_iommu_init(void)
  1238. {
  1239. int ret;
  1240. if (no_iommu || (swiotlb && !calgary_detected))
  1241. return -ENODEV;
  1242. if (!calgary_detected)
  1243. return -ENODEV;
  1244. /* ok, we're trying to use Calgary - let's roll */
  1245. printk(KERN_INFO "PCI-DMA: Using Calgary IOMMU\n");
  1246. ret = calgary_init();
  1247. if (ret) {
  1248. printk(KERN_ERR "PCI-DMA: Calgary init failed %d, "
  1249. "falling back to no_iommu\n", ret);
  1250. return ret;
  1251. }
  1252. force_iommu = 1;
  1253. bad_dma_address = 0x0;
  1254. /* dma_ops is set to swiotlb or nommu */
  1255. if (!dma_ops)
  1256. dma_ops = &nommu_dma_ops;
  1257. return 0;
  1258. }
  1259. static int __init calgary_parse_options(char *p)
  1260. {
  1261. unsigned int bridge;
  1262. size_t len;
  1263. char* endp;
  1264. while (*p) {
  1265. if (!strncmp(p, "64k", 3))
  1266. specified_table_size = TCE_TABLE_SIZE_64K;
  1267. else if (!strncmp(p, "128k", 4))
  1268. specified_table_size = TCE_TABLE_SIZE_128K;
  1269. else if (!strncmp(p, "256k", 4))
  1270. specified_table_size = TCE_TABLE_SIZE_256K;
  1271. else if (!strncmp(p, "512k", 4))
  1272. specified_table_size = TCE_TABLE_SIZE_512K;
  1273. else if (!strncmp(p, "1M", 2))
  1274. specified_table_size = TCE_TABLE_SIZE_1M;
  1275. else if (!strncmp(p, "2M", 2))
  1276. specified_table_size = TCE_TABLE_SIZE_2M;
  1277. else if (!strncmp(p, "4M", 2))
  1278. specified_table_size = TCE_TABLE_SIZE_4M;
  1279. else if (!strncmp(p, "8M", 2))
  1280. specified_table_size = TCE_TABLE_SIZE_8M;
  1281. len = strlen("translate_empty_slots");
  1282. if (!strncmp(p, "translate_empty_slots", len))
  1283. translate_empty_slots = 1;
  1284. len = strlen("disable");
  1285. if (!strncmp(p, "disable", len)) {
  1286. p += len;
  1287. if (*p == '=')
  1288. ++p;
  1289. if (*p == '\0')
  1290. break;
  1291. bridge = simple_strtoul(p, &endp, 0);
  1292. if (p == endp)
  1293. break;
  1294. if (bridge < MAX_PHB_BUS_NUM) {
  1295. printk(KERN_INFO "Calgary: disabling "
  1296. "translation for PHB %#x\n", bridge);
  1297. bus_info[bridge].translation_disabled = 1;
  1298. }
  1299. }
  1300. p = strpbrk(p, ",");
  1301. if (!p)
  1302. break;
  1303. p++; /* skip ',' */
  1304. }
  1305. return 1;
  1306. }
  1307. __setup("calgary=", calgary_parse_options);
  1308. static void __init calgary_fixup_one_tce_space(struct pci_dev *dev)
  1309. {
  1310. struct iommu_table *tbl;
  1311. unsigned int npages;
  1312. int i;
  1313. tbl = pci_iommu(dev->bus);
  1314. for (i = 0; i < 4; i++) {
  1315. struct resource *r = &dev->resource[PCI_BRIDGE_RESOURCES + i];
  1316. /* Don't give out TCEs that map MEM resources */
  1317. if (!(r->flags & IORESOURCE_MEM))
  1318. continue;
  1319. /* 0-based? we reserve the whole 1st MB anyway */
  1320. if (!r->start)
  1321. continue;
  1322. /* cover the whole region */
  1323. npages = (r->end - r->start) >> PAGE_SHIFT;
  1324. npages++;
  1325. iommu_range_reserve(tbl, r->start, npages);
  1326. }
  1327. }
  1328. static int __init calgary_fixup_tce_spaces(void)
  1329. {
  1330. struct pci_dev *dev = NULL;
  1331. struct calgary_bus_info *info;
  1332. if (no_iommu || swiotlb || !calgary_detected)
  1333. return -ENODEV;
  1334. printk(KERN_DEBUG "Calgary: fixing up tce spaces\n");
  1335. do {
  1336. dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
  1337. if (!dev)
  1338. break;
  1339. if (!is_cal_pci_dev(dev->device))
  1340. continue;
  1341. info = &bus_info[dev->bus->number];
  1342. if (info->translation_disabled)
  1343. continue;
  1344. if (!info->tce_space)
  1345. continue;
  1346. calgary_fixup_one_tce_space(dev);
  1347. } while (1);
  1348. return 0;
  1349. }
  1350. /*
  1351. * We need to be call after pcibios_assign_resources (fs_initcall level)
  1352. * and before device_initcall.
  1353. */
  1354. rootfs_initcall(calgary_fixup_tce_spaces);