p5.c 1.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253
  1. /*
  2. * P5 specific Machine Check Exception Reporting
  3. * (C) Copyright 2002 Alan Cox <alan@lxorguk.ukuu.org.uk>
  4. */
  5. #include <linux/init.h>
  6. #include <linux/types.h>
  7. #include <linux/kernel.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/smp.h>
  10. #include <asm/processor.h>
  11. #include <asm/system.h>
  12. #include <asm/msr.h>
  13. #include "mce.h"
  14. /* Machine check handler for Pentium class Intel */
  15. static void pentium_machine_check(struct pt_regs *regs, long error_code)
  16. {
  17. u32 loaddr, hi, lotype;
  18. rdmsr(MSR_IA32_P5_MC_ADDR, loaddr, hi);
  19. rdmsr(MSR_IA32_P5_MC_TYPE, lotype, hi);
  20. printk(KERN_EMERG "CPU#%d: Machine Check Exception: 0x%8X (type 0x%8X).\n", smp_processor_id(), loaddr, lotype);
  21. if (lotype&(1<<5))
  22. printk(KERN_EMERG "CPU#%d: Possible thermal failure (CPU on fire ?).\n", smp_processor_id());
  23. add_taint(TAINT_MACHINE_CHECK);
  24. }
  25. /* Set up machine check reporting for processors with Intel style MCE */
  26. void intel_p5_mcheck_init(struct cpuinfo_x86 *c)
  27. {
  28. u32 l, h;
  29. /*Check for MCE support */
  30. if (!cpu_has(c, X86_FEATURE_MCE))
  31. return;
  32. /* Default P5 to off as its often misconnected */
  33. if (mce_disabled != -1)
  34. return;
  35. machine_check_vector = pentium_machine_check;
  36. wmb();
  37. /* Read registers before enabling */
  38. rdmsr(MSR_IA32_P5_MC_ADDR, l, h);
  39. rdmsr(MSR_IA32_P5_MC_TYPE, l, h);
  40. printk(KERN_INFO "Intel old style machine check architecture supported.\n");
  41. /* Enable MCE */
  42. set_in_cr4(X86_CR4_MCE);
  43. printk(KERN_INFO "Intel old style machine check reporting enabled on CPU#%d.\n", smp_processor_id());
  44. }