k7.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105
  1. /*
  2. * Athlon specific Machine Check Exception Reporting
  3. * (C) Copyright 2002 Dave Jones <davej@redhat.com>
  4. */
  5. #include <linux/init.h>
  6. #include <linux/types.h>
  7. #include <linux/kernel.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/smp.h>
  10. #include <asm/processor.h>
  11. #include <asm/system.h>
  12. #include <asm/msr.h>
  13. #include "mce.h"
  14. /* Machine Check Handler For AMD Athlon/Duron */
  15. static void k7_machine_check(struct pt_regs *regs, long error_code)
  16. {
  17. int recover = 1;
  18. u32 alow, ahigh, high, low;
  19. u32 mcgstl, mcgsth;
  20. int i;
  21. rdmsr(MSR_IA32_MCG_STATUS, mcgstl, mcgsth);
  22. if (mcgstl & (1<<0)) /* Recoverable ? */
  23. recover = 0;
  24. printk(KERN_EMERG "CPU %d: Machine Check Exception: %08x%08x\n",
  25. smp_processor_id(), mcgsth, mcgstl);
  26. for (i = 1; i < nr_mce_banks; i++) {
  27. rdmsr(MSR_IA32_MC0_STATUS+i*4, low, high);
  28. if (high&(1<<31)) {
  29. char misc[20];
  30. char addr[24];
  31. misc[0] = addr[0] = '\0';
  32. if (high & (1<<29))
  33. recover |= 1;
  34. if (high & (1<<25))
  35. recover |= 2;
  36. high &= ~(1<<31);
  37. if (high & (1<<27)) {
  38. rdmsr(MSR_IA32_MC0_MISC+i*4, alow, ahigh);
  39. snprintf(misc, 20, "[%08x%08x]", ahigh, alow);
  40. }
  41. if (high & (1<<26)) {
  42. rdmsr(MSR_IA32_MC0_ADDR+i*4, alow, ahigh);
  43. snprintf(addr, 24, " at %08x%08x", ahigh, alow);
  44. }
  45. printk(KERN_EMERG "CPU %d: Bank %d: %08x%08x%s%s\n",
  46. smp_processor_id(), i, high, low, misc, addr);
  47. /* Clear it */
  48. wrmsr(MSR_IA32_MC0_STATUS+i*4, 0UL, 0UL);
  49. /* Serialize */
  50. wmb();
  51. add_taint(TAINT_MACHINE_CHECK);
  52. }
  53. }
  54. if (recover&2)
  55. panic("CPU context corrupt");
  56. if (recover&1)
  57. panic("Unable to continue");
  58. printk(KERN_EMERG "Attempting to continue.\n");
  59. mcgstl &= ~(1<<2);
  60. wrmsr(MSR_IA32_MCG_STATUS, mcgstl, mcgsth);
  61. }
  62. /* AMD K7 machine check is Intel like */
  63. void amd_mcheck_init(struct cpuinfo_x86 *c)
  64. {
  65. u32 l, h;
  66. int i;
  67. if (!cpu_has(c, X86_FEATURE_MCE))
  68. return;
  69. machine_check_vector = k7_machine_check;
  70. wmb();
  71. printk(KERN_INFO "Intel machine check architecture supported.\n");
  72. rdmsr(MSR_IA32_MCG_CAP, l, h);
  73. if (l & (1<<8)) /* Control register present ? */
  74. wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
  75. nr_mce_banks = l & 0xff;
  76. /* Clear status for MC index 0 separately, we don't touch CTL,
  77. * as some K7 Athlons cause spurious MCEs when its enabled. */
  78. if (boot_cpu_data.x86 == 6) {
  79. wrmsr(MSR_IA32_MC0_STATUS, 0x0, 0x0);
  80. i = 1;
  81. } else
  82. i = 0;
  83. for (; i < nr_mce_banks; i++) {
  84. wrmsr(MSR_IA32_MC0_CTL+4*i, 0xffffffff, 0xffffffff);
  85. wrmsr(MSR_IA32_MC0_STATUS+4*i, 0x0, 0x0);
  86. }
  87. set_in_cr4(X86_CR4_MCE);
  88. printk(KERN_INFO "Intel machine check reporting enabled on CPU#%d.\n",
  89. smp_processor_id());
  90. }