intel.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485
  1. #include <linux/init.h>
  2. #include <linux/kernel.h>
  3. #include <linux/string.h>
  4. #include <linux/bitops.h>
  5. #include <linux/smp.h>
  6. #include <linux/sched.h>
  7. #include <linux/thread_info.h>
  8. #include <linux/module.h>
  9. #include <asm/processor.h>
  10. #include <asm/pgtable.h>
  11. #include <asm/msr.h>
  12. #include <asm/uaccess.h>
  13. #include <asm/ds.h>
  14. #include <asm/bugs.h>
  15. #include <asm/cpu.h>
  16. #ifdef CONFIG_X86_64
  17. #include <asm/topology.h>
  18. #include <asm/numa_64.h>
  19. #endif
  20. #include "cpu.h"
  21. #ifdef CONFIG_X86_LOCAL_APIC
  22. #include <asm/mpspec.h>
  23. #include <asm/apic.h>
  24. #endif
  25. static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
  26. {
  27. /* Unmask CPUID levels if masked: */
  28. if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
  29. u64 misc_enable;
  30. rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  31. if (misc_enable & MSR_IA32_MISC_ENABLE_LIMIT_CPUID) {
  32. misc_enable &= ~MSR_IA32_MISC_ENABLE_LIMIT_CPUID;
  33. wrmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  34. c->cpuid_level = cpuid_eax(0);
  35. }
  36. }
  37. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  38. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  39. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  40. #ifdef CONFIG_X86_64
  41. set_cpu_cap(c, X86_FEATURE_SYSENTER32);
  42. #else
  43. /* Netburst reports 64 bytes clflush size, but does IO in 128 bytes */
  44. if (c->x86 == 15 && c->x86_cache_alignment == 64)
  45. c->x86_cache_alignment = 128;
  46. #endif
  47. /* CPUID workaround for 0F33/0F34 CPU */
  48. if (c->x86 == 0xF && c->x86_model == 0x3
  49. && (c->x86_mask == 0x3 || c->x86_mask == 0x4))
  50. c->x86_phys_bits = 36;
  51. /*
  52. * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
  53. * with P/T states and does not stop in deep C-states.
  54. *
  55. * It is also reliable across cores and sockets. (but not across
  56. * cabinets - we turn it off in that case explicitly.)
  57. */
  58. if (c->x86_power & (1 << 8)) {
  59. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  60. set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
  61. set_cpu_cap(c, X86_FEATURE_TSC_RELIABLE);
  62. sched_clock_stable = 1;
  63. }
  64. /*
  65. * There is a known erratum on Pentium III and Core Solo
  66. * and Core Duo CPUs.
  67. * " Page with PAT set to WC while associated MTRR is UC
  68. * may consolidate to UC "
  69. * Because of this erratum, it is better to stick with
  70. * setting WC in MTRR rather than using PAT on these CPUs.
  71. *
  72. * Enable PAT WC only on P4, Core 2 or later CPUs.
  73. */
  74. if (c->x86 == 6 && c->x86_model < 15)
  75. clear_cpu_cap(c, X86_FEATURE_PAT);
  76. }
  77. #ifdef CONFIG_X86_32
  78. /*
  79. * Early probe support logic for ppro memory erratum #50
  80. *
  81. * This is called before we do cpu ident work
  82. */
  83. int __cpuinit ppro_with_ram_bug(void)
  84. {
  85. /* Uses data from early_cpu_detect now */
  86. if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
  87. boot_cpu_data.x86 == 6 &&
  88. boot_cpu_data.x86_model == 1 &&
  89. boot_cpu_data.x86_mask < 8) {
  90. printk(KERN_INFO "Pentium Pro with Errata#50 detected. Taking evasive action.\n");
  91. return 1;
  92. }
  93. return 0;
  94. }
  95. #ifdef CONFIG_X86_F00F_BUG
  96. static void __cpuinit trap_init_f00f_bug(void)
  97. {
  98. __set_fixmap(FIX_F00F_IDT, __pa(&idt_table), PAGE_KERNEL_RO);
  99. /*
  100. * Update the IDT descriptor and reload the IDT so that
  101. * it uses the read-only mapped virtual address.
  102. */
  103. idt_descr.address = fix_to_virt(FIX_F00F_IDT);
  104. load_idt(&idt_descr);
  105. }
  106. #endif
  107. static void __cpuinit intel_smp_check(struct cpuinfo_x86 *c)
  108. {
  109. #ifdef CONFIG_SMP
  110. /* calling is from identify_secondary_cpu() ? */
  111. if (c->cpu_index == boot_cpu_id)
  112. return;
  113. /*
  114. * Mask B, Pentium, but not Pentium MMX
  115. */
  116. if (c->x86 == 5 &&
  117. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  118. c->x86_model <= 3) {
  119. /*
  120. * Remember we have B step Pentia with bugs
  121. */
  122. WARN_ONCE(1, "WARNING: SMP operation may be unreliable"
  123. "with B stepping processors.\n");
  124. }
  125. #endif
  126. }
  127. static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
  128. {
  129. unsigned long lo, hi;
  130. #ifdef CONFIG_X86_F00F_BUG
  131. /*
  132. * All current models of Pentium and Pentium with MMX technology CPUs
  133. * have the F0 0F bug, which lets nonprivileged users lock up the system.
  134. * Note that the workaround only should be initialized once...
  135. */
  136. c->f00f_bug = 0;
  137. if (!paravirt_enabled() && c->x86 == 5) {
  138. static int f00f_workaround_enabled;
  139. c->f00f_bug = 1;
  140. if (!f00f_workaround_enabled) {
  141. trap_init_f00f_bug();
  142. printk(KERN_NOTICE "Intel Pentium with F0 0F bug - workaround enabled.\n");
  143. f00f_workaround_enabled = 1;
  144. }
  145. }
  146. #endif
  147. /*
  148. * SEP CPUID bug: Pentium Pro reports SEP but doesn't have it until
  149. * model 3 mask 3
  150. */
  151. if ((c->x86<<8 | c->x86_model<<4 | c->x86_mask) < 0x633)
  152. clear_cpu_cap(c, X86_FEATURE_SEP);
  153. /*
  154. * P4 Xeon errata 037 workaround.
  155. * Hardware prefetcher may cause stale data to be loaded into the cache.
  156. */
  157. if ((c->x86 == 15) && (c->x86_model == 1) && (c->x86_mask == 1)) {
  158. rdmsr(MSR_IA32_MISC_ENABLE, lo, hi);
  159. if ((lo & MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE) == 0) {
  160. printk (KERN_INFO "CPU: C0 stepping P4 Xeon detected.\n");
  161. printk (KERN_INFO "CPU: Disabling hardware prefetching (Errata 037)\n");
  162. lo |= MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE;
  163. wrmsr (MSR_IA32_MISC_ENABLE, lo, hi);
  164. }
  165. }
  166. /*
  167. * See if we have a good local APIC by checking for buggy Pentia,
  168. * i.e. all B steppings and the C2 stepping of P54C when using their
  169. * integrated APIC (see 11AP erratum in "Pentium Processor
  170. * Specification Update").
  171. */
  172. if (cpu_has_apic && (c->x86<<8 | c->x86_model<<4) == 0x520 &&
  173. (c->x86_mask < 0x6 || c->x86_mask == 0xb))
  174. set_cpu_cap(c, X86_FEATURE_11AP);
  175. #ifdef CONFIG_X86_INTEL_USERCOPY
  176. /*
  177. * Set up the preferred alignment for movsl bulk memory moves
  178. */
  179. switch (c->x86) {
  180. case 4: /* 486: untested */
  181. break;
  182. case 5: /* Old Pentia: untested */
  183. break;
  184. case 6: /* PII/PIII only like movsl with 8-byte alignment */
  185. movsl_mask.mask = 7;
  186. break;
  187. case 15: /* P4 is OK down to 8-byte alignment */
  188. movsl_mask.mask = 7;
  189. break;
  190. }
  191. #endif
  192. #ifdef CONFIG_X86_NUMAQ
  193. numaq_tsc_disable();
  194. #endif
  195. intel_smp_check(c);
  196. }
  197. #else
  198. static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
  199. {
  200. }
  201. #endif
  202. static void __cpuinit srat_detect_node(void)
  203. {
  204. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
  205. unsigned node;
  206. int cpu = smp_processor_id();
  207. int apicid = hard_smp_processor_id();
  208. /* Don't do the funky fallback heuristics the AMD version employs
  209. for now. */
  210. node = apicid_to_node[apicid];
  211. if (node == NUMA_NO_NODE || !node_online(node))
  212. node = first_node(node_online_map);
  213. numa_set_node(cpu, node);
  214. printk(KERN_INFO "CPU %d/0x%x -> Node %d\n", cpu, apicid, node);
  215. #endif
  216. }
  217. /*
  218. * find out the number of processor cores on the die
  219. */
  220. static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
  221. {
  222. unsigned int eax, ebx, ecx, edx;
  223. if (c->cpuid_level < 4)
  224. return 1;
  225. /* Intel has a non-standard dependency on %ecx for this CPUID level. */
  226. cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
  227. if (eax & 0x1f)
  228. return ((eax >> 26) + 1);
  229. else
  230. return 1;
  231. }
  232. static void __cpuinit detect_vmx_virtcap(struct cpuinfo_x86 *c)
  233. {
  234. /* Intel VMX MSR indicated features */
  235. #define X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW 0x00200000
  236. #define X86_VMX_FEATURE_PROC_CTLS_VNMI 0x00400000
  237. #define X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS 0x80000000
  238. #define X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC 0x00000001
  239. #define X86_VMX_FEATURE_PROC_CTLS2_EPT 0x00000002
  240. #define X86_VMX_FEATURE_PROC_CTLS2_VPID 0x00000020
  241. u32 vmx_msr_low, vmx_msr_high, msr_ctl, msr_ctl2;
  242. clear_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  243. clear_cpu_cap(c, X86_FEATURE_VNMI);
  244. clear_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  245. clear_cpu_cap(c, X86_FEATURE_EPT);
  246. clear_cpu_cap(c, X86_FEATURE_VPID);
  247. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS, vmx_msr_low, vmx_msr_high);
  248. msr_ctl = vmx_msr_high | vmx_msr_low;
  249. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW)
  250. set_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  251. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_VNMI)
  252. set_cpu_cap(c, X86_FEATURE_VNMI);
  253. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS) {
  254. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
  255. vmx_msr_low, vmx_msr_high);
  256. msr_ctl2 = vmx_msr_high | vmx_msr_low;
  257. if ((msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC) &&
  258. (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW))
  259. set_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  260. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_EPT)
  261. set_cpu_cap(c, X86_FEATURE_EPT);
  262. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VPID)
  263. set_cpu_cap(c, X86_FEATURE_VPID);
  264. }
  265. }
  266. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  267. {
  268. unsigned int l2 = 0;
  269. early_init_intel(c);
  270. intel_workarounds(c);
  271. /*
  272. * Detect the extended topology information if available. This
  273. * will reinitialise the initial_apicid which will be used
  274. * in init_intel_cacheinfo()
  275. */
  276. detect_extended_topology(c);
  277. l2 = init_intel_cacheinfo(c);
  278. if (c->cpuid_level > 9) {
  279. unsigned eax = cpuid_eax(10);
  280. /* Check for version and the number of counters */
  281. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  282. set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
  283. }
  284. if (cpu_has_xmm2)
  285. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  286. if (cpu_has_ds) {
  287. unsigned int l1;
  288. rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
  289. if (!(l1 & (1<<11)))
  290. set_cpu_cap(c, X86_FEATURE_BTS);
  291. if (!(l1 & (1<<12)))
  292. set_cpu_cap(c, X86_FEATURE_PEBS);
  293. ds_init_intel(c);
  294. }
  295. if (c->x86 == 6 && c->x86_model == 29 && cpu_has_clflush)
  296. set_cpu_cap(c, X86_FEATURE_CLFLUSH_MONITOR);
  297. #ifdef CONFIG_X86_64
  298. if (c->x86 == 15)
  299. c->x86_cache_alignment = c->x86_clflush_size * 2;
  300. if (c->x86 == 6)
  301. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  302. #else
  303. /*
  304. * Names for the Pentium II/Celeron processors
  305. * detectable only by also checking the cache size.
  306. * Dixon is NOT a Celeron.
  307. */
  308. if (c->x86 == 6) {
  309. char *p = NULL;
  310. switch (c->x86_model) {
  311. case 5:
  312. if (c->x86_mask == 0) {
  313. if (l2 == 0)
  314. p = "Celeron (Covington)";
  315. else if (l2 == 256)
  316. p = "Mobile Pentium II (Dixon)";
  317. }
  318. break;
  319. case 6:
  320. if (l2 == 128)
  321. p = "Celeron (Mendocino)";
  322. else if (c->x86_mask == 0 || c->x86_mask == 5)
  323. p = "Celeron-A";
  324. break;
  325. case 8:
  326. if (l2 == 128)
  327. p = "Celeron (Coppermine)";
  328. break;
  329. }
  330. if (p)
  331. strcpy(c->x86_model_id, p);
  332. }
  333. if (c->x86 == 15)
  334. set_cpu_cap(c, X86_FEATURE_P4);
  335. if (c->x86 == 6)
  336. set_cpu_cap(c, X86_FEATURE_P3);
  337. #endif
  338. if (!cpu_has(c, X86_FEATURE_XTOPOLOGY)) {
  339. /*
  340. * let's use the legacy cpuid vector 0x1 and 0x4 for topology
  341. * detection.
  342. */
  343. c->x86_max_cores = intel_num_cpu_cores(c);
  344. #ifdef CONFIG_X86_32
  345. detect_ht(c);
  346. #endif
  347. }
  348. /* Work around errata */
  349. srat_detect_node();
  350. if (cpu_has(c, X86_FEATURE_VMX))
  351. detect_vmx_virtcap(c);
  352. }
  353. #ifdef CONFIG_X86_32
  354. static unsigned int __cpuinit intel_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  355. {
  356. /*
  357. * Intel PIII Tualatin. This comes in two flavours.
  358. * One has 256kb of cache, the other 512. We have no way
  359. * to determine which, so we use a boottime override
  360. * for the 512kb model, and assume 256 otherwise.
  361. */
  362. if ((c->x86 == 6) && (c->x86_model == 11) && (size == 0))
  363. size = 256;
  364. return size;
  365. }
  366. #endif
  367. static const struct cpu_dev __cpuinitconst intel_cpu_dev = {
  368. .c_vendor = "Intel",
  369. .c_ident = { "GenuineIntel" },
  370. #ifdef CONFIG_X86_32
  371. .c_models = {
  372. { .vendor = X86_VENDOR_INTEL, .family = 4, .model_names =
  373. {
  374. [0] = "486 DX-25/33",
  375. [1] = "486 DX-50",
  376. [2] = "486 SX",
  377. [3] = "486 DX/2",
  378. [4] = "486 SL",
  379. [5] = "486 SX/2",
  380. [7] = "486 DX/2-WB",
  381. [8] = "486 DX/4",
  382. [9] = "486 DX/4-WB"
  383. }
  384. },
  385. { .vendor = X86_VENDOR_INTEL, .family = 5, .model_names =
  386. {
  387. [0] = "Pentium 60/66 A-step",
  388. [1] = "Pentium 60/66",
  389. [2] = "Pentium 75 - 200",
  390. [3] = "OverDrive PODP5V83",
  391. [4] = "Pentium MMX",
  392. [7] = "Mobile Pentium 75 - 200",
  393. [8] = "Mobile Pentium MMX"
  394. }
  395. },
  396. { .vendor = X86_VENDOR_INTEL, .family = 6, .model_names =
  397. {
  398. [0] = "Pentium Pro A-step",
  399. [1] = "Pentium Pro",
  400. [3] = "Pentium II (Klamath)",
  401. [4] = "Pentium II (Deschutes)",
  402. [5] = "Pentium II (Deschutes)",
  403. [6] = "Mobile Pentium II",
  404. [7] = "Pentium III (Katmai)",
  405. [8] = "Pentium III (Coppermine)",
  406. [10] = "Pentium III (Cascades)",
  407. [11] = "Pentium III (Tualatin)",
  408. }
  409. },
  410. { .vendor = X86_VENDOR_INTEL, .family = 15, .model_names =
  411. {
  412. [0] = "Pentium 4 (Unknown)",
  413. [1] = "Pentium 4 (Willamette)",
  414. [2] = "Pentium 4 (Northwood)",
  415. [4] = "Pentium 4 (Foster)",
  416. [5] = "Pentium 4 (Foster)",
  417. }
  418. },
  419. },
  420. .c_size_cache = intel_size_cache,
  421. #endif
  422. .c_early_init = early_init_intel,
  423. .c_init = init_intel,
  424. .c_x86_vendor = X86_VENDOR_INTEL,
  425. };
  426. cpu_dev_register(intel_cpu_dev);