common.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231
  1. #include <linux/bootmem.h>
  2. #include <linux/linkage.h>
  3. #include <linux/bitops.h>
  4. #include <linux/kernel.h>
  5. #include <linux/module.h>
  6. #include <linux/percpu.h>
  7. #include <linux/string.h>
  8. #include <linux/delay.h>
  9. #include <linux/sched.h>
  10. #include <linux/init.h>
  11. #include <linux/kgdb.h>
  12. #include <linux/smp.h>
  13. #include <linux/io.h>
  14. #include <asm/stackprotector.h>
  15. #include <asm/mmu_context.h>
  16. #include <asm/hypervisor.h>
  17. #include <asm/processor.h>
  18. #include <asm/sections.h>
  19. #include <asm/topology.h>
  20. #include <asm/cpumask.h>
  21. #include <asm/pgtable.h>
  22. #include <asm/atomic.h>
  23. #include <asm/proto.h>
  24. #include <asm/setup.h>
  25. #include <asm/apic.h>
  26. #include <asm/desc.h>
  27. #include <asm/i387.h>
  28. #include <asm/mtrr.h>
  29. #include <asm/numa.h>
  30. #include <asm/asm.h>
  31. #include <asm/cpu.h>
  32. #include <asm/mce.h>
  33. #include <asm/msr.h>
  34. #include <asm/pat.h>
  35. #include <asm/smp.h>
  36. #ifdef CONFIG_X86_LOCAL_APIC
  37. #include <asm/uv/uv.h>
  38. #endif
  39. #include "cpu.h"
  40. /* all of these masks are initialized in setup_cpu_local_masks() */
  41. cpumask_var_t cpu_initialized_mask;
  42. cpumask_var_t cpu_callout_mask;
  43. cpumask_var_t cpu_callin_mask;
  44. /* representing cpus for which sibling maps can be computed */
  45. cpumask_var_t cpu_sibling_setup_mask;
  46. /* correctly size the local cpu masks */
  47. void __init setup_cpu_local_masks(void)
  48. {
  49. alloc_bootmem_cpumask_var(&cpu_initialized_mask);
  50. alloc_bootmem_cpumask_var(&cpu_callin_mask);
  51. alloc_bootmem_cpumask_var(&cpu_callout_mask);
  52. alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
  53. }
  54. static const struct cpu_dev *this_cpu __cpuinitdata;
  55. DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
  56. #ifdef CONFIG_X86_64
  57. /*
  58. * We need valid kernel segments for data and code in long mode too
  59. * IRET will check the segment types kkeil 2000/10/28
  60. * Also sysret mandates a special GDT layout
  61. *
  62. * TLS descriptors are currently at a different place compared to i386.
  63. * Hopefully nobody expects them at a fixed place (Wine?)
  64. */
  65. [GDT_ENTRY_KERNEL32_CS] = { { { 0x0000ffff, 0x00cf9b00 } } },
  66. [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00af9b00 } } },
  67. [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9300 } } },
  68. [GDT_ENTRY_DEFAULT_USER32_CS] = { { { 0x0000ffff, 0x00cffb00 } } },
  69. [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff300 } } },
  70. [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00affb00 } } },
  71. #else
  72. [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
  73. [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
  74. [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
  75. [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
  76. /*
  77. * Segments used for calling PnP BIOS have byte granularity.
  78. * They code segments and data segments have fixed 64k limits,
  79. * the transfer segment sizes are set at run time.
  80. */
  81. /* 32-bit code */
  82. [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
  83. /* 16-bit code */
  84. [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
  85. /* 16-bit data */
  86. [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
  87. /* 16-bit data */
  88. [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
  89. /* 16-bit data */
  90. [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
  91. /*
  92. * The APM segments have byte granularity and their bases
  93. * are set at run time. All have 64k limits.
  94. */
  95. /* 32-bit code */
  96. [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
  97. /* 16-bit code */
  98. [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
  99. /* data */
  100. [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
  101. [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
  102. [GDT_ENTRY_PERCPU] = { { { 0x0000ffff, 0x00cf9200 } } },
  103. GDT_STACK_CANARY_INIT
  104. #endif
  105. } };
  106. EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
  107. #ifdef CONFIG_X86_32
  108. static int cachesize_override __cpuinitdata = -1;
  109. static int disable_x86_serial_nr __cpuinitdata = 1;
  110. static int __init cachesize_setup(char *str)
  111. {
  112. get_option(&str, &cachesize_override);
  113. return 1;
  114. }
  115. __setup("cachesize=", cachesize_setup);
  116. static int __init x86_fxsr_setup(char *s)
  117. {
  118. setup_clear_cpu_cap(X86_FEATURE_FXSR);
  119. setup_clear_cpu_cap(X86_FEATURE_XMM);
  120. return 1;
  121. }
  122. __setup("nofxsr", x86_fxsr_setup);
  123. static int __init x86_sep_setup(char *s)
  124. {
  125. setup_clear_cpu_cap(X86_FEATURE_SEP);
  126. return 1;
  127. }
  128. __setup("nosep", x86_sep_setup);
  129. /* Standard macro to see if a specific flag is changeable */
  130. static inline int flag_is_changeable_p(u32 flag)
  131. {
  132. u32 f1, f2;
  133. /*
  134. * Cyrix and IDT cpus allow disabling of CPUID
  135. * so the code below may return different results
  136. * when it is executed before and after enabling
  137. * the CPUID. Add "volatile" to not allow gcc to
  138. * optimize the subsequent calls to this function.
  139. */
  140. asm volatile ("pushfl \n\t"
  141. "pushfl \n\t"
  142. "popl %0 \n\t"
  143. "movl %0, %1 \n\t"
  144. "xorl %2, %0 \n\t"
  145. "pushl %0 \n\t"
  146. "popfl \n\t"
  147. "pushfl \n\t"
  148. "popl %0 \n\t"
  149. "popfl \n\t"
  150. : "=&r" (f1), "=&r" (f2)
  151. : "ir" (flag));
  152. return ((f1^f2) & flag) != 0;
  153. }
  154. /* Probe for the CPUID instruction */
  155. static int __cpuinit have_cpuid_p(void)
  156. {
  157. return flag_is_changeable_p(X86_EFLAGS_ID);
  158. }
  159. static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
  160. {
  161. unsigned long lo, hi;
  162. if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
  163. return;
  164. /* Disable processor serial number: */
  165. rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
  166. lo |= 0x200000;
  167. wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
  168. printk(KERN_NOTICE "CPU serial number disabled.\n");
  169. clear_cpu_cap(c, X86_FEATURE_PN);
  170. /* Disabling the serial number may affect the cpuid level */
  171. c->cpuid_level = cpuid_eax(0);
  172. }
  173. static int __init x86_serial_nr_setup(char *s)
  174. {
  175. disable_x86_serial_nr = 0;
  176. return 1;
  177. }
  178. __setup("serialnumber", x86_serial_nr_setup);
  179. #else
  180. static inline int flag_is_changeable_p(u32 flag)
  181. {
  182. return 1;
  183. }
  184. /* Probe for the CPUID instruction */
  185. static inline int have_cpuid_p(void)
  186. {
  187. return 1;
  188. }
  189. static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
  190. {
  191. }
  192. #endif
  193. /*
  194. * Some CPU features depend on higher CPUID levels, which may not always
  195. * be available due to CPUID level capping or broken virtualization
  196. * software. Add those features to this table to auto-disable them.
  197. */
  198. struct cpuid_dependent_feature {
  199. u32 feature;
  200. u32 level;
  201. };
  202. static const struct cpuid_dependent_feature __cpuinitconst
  203. cpuid_dependent_features[] = {
  204. { X86_FEATURE_MWAIT, 0x00000005 },
  205. { X86_FEATURE_DCA, 0x00000009 },
  206. { X86_FEATURE_XSAVE, 0x0000000d },
  207. { 0, 0 }
  208. };
  209. static void __cpuinit filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
  210. {
  211. const struct cpuid_dependent_feature *df;
  212. for (df = cpuid_dependent_features; df->feature; df++) {
  213. if (!cpu_has(c, df->feature))
  214. continue;
  215. /*
  216. * Note: cpuid_level is set to -1 if unavailable, but
  217. * extended_extended_level is set to 0 if unavailable
  218. * and the legitimate extended levels are all negative
  219. * when signed; hence the weird messing around with
  220. * signs here...
  221. */
  222. if (!((s32)df->level < 0 ?
  223. (u32)df->level > (u32)c->extended_cpuid_level :
  224. (s32)df->level > (s32)c->cpuid_level))
  225. continue;
  226. clear_cpu_cap(c, df->feature);
  227. if (!warn)
  228. continue;
  229. printk(KERN_WARNING
  230. "CPU: CPU feature %s disabled, no CPUID level 0x%x\n",
  231. x86_cap_flags[df->feature], df->level);
  232. }
  233. }
  234. /*
  235. * Naming convention should be: <Name> [(<Codename>)]
  236. * This table only is used unless init_<vendor>() below doesn't set it;
  237. * in particular, if CPUID levels 0x80000002..4 are supported, this
  238. * isn't used
  239. */
  240. /* Look up CPU names by table lookup. */
  241. static const char *__cpuinit table_lookup_model(struct cpuinfo_x86 *c)
  242. {
  243. const struct cpu_model_info *info;
  244. if (c->x86_model >= 16)
  245. return NULL; /* Range check */
  246. if (!this_cpu)
  247. return NULL;
  248. info = this_cpu->c_models;
  249. while (info && info->family) {
  250. if (info->family == c->x86)
  251. return info->model_names[c->x86_model];
  252. info++;
  253. }
  254. return NULL; /* Not found */
  255. }
  256. __u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
  257. void load_percpu_segment(int cpu)
  258. {
  259. #ifdef CONFIG_X86_32
  260. loadsegment(fs, __KERNEL_PERCPU);
  261. #else
  262. loadsegment(gs, 0);
  263. wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
  264. #endif
  265. load_stack_canary_segment();
  266. }
  267. /*
  268. * Current gdt points %fs at the "master" per-cpu area: after this,
  269. * it's on the real one.
  270. */
  271. void switch_to_new_gdt(int cpu)
  272. {
  273. struct desc_ptr gdt_descr;
  274. gdt_descr.address = (long)get_cpu_gdt_table(cpu);
  275. gdt_descr.size = GDT_SIZE - 1;
  276. load_gdt(&gdt_descr);
  277. /* Reload the per-cpu base */
  278. load_percpu_segment(cpu);
  279. }
  280. static const struct cpu_dev *__cpuinitdata cpu_devs[X86_VENDOR_NUM] = {};
  281. static void __cpuinit default_init(struct cpuinfo_x86 *c)
  282. {
  283. #ifdef CONFIG_X86_64
  284. display_cacheinfo(c);
  285. #else
  286. /* Not much we can do here... */
  287. /* Check if at least it has cpuid */
  288. if (c->cpuid_level == -1) {
  289. /* No cpuid. It must be an ancient CPU */
  290. if (c->x86 == 4)
  291. strcpy(c->x86_model_id, "486");
  292. else if (c->x86 == 3)
  293. strcpy(c->x86_model_id, "386");
  294. }
  295. #endif
  296. }
  297. static const struct cpu_dev __cpuinitconst default_cpu = {
  298. .c_init = default_init,
  299. .c_vendor = "Unknown",
  300. .c_x86_vendor = X86_VENDOR_UNKNOWN,
  301. };
  302. static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
  303. {
  304. unsigned int *v;
  305. char *p, *q;
  306. if (c->extended_cpuid_level < 0x80000004)
  307. return;
  308. v = (unsigned int *)c->x86_model_id;
  309. cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
  310. cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
  311. cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
  312. c->x86_model_id[48] = 0;
  313. /*
  314. * Intel chips right-justify this string for some dumb reason;
  315. * undo that brain damage:
  316. */
  317. p = q = &c->x86_model_id[0];
  318. while (*p == ' ')
  319. p++;
  320. if (p != q) {
  321. while (*p)
  322. *q++ = *p++;
  323. while (q <= &c->x86_model_id[48])
  324. *q++ = '\0'; /* Zero-pad the rest */
  325. }
  326. }
  327. void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
  328. {
  329. unsigned int n, dummy, ebx, ecx, edx, l2size;
  330. n = c->extended_cpuid_level;
  331. if (n >= 0x80000005) {
  332. cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
  333. printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
  334. edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
  335. c->x86_cache_size = (ecx>>24) + (edx>>24);
  336. #ifdef CONFIG_X86_64
  337. /* On K8 L1 TLB is inclusive, so don't count it */
  338. c->x86_tlbsize = 0;
  339. #endif
  340. }
  341. if (n < 0x80000006) /* Some chips just has a large L1. */
  342. return;
  343. cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
  344. l2size = ecx >> 16;
  345. #ifdef CONFIG_X86_64
  346. c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
  347. #else
  348. /* do processor-specific cache resizing */
  349. if (this_cpu->c_size_cache)
  350. l2size = this_cpu->c_size_cache(c, l2size);
  351. /* Allow user to override all this if necessary. */
  352. if (cachesize_override != -1)
  353. l2size = cachesize_override;
  354. if (l2size == 0)
  355. return; /* Again, no L2 cache is possible */
  356. #endif
  357. c->x86_cache_size = l2size;
  358. printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
  359. l2size, ecx & 0xFF);
  360. }
  361. void __cpuinit detect_ht(struct cpuinfo_x86 *c)
  362. {
  363. #ifdef CONFIG_X86_HT
  364. u32 eax, ebx, ecx, edx;
  365. int index_msb, core_bits;
  366. if (!cpu_has(c, X86_FEATURE_HT))
  367. return;
  368. if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
  369. goto out;
  370. if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
  371. return;
  372. cpuid(1, &eax, &ebx, &ecx, &edx);
  373. smp_num_siblings = (ebx & 0xff0000) >> 16;
  374. if (smp_num_siblings == 1) {
  375. printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
  376. goto out;
  377. }
  378. if (smp_num_siblings <= 1)
  379. goto out;
  380. if (smp_num_siblings > nr_cpu_ids) {
  381. pr_warning("CPU: Unsupported number of siblings %d",
  382. smp_num_siblings);
  383. smp_num_siblings = 1;
  384. return;
  385. }
  386. index_msb = get_count_order(smp_num_siblings);
  387. c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
  388. smp_num_siblings = smp_num_siblings / c->x86_max_cores;
  389. index_msb = get_count_order(smp_num_siblings);
  390. core_bits = get_count_order(c->x86_max_cores);
  391. c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
  392. ((1 << core_bits) - 1);
  393. out:
  394. if ((c->x86_max_cores * smp_num_siblings) > 1) {
  395. printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
  396. c->phys_proc_id);
  397. printk(KERN_INFO "CPU: Processor Core ID: %d\n",
  398. c->cpu_core_id);
  399. }
  400. #endif
  401. }
  402. static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
  403. {
  404. char *v = c->x86_vendor_id;
  405. static int printed;
  406. int i;
  407. for (i = 0; i < X86_VENDOR_NUM; i++) {
  408. if (!cpu_devs[i])
  409. break;
  410. if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
  411. (cpu_devs[i]->c_ident[1] &&
  412. !strcmp(v, cpu_devs[i]->c_ident[1]))) {
  413. this_cpu = cpu_devs[i];
  414. c->x86_vendor = this_cpu->c_x86_vendor;
  415. return;
  416. }
  417. }
  418. if (!printed) {
  419. printed++;
  420. printk(KERN_ERR
  421. "CPU: vendor_id '%s' unknown, using generic init.\n", v);
  422. printk(KERN_ERR "CPU: Your system may be unstable.\n");
  423. }
  424. c->x86_vendor = X86_VENDOR_UNKNOWN;
  425. this_cpu = &default_cpu;
  426. }
  427. void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
  428. {
  429. /* Get vendor name */
  430. cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
  431. (unsigned int *)&c->x86_vendor_id[0],
  432. (unsigned int *)&c->x86_vendor_id[8],
  433. (unsigned int *)&c->x86_vendor_id[4]);
  434. c->x86 = 4;
  435. /* Intel-defined flags: level 0x00000001 */
  436. if (c->cpuid_level >= 0x00000001) {
  437. u32 junk, tfms, cap0, misc;
  438. cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
  439. c->x86 = (tfms >> 8) & 0xf;
  440. c->x86_model = (tfms >> 4) & 0xf;
  441. c->x86_mask = tfms & 0xf;
  442. if (c->x86 == 0xf)
  443. c->x86 += (tfms >> 20) & 0xff;
  444. if (c->x86 >= 0x6)
  445. c->x86_model += ((tfms >> 16) & 0xf) << 4;
  446. if (cap0 & (1<<19)) {
  447. c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
  448. c->x86_cache_alignment = c->x86_clflush_size;
  449. }
  450. }
  451. }
  452. static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
  453. {
  454. u32 tfms, xlvl;
  455. u32 ebx;
  456. /* Intel-defined flags: level 0x00000001 */
  457. if (c->cpuid_level >= 0x00000001) {
  458. u32 capability, excap;
  459. cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
  460. c->x86_capability[0] = capability;
  461. c->x86_capability[4] = excap;
  462. }
  463. /* AMD-defined flags: level 0x80000001 */
  464. xlvl = cpuid_eax(0x80000000);
  465. c->extended_cpuid_level = xlvl;
  466. if ((xlvl & 0xffff0000) == 0x80000000) {
  467. if (xlvl >= 0x80000001) {
  468. c->x86_capability[1] = cpuid_edx(0x80000001);
  469. c->x86_capability[6] = cpuid_ecx(0x80000001);
  470. }
  471. }
  472. if (c->extended_cpuid_level >= 0x80000008) {
  473. u32 eax = cpuid_eax(0x80000008);
  474. c->x86_virt_bits = (eax >> 8) & 0xff;
  475. c->x86_phys_bits = eax & 0xff;
  476. }
  477. #ifdef CONFIG_X86_32
  478. else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
  479. c->x86_phys_bits = 36;
  480. #endif
  481. if (c->extended_cpuid_level >= 0x80000007)
  482. c->x86_power = cpuid_edx(0x80000007);
  483. }
  484. static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
  485. {
  486. #ifdef CONFIG_X86_32
  487. int i;
  488. /*
  489. * First of all, decide if this is a 486 or higher
  490. * It's a 486 if we can modify the AC flag
  491. */
  492. if (flag_is_changeable_p(X86_EFLAGS_AC))
  493. c->x86 = 4;
  494. else
  495. c->x86 = 3;
  496. for (i = 0; i < X86_VENDOR_NUM; i++)
  497. if (cpu_devs[i] && cpu_devs[i]->c_identify) {
  498. c->x86_vendor_id[0] = 0;
  499. cpu_devs[i]->c_identify(c);
  500. if (c->x86_vendor_id[0]) {
  501. get_cpu_vendor(c);
  502. break;
  503. }
  504. }
  505. #endif
  506. }
  507. /*
  508. * Do minimum CPU detection early.
  509. * Fields really needed: vendor, cpuid_level, family, model, mask,
  510. * cache alignment.
  511. * The others are not touched to avoid unwanted side effects.
  512. *
  513. * WARNING: this function is only called on the BP. Don't add code here
  514. * that is supposed to run on all CPUs.
  515. */
  516. static void __init early_identify_cpu(struct cpuinfo_x86 *c)
  517. {
  518. #ifdef CONFIG_X86_64
  519. c->x86_clflush_size = 64;
  520. c->x86_phys_bits = 36;
  521. c->x86_virt_bits = 48;
  522. #else
  523. c->x86_clflush_size = 32;
  524. c->x86_phys_bits = 32;
  525. c->x86_virt_bits = 32;
  526. #endif
  527. c->x86_cache_alignment = c->x86_clflush_size;
  528. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  529. c->extended_cpuid_level = 0;
  530. if (!have_cpuid_p())
  531. identify_cpu_without_cpuid(c);
  532. /* cyrix could have cpuid enabled via c_identify()*/
  533. if (!have_cpuid_p())
  534. return;
  535. cpu_detect(c);
  536. get_cpu_vendor(c);
  537. get_cpu_cap(c);
  538. if (this_cpu->c_early_init)
  539. this_cpu->c_early_init(c);
  540. #ifdef CONFIG_SMP
  541. c->cpu_index = boot_cpu_id;
  542. #endif
  543. filter_cpuid_features(c, false);
  544. }
  545. void __init early_cpu_init(void)
  546. {
  547. const struct cpu_dev *const *cdev;
  548. int count = 0;
  549. printk(KERN_INFO "KERNEL supported cpus:\n");
  550. for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
  551. const struct cpu_dev *cpudev = *cdev;
  552. unsigned int j;
  553. if (count >= X86_VENDOR_NUM)
  554. break;
  555. cpu_devs[count] = cpudev;
  556. count++;
  557. for (j = 0; j < 2; j++) {
  558. if (!cpudev->c_ident[j])
  559. continue;
  560. printk(KERN_INFO " %s %s\n", cpudev->c_vendor,
  561. cpudev->c_ident[j]);
  562. }
  563. }
  564. early_identify_cpu(&boot_cpu_data);
  565. }
  566. /*
  567. * The NOPL instruction is supposed to exist on all CPUs with
  568. * family >= 6; unfortunately, that's not true in practice because
  569. * of early VIA chips and (more importantly) broken virtualizers that
  570. * are not easy to detect. In the latter case it doesn't even *fail*
  571. * reliably, so probing for it doesn't even work. Disable it completely
  572. * unless we can find a reliable way to detect all the broken cases.
  573. */
  574. static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
  575. {
  576. clear_cpu_cap(c, X86_FEATURE_NOPL);
  577. }
  578. static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
  579. {
  580. c->extended_cpuid_level = 0;
  581. if (!have_cpuid_p())
  582. identify_cpu_without_cpuid(c);
  583. /* cyrix could have cpuid enabled via c_identify()*/
  584. if (!have_cpuid_p())
  585. return;
  586. cpu_detect(c);
  587. get_cpu_vendor(c);
  588. get_cpu_cap(c);
  589. if (c->cpuid_level >= 0x00000001) {
  590. c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
  591. #ifdef CONFIG_X86_32
  592. # ifdef CONFIG_X86_HT
  593. c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
  594. # else
  595. c->apicid = c->initial_apicid;
  596. # endif
  597. #endif
  598. #ifdef CONFIG_X86_HT
  599. c->phys_proc_id = c->initial_apicid;
  600. #endif
  601. }
  602. get_model_name(c); /* Default name */
  603. init_scattered_cpuid_features(c);
  604. detect_nopl(c);
  605. }
  606. /*
  607. * This does the hard work of actually picking apart the CPU stuff...
  608. */
  609. static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
  610. {
  611. int i;
  612. c->loops_per_jiffy = loops_per_jiffy;
  613. c->x86_cache_size = -1;
  614. c->x86_vendor = X86_VENDOR_UNKNOWN;
  615. c->x86_model = c->x86_mask = 0; /* So far unknown... */
  616. c->x86_vendor_id[0] = '\0'; /* Unset */
  617. c->x86_model_id[0] = '\0'; /* Unset */
  618. c->x86_max_cores = 1;
  619. c->x86_coreid_bits = 0;
  620. #ifdef CONFIG_X86_64
  621. c->x86_clflush_size = 64;
  622. c->x86_phys_bits = 36;
  623. c->x86_virt_bits = 48;
  624. #else
  625. c->cpuid_level = -1; /* CPUID not detected */
  626. c->x86_clflush_size = 32;
  627. c->x86_phys_bits = 32;
  628. c->x86_virt_bits = 32;
  629. #endif
  630. c->x86_cache_alignment = c->x86_clflush_size;
  631. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  632. generic_identify(c);
  633. if (this_cpu->c_identify)
  634. this_cpu->c_identify(c);
  635. #ifdef CONFIG_X86_64
  636. c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
  637. #endif
  638. /*
  639. * Vendor-specific initialization. In this section we
  640. * canonicalize the feature flags, meaning if there are
  641. * features a certain CPU supports which CPUID doesn't
  642. * tell us, CPUID claiming incorrect flags, or other bugs,
  643. * we handle them here.
  644. *
  645. * At the end of this section, c->x86_capability better
  646. * indicate the features this CPU genuinely supports!
  647. */
  648. if (this_cpu->c_init)
  649. this_cpu->c_init(c);
  650. /* Disable the PN if appropriate */
  651. squash_the_stupid_serial_number(c);
  652. /*
  653. * The vendor-specific functions might have changed features.
  654. * Now we do "generic changes."
  655. */
  656. /* Filter out anything that depends on CPUID levels we don't have */
  657. filter_cpuid_features(c, true);
  658. /* If the model name is still unset, do table lookup. */
  659. if (!c->x86_model_id[0]) {
  660. const char *p;
  661. p = table_lookup_model(c);
  662. if (p)
  663. strcpy(c->x86_model_id, p);
  664. else
  665. /* Last resort... */
  666. sprintf(c->x86_model_id, "%02x/%02x",
  667. c->x86, c->x86_model);
  668. }
  669. #ifdef CONFIG_X86_64
  670. detect_ht(c);
  671. #endif
  672. init_hypervisor(c);
  673. /*
  674. * On SMP, boot_cpu_data holds the common feature set between
  675. * all CPUs; so make sure that we indicate which features are
  676. * common between the CPUs. The first time this routine gets
  677. * executed, c == &boot_cpu_data.
  678. */
  679. if (c != &boot_cpu_data) {
  680. /* AND the already accumulated flags with these */
  681. for (i = 0; i < NCAPINTS; i++)
  682. boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
  683. }
  684. /* Clear all flags overriden by options */
  685. for (i = 0; i < NCAPINTS; i++)
  686. c->x86_capability[i] &= ~cleared_cpu_caps[i];
  687. #ifdef CONFIG_X86_MCE
  688. /* Init Machine Check Exception if available. */
  689. mcheck_init(c);
  690. #endif
  691. select_idle_routine(c);
  692. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
  693. numa_add_cpu(smp_processor_id());
  694. #endif
  695. }
  696. #ifdef CONFIG_X86_64
  697. static void vgetcpu_set_mode(void)
  698. {
  699. if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
  700. vgetcpu_mode = VGETCPU_RDTSCP;
  701. else
  702. vgetcpu_mode = VGETCPU_LSL;
  703. }
  704. #endif
  705. void __init identify_boot_cpu(void)
  706. {
  707. identify_cpu(&boot_cpu_data);
  708. init_c1e_mask();
  709. #ifdef CONFIG_X86_32
  710. sysenter_setup();
  711. enable_sep_cpu();
  712. #else
  713. vgetcpu_set_mode();
  714. #endif
  715. }
  716. void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
  717. {
  718. BUG_ON(c == &boot_cpu_data);
  719. identify_cpu(c);
  720. #ifdef CONFIG_X86_32
  721. enable_sep_cpu();
  722. #endif
  723. mtrr_ap_init();
  724. }
  725. struct msr_range {
  726. unsigned min;
  727. unsigned max;
  728. };
  729. static const struct msr_range msr_range_array[] __cpuinitconst = {
  730. { 0x00000000, 0x00000418},
  731. { 0xc0000000, 0xc000040b},
  732. { 0xc0010000, 0xc0010142},
  733. { 0xc0011000, 0xc001103b},
  734. };
  735. static void __cpuinit print_cpu_msr(void)
  736. {
  737. unsigned index_min, index_max;
  738. unsigned index;
  739. u64 val;
  740. int i;
  741. for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
  742. index_min = msr_range_array[i].min;
  743. index_max = msr_range_array[i].max;
  744. for (index = index_min; index < index_max; index++) {
  745. if (rdmsrl_amd_safe(index, &val))
  746. continue;
  747. printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
  748. }
  749. }
  750. }
  751. static int show_msr __cpuinitdata;
  752. static __init int setup_show_msr(char *arg)
  753. {
  754. int num;
  755. get_option(&arg, &num);
  756. if (num > 0)
  757. show_msr = num;
  758. return 1;
  759. }
  760. __setup("show_msr=", setup_show_msr);
  761. static __init int setup_noclflush(char *arg)
  762. {
  763. setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
  764. return 1;
  765. }
  766. __setup("noclflush", setup_noclflush);
  767. void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
  768. {
  769. const char *vendor = NULL;
  770. if (c->x86_vendor < X86_VENDOR_NUM) {
  771. vendor = this_cpu->c_vendor;
  772. } else {
  773. if (c->cpuid_level >= 0)
  774. vendor = c->x86_vendor_id;
  775. }
  776. if (vendor && !strstr(c->x86_model_id, vendor))
  777. printk(KERN_CONT "%s ", vendor);
  778. if (c->x86_model_id[0])
  779. printk(KERN_CONT "%s", c->x86_model_id);
  780. else
  781. printk(KERN_CONT "%d86", c->x86);
  782. if (c->x86_mask || c->cpuid_level >= 0)
  783. printk(KERN_CONT " stepping %02x\n", c->x86_mask);
  784. else
  785. printk(KERN_CONT "\n");
  786. #ifdef CONFIG_SMP
  787. if (c->cpu_index < show_msr)
  788. print_cpu_msr();
  789. #else
  790. if (show_msr)
  791. print_cpu_msr();
  792. #endif
  793. }
  794. static __init int setup_disablecpuid(char *arg)
  795. {
  796. int bit;
  797. if (get_option(&arg, &bit) && bit < NCAPINTS*32)
  798. setup_clear_cpu_cap(bit);
  799. else
  800. return 0;
  801. return 1;
  802. }
  803. __setup("clearcpuid=", setup_disablecpuid);
  804. #ifdef CONFIG_X86_64
  805. struct desc_ptr idt_descr = { 256 * 16 - 1, (unsigned long) idt_table };
  806. DEFINE_PER_CPU_FIRST(union irq_stack_union,
  807. irq_stack_union) __aligned(PAGE_SIZE);
  808. DEFINE_PER_CPU(char *, irq_stack_ptr) =
  809. init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
  810. DEFINE_PER_CPU(unsigned long, kernel_stack) =
  811. (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
  812. EXPORT_PER_CPU_SYMBOL(kernel_stack);
  813. DEFINE_PER_CPU(unsigned int, irq_count) = -1;
  814. /*
  815. * Special IST stacks which the CPU switches to when it calls
  816. * an IST-marked descriptor entry. Up to 7 stacks (hardware
  817. * limit), all of them are 4K, except the debug stack which
  818. * is 8K.
  819. */
  820. static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
  821. [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
  822. [DEBUG_STACK - 1] = DEBUG_STKSZ
  823. };
  824. static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
  825. [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ])
  826. __aligned(PAGE_SIZE);
  827. /* May not be marked __init: used by software suspend */
  828. void syscall_init(void)
  829. {
  830. /*
  831. * LSTAR and STAR live in a bit strange symbiosis.
  832. * They both write to the same internal register. STAR allows to
  833. * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
  834. */
  835. wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
  836. wrmsrl(MSR_LSTAR, system_call);
  837. wrmsrl(MSR_CSTAR, ignore_sysret);
  838. #ifdef CONFIG_IA32_EMULATION
  839. syscall32_cpu_init();
  840. #endif
  841. /* Flags to clear on syscall */
  842. wrmsrl(MSR_SYSCALL_MASK,
  843. X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
  844. }
  845. unsigned long kernel_eflags;
  846. /*
  847. * Copies of the original ist values from the tss are only accessed during
  848. * debugging, no special alignment required.
  849. */
  850. DEFINE_PER_CPU(struct orig_ist, orig_ist);
  851. #else /* CONFIG_X86_64 */
  852. #ifdef CONFIG_CC_STACKPROTECTOR
  853. DEFINE_PER_CPU(unsigned long, stack_canary);
  854. #endif
  855. /* Make sure %fs and %gs are initialized properly in idle threads */
  856. struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
  857. {
  858. memset(regs, 0, sizeof(struct pt_regs));
  859. regs->fs = __KERNEL_PERCPU;
  860. regs->gs = __KERNEL_STACK_CANARY;
  861. return regs;
  862. }
  863. #endif /* CONFIG_X86_64 */
  864. /*
  865. * Clear all 6 debug registers:
  866. */
  867. static void clear_all_debug_regs(void)
  868. {
  869. int i;
  870. for (i = 0; i < 8; i++) {
  871. /* Ignore db4, db5 */
  872. if ((i == 4) || (i == 5))
  873. continue;
  874. set_debugreg(0, i);
  875. }
  876. }
  877. /*
  878. * cpu_init() initializes state that is per-CPU. Some data is already
  879. * initialized (naturally) in the bootstrap process, such as the GDT
  880. * and IDT. We reload them nevertheless, this function acts as a
  881. * 'CPU state barrier', nothing should get across.
  882. * A lot of state is already set up in PDA init for 64 bit
  883. */
  884. #ifdef CONFIG_X86_64
  885. void __cpuinit cpu_init(void)
  886. {
  887. struct orig_ist *orig_ist;
  888. struct task_struct *me;
  889. struct tss_struct *t;
  890. unsigned long v;
  891. int cpu;
  892. int i;
  893. cpu = stack_smp_processor_id();
  894. t = &per_cpu(init_tss, cpu);
  895. orig_ist = &per_cpu(orig_ist, cpu);
  896. #ifdef CONFIG_NUMA
  897. if (cpu != 0 && percpu_read(node_number) == 0 &&
  898. cpu_to_node(cpu) != NUMA_NO_NODE)
  899. percpu_write(node_number, cpu_to_node(cpu));
  900. #endif
  901. me = current;
  902. if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
  903. panic("CPU#%d already initialized!\n", cpu);
  904. printk(KERN_INFO "Initializing CPU#%d\n", cpu);
  905. clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
  906. /*
  907. * Initialize the per-CPU GDT with the boot GDT,
  908. * and set up the GDT descriptor:
  909. */
  910. switch_to_new_gdt(cpu);
  911. loadsegment(fs, 0);
  912. load_idt((const struct desc_ptr *)&idt_descr);
  913. memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
  914. syscall_init();
  915. wrmsrl(MSR_FS_BASE, 0);
  916. wrmsrl(MSR_KERNEL_GS_BASE, 0);
  917. barrier();
  918. check_efer();
  919. if (cpu != 0)
  920. enable_x2apic();
  921. /*
  922. * set up and load the per-CPU TSS
  923. */
  924. if (!orig_ist->ist[0]) {
  925. char *estacks = per_cpu(exception_stacks, cpu);
  926. for (v = 0; v < N_EXCEPTION_STACKS; v++) {
  927. estacks += exception_stack_sizes[v];
  928. orig_ist->ist[v] = t->x86_tss.ist[v] =
  929. (unsigned long)estacks;
  930. }
  931. }
  932. t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
  933. /*
  934. * <= is required because the CPU will access up to
  935. * 8 bits beyond the end of the IO permission bitmap.
  936. */
  937. for (i = 0; i <= IO_BITMAP_LONGS; i++)
  938. t->io_bitmap[i] = ~0UL;
  939. atomic_inc(&init_mm.mm_count);
  940. me->active_mm = &init_mm;
  941. BUG_ON(me->mm);
  942. enter_lazy_tlb(&init_mm, me);
  943. load_sp0(t, &current->thread);
  944. set_tss_desc(cpu, t);
  945. load_TR_desc();
  946. load_LDT(&init_mm.context);
  947. #ifdef CONFIG_KGDB
  948. /*
  949. * If the kgdb is connected no debug regs should be altered. This
  950. * is only applicable when KGDB and a KGDB I/O module are built
  951. * into the kernel and you are using early debugging with
  952. * kgdbwait. KGDB will control the kernel HW breakpoint registers.
  953. */
  954. if (kgdb_connected && arch_kgdb_ops.correct_hw_break)
  955. arch_kgdb_ops.correct_hw_break();
  956. else
  957. #endif
  958. clear_all_debug_regs();
  959. fpu_init();
  960. raw_local_save_flags(kernel_eflags);
  961. if (is_uv_system())
  962. uv_cpu_init();
  963. }
  964. #else
  965. void __cpuinit cpu_init(void)
  966. {
  967. int cpu = smp_processor_id();
  968. struct task_struct *curr = current;
  969. struct tss_struct *t = &per_cpu(init_tss, cpu);
  970. struct thread_struct *thread = &curr->thread;
  971. if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
  972. printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
  973. for (;;)
  974. local_irq_enable();
  975. }
  976. printk(KERN_INFO "Initializing CPU#%d\n", cpu);
  977. if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
  978. clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
  979. load_idt(&idt_descr);
  980. switch_to_new_gdt(cpu);
  981. /*
  982. * Set up and load the per-CPU TSS and LDT
  983. */
  984. atomic_inc(&init_mm.mm_count);
  985. curr->active_mm = &init_mm;
  986. BUG_ON(curr->mm);
  987. enter_lazy_tlb(&init_mm, curr);
  988. load_sp0(t, thread);
  989. set_tss_desc(cpu, t);
  990. load_TR_desc();
  991. load_LDT(&init_mm.context);
  992. #ifdef CONFIG_DOUBLEFAULT
  993. /* Set up doublefault TSS pointer in the GDT */
  994. __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
  995. #endif
  996. clear_all_debug_regs();
  997. /*
  998. * Force FPU initialization:
  999. */
  1000. if (cpu_has_xsave)
  1001. current_thread_info()->status = TS_XSAVE;
  1002. else
  1003. current_thread_info()->status = 0;
  1004. clear_used_math();
  1005. mxcsr_feature_mask_init();
  1006. /*
  1007. * Boot processor to setup the FP and extended state context info.
  1008. */
  1009. if (smp_processor_id() == boot_cpu_id)
  1010. init_thread_xstate();
  1011. xsave_init();
  1012. }
  1013. #endif