uv_mmrs.h 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV MMR definitions
  7. *
  8. * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #ifndef _ASM_X86_UV_UV_MMRS_H
  11. #define _ASM_X86_UV_UV_MMRS_H
  12. #define UV_MMR_ENABLE (1UL << 63)
  13. /* ========================================================================= */
  14. /* UVH_BAU_DATA_CONFIG */
  15. /* ========================================================================= */
  16. #define UVH_BAU_DATA_CONFIG 0x61680UL
  17. #define UVH_BAU_DATA_CONFIG_32 0x0438
  18. #define UVH_BAU_DATA_CONFIG_VECTOR_SHFT 0
  19. #define UVH_BAU_DATA_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  20. #define UVH_BAU_DATA_CONFIG_DM_SHFT 8
  21. #define UVH_BAU_DATA_CONFIG_DM_MASK 0x0000000000000700UL
  22. #define UVH_BAU_DATA_CONFIG_DESTMODE_SHFT 11
  23. #define UVH_BAU_DATA_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  24. #define UVH_BAU_DATA_CONFIG_STATUS_SHFT 12
  25. #define UVH_BAU_DATA_CONFIG_STATUS_MASK 0x0000000000001000UL
  26. #define UVH_BAU_DATA_CONFIG_P_SHFT 13
  27. #define UVH_BAU_DATA_CONFIG_P_MASK 0x0000000000002000UL
  28. #define UVH_BAU_DATA_CONFIG_T_SHFT 15
  29. #define UVH_BAU_DATA_CONFIG_T_MASK 0x0000000000008000UL
  30. #define UVH_BAU_DATA_CONFIG_M_SHFT 16
  31. #define UVH_BAU_DATA_CONFIG_M_MASK 0x0000000000010000UL
  32. #define UVH_BAU_DATA_CONFIG_APIC_ID_SHFT 32
  33. #define UVH_BAU_DATA_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  34. union uvh_bau_data_config_u {
  35. unsigned long v;
  36. struct uvh_bau_data_config_s {
  37. unsigned long vector_ : 8; /* RW */
  38. unsigned long dm : 3; /* RW */
  39. unsigned long destmode : 1; /* RW */
  40. unsigned long status : 1; /* RO */
  41. unsigned long p : 1; /* RO */
  42. unsigned long rsvd_14 : 1; /* */
  43. unsigned long t : 1; /* RO */
  44. unsigned long m : 1; /* RW */
  45. unsigned long rsvd_17_31: 15; /* */
  46. unsigned long apic_id : 32; /* RW */
  47. } s;
  48. };
  49. /* ========================================================================= */
  50. /* UVH_EVENT_OCCURRED0 */
  51. /* ========================================================================= */
  52. #define UVH_EVENT_OCCURRED0 0x70000UL
  53. #define UVH_EVENT_OCCURRED0_32 0x005e8
  54. #define UVH_EVENT_OCCURRED0_LB_HCERR_SHFT 0
  55. #define UVH_EVENT_OCCURRED0_LB_HCERR_MASK 0x0000000000000001UL
  56. #define UVH_EVENT_OCCURRED0_GR0_HCERR_SHFT 1
  57. #define UVH_EVENT_OCCURRED0_GR0_HCERR_MASK 0x0000000000000002UL
  58. #define UVH_EVENT_OCCURRED0_GR1_HCERR_SHFT 2
  59. #define UVH_EVENT_OCCURRED0_GR1_HCERR_MASK 0x0000000000000004UL
  60. #define UVH_EVENT_OCCURRED0_LH_HCERR_SHFT 3
  61. #define UVH_EVENT_OCCURRED0_LH_HCERR_MASK 0x0000000000000008UL
  62. #define UVH_EVENT_OCCURRED0_RH_HCERR_SHFT 4
  63. #define UVH_EVENT_OCCURRED0_RH_HCERR_MASK 0x0000000000000010UL
  64. #define UVH_EVENT_OCCURRED0_XN_HCERR_SHFT 5
  65. #define UVH_EVENT_OCCURRED0_XN_HCERR_MASK 0x0000000000000020UL
  66. #define UVH_EVENT_OCCURRED0_SI_HCERR_SHFT 6
  67. #define UVH_EVENT_OCCURRED0_SI_HCERR_MASK 0x0000000000000040UL
  68. #define UVH_EVENT_OCCURRED0_LB_AOERR0_SHFT 7
  69. #define UVH_EVENT_OCCURRED0_LB_AOERR0_MASK 0x0000000000000080UL
  70. #define UVH_EVENT_OCCURRED0_GR0_AOERR0_SHFT 8
  71. #define UVH_EVENT_OCCURRED0_GR0_AOERR0_MASK 0x0000000000000100UL
  72. #define UVH_EVENT_OCCURRED0_GR1_AOERR0_SHFT 9
  73. #define UVH_EVENT_OCCURRED0_GR1_AOERR0_MASK 0x0000000000000200UL
  74. #define UVH_EVENT_OCCURRED0_LH_AOERR0_SHFT 10
  75. #define UVH_EVENT_OCCURRED0_LH_AOERR0_MASK 0x0000000000000400UL
  76. #define UVH_EVENT_OCCURRED0_RH_AOERR0_SHFT 11
  77. #define UVH_EVENT_OCCURRED0_RH_AOERR0_MASK 0x0000000000000800UL
  78. #define UVH_EVENT_OCCURRED0_XN_AOERR0_SHFT 12
  79. #define UVH_EVENT_OCCURRED0_XN_AOERR0_MASK 0x0000000000001000UL
  80. #define UVH_EVENT_OCCURRED0_SI_AOERR0_SHFT 13
  81. #define UVH_EVENT_OCCURRED0_SI_AOERR0_MASK 0x0000000000002000UL
  82. #define UVH_EVENT_OCCURRED0_LB_AOERR1_SHFT 14
  83. #define UVH_EVENT_OCCURRED0_LB_AOERR1_MASK 0x0000000000004000UL
  84. #define UVH_EVENT_OCCURRED0_GR0_AOERR1_SHFT 15
  85. #define UVH_EVENT_OCCURRED0_GR0_AOERR1_MASK 0x0000000000008000UL
  86. #define UVH_EVENT_OCCURRED0_GR1_AOERR1_SHFT 16
  87. #define UVH_EVENT_OCCURRED0_GR1_AOERR1_MASK 0x0000000000010000UL
  88. #define UVH_EVENT_OCCURRED0_LH_AOERR1_SHFT 17
  89. #define UVH_EVENT_OCCURRED0_LH_AOERR1_MASK 0x0000000000020000UL
  90. #define UVH_EVENT_OCCURRED0_RH_AOERR1_SHFT 18
  91. #define UVH_EVENT_OCCURRED0_RH_AOERR1_MASK 0x0000000000040000UL
  92. #define UVH_EVENT_OCCURRED0_XN_AOERR1_SHFT 19
  93. #define UVH_EVENT_OCCURRED0_XN_AOERR1_MASK 0x0000000000080000UL
  94. #define UVH_EVENT_OCCURRED0_SI_AOERR1_SHFT 20
  95. #define UVH_EVENT_OCCURRED0_SI_AOERR1_MASK 0x0000000000100000UL
  96. #define UVH_EVENT_OCCURRED0_RH_VPI_INT_SHFT 21
  97. #define UVH_EVENT_OCCURRED0_RH_VPI_INT_MASK 0x0000000000200000UL
  98. #define UVH_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_SHFT 22
  99. #define UVH_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_MASK 0x0000000000400000UL
  100. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_0_SHFT 23
  101. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_0_MASK 0x0000000000800000UL
  102. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_1_SHFT 24
  103. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_1_MASK 0x0000000001000000UL
  104. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_2_SHFT 25
  105. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_2_MASK 0x0000000002000000UL
  106. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_3_SHFT 26
  107. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_3_MASK 0x0000000004000000UL
  108. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_4_SHFT 27
  109. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_4_MASK 0x0000000008000000UL
  110. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_5_SHFT 28
  111. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_5_MASK 0x0000000010000000UL
  112. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_6_SHFT 29
  113. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_6_MASK 0x0000000020000000UL
  114. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_7_SHFT 30
  115. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_7_MASK 0x0000000040000000UL
  116. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_8_SHFT 31
  117. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_8_MASK 0x0000000080000000UL
  118. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_9_SHFT 32
  119. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_9_MASK 0x0000000100000000UL
  120. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_10_SHFT 33
  121. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_10_MASK 0x0000000200000000UL
  122. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_11_SHFT 34
  123. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_11_MASK 0x0000000400000000UL
  124. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_12_SHFT 35
  125. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_12_MASK 0x0000000800000000UL
  126. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_13_SHFT 36
  127. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_13_MASK 0x0000001000000000UL
  128. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_14_SHFT 37
  129. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_14_MASK 0x0000002000000000UL
  130. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_15_SHFT 38
  131. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_15_MASK 0x0000004000000000UL
  132. #define UVH_EVENT_OCCURRED0_L1_NMI_INT_SHFT 39
  133. #define UVH_EVENT_OCCURRED0_L1_NMI_INT_MASK 0x0000008000000000UL
  134. #define UVH_EVENT_OCCURRED0_STOP_CLOCK_SHFT 40
  135. #define UVH_EVENT_OCCURRED0_STOP_CLOCK_MASK 0x0000010000000000UL
  136. #define UVH_EVENT_OCCURRED0_ASIC_TO_L1_SHFT 41
  137. #define UVH_EVENT_OCCURRED0_ASIC_TO_L1_MASK 0x0000020000000000UL
  138. #define UVH_EVENT_OCCURRED0_L1_TO_ASIC_SHFT 42
  139. #define UVH_EVENT_OCCURRED0_L1_TO_ASIC_MASK 0x0000040000000000UL
  140. #define UVH_EVENT_OCCURRED0_LTC_INT_SHFT 43
  141. #define UVH_EVENT_OCCURRED0_LTC_INT_MASK 0x0000080000000000UL
  142. #define UVH_EVENT_OCCURRED0_LA_SEQ_TRIGGER_SHFT 44
  143. #define UVH_EVENT_OCCURRED0_LA_SEQ_TRIGGER_MASK 0x0000100000000000UL
  144. #define UVH_EVENT_OCCURRED0_IPI_INT_SHFT 45
  145. #define UVH_EVENT_OCCURRED0_IPI_INT_MASK 0x0000200000000000UL
  146. #define UVH_EVENT_OCCURRED0_EXTIO_INT0_SHFT 46
  147. #define UVH_EVENT_OCCURRED0_EXTIO_INT0_MASK 0x0000400000000000UL
  148. #define UVH_EVENT_OCCURRED0_EXTIO_INT1_SHFT 47
  149. #define UVH_EVENT_OCCURRED0_EXTIO_INT1_MASK 0x0000800000000000UL
  150. #define UVH_EVENT_OCCURRED0_EXTIO_INT2_SHFT 48
  151. #define UVH_EVENT_OCCURRED0_EXTIO_INT2_MASK 0x0001000000000000UL
  152. #define UVH_EVENT_OCCURRED0_EXTIO_INT3_SHFT 49
  153. #define UVH_EVENT_OCCURRED0_EXTIO_INT3_MASK 0x0002000000000000UL
  154. #define UVH_EVENT_OCCURRED0_PROFILE_INT_SHFT 50
  155. #define UVH_EVENT_OCCURRED0_PROFILE_INT_MASK 0x0004000000000000UL
  156. #define UVH_EVENT_OCCURRED0_RTC0_SHFT 51
  157. #define UVH_EVENT_OCCURRED0_RTC0_MASK 0x0008000000000000UL
  158. #define UVH_EVENT_OCCURRED0_RTC1_SHFT 52
  159. #define UVH_EVENT_OCCURRED0_RTC1_MASK 0x0010000000000000UL
  160. #define UVH_EVENT_OCCURRED0_RTC2_SHFT 53
  161. #define UVH_EVENT_OCCURRED0_RTC2_MASK 0x0020000000000000UL
  162. #define UVH_EVENT_OCCURRED0_RTC3_SHFT 54
  163. #define UVH_EVENT_OCCURRED0_RTC3_MASK 0x0040000000000000UL
  164. #define UVH_EVENT_OCCURRED0_BAU_DATA_SHFT 55
  165. #define UVH_EVENT_OCCURRED0_BAU_DATA_MASK 0x0080000000000000UL
  166. #define UVH_EVENT_OCCURRED0_POWER_MANAGEMENT_REQ_SHFT 56
  167. #define UVH_EVENT_OCCURRED0_POWER_MANAGEMENT_REQ_MASK 0x0100000000000000UL
  168. union uvh_event_occurred0_u {
  169. unsigned long v;
  170. struct uvh_event_occurred0_s {
  171. unsigned long lb_hcerr : 1; /* RW, W1C */
  172. unsigned long gr0_hcerr : 1; /* RW, W1C */
  173. unsigned long gr1_hcerr : 1; /* RW, W1C */
  174. unsigned long lh_hcerr : 1; /* RW, W1C */
  175. unsigned long rh_hcerr : 1; /* RW, W1C */
  176. unsigned long xn_hcerr : 1; /* RW, W1C */
  177. unsigned long si_hcerr : 1; /* RW, W1C */
  178. unsigned long lb_aoerr0 : 1; /* RW, W1C */
  179. unsigned long gr0_aoerr0 : 1; /* RW, W1C */
  180. unsigned long gr1_aoerr0 : 1; /* RW, W1C */
  181. unsigned long lh_aoerr0 : 1; /* RW, W1C */
  182. unsigned long rh_aoerr0 : 1; /* RW, W1C */
  183. unsigned long xn_aoerr0 : 1; /* RW, W1C */
  184. unsigned long si_aoerr0 : 1; /* RW, W1C */
  185. unsigned long lb_aoerr1 : 1; /* RW, W1C */
  186. unsigned long gr0_aoerr1 : 1; /* RW, W1C */
  187. unsigned long gr1_aoerr1 : 1; /* RW, W1C */
  188. unsigned long lh_aoerr1 : 1; /* RW, W1C */
  189. unsigned long rh_aoerr1 : 1; /* RW, W1C */
  190. unsigned long xn_aoerr1 : 1; /* RW, W1C */
  191. unsigned long si_aoerr1 : 1; /* RW, W1C */
  192. unsigned long rh_vpi_int : 1; /* RW, W1C */
  193. unsigned long system_shutdown_int : 1; /* RW, W1C */
  194. unsigned long lb_irq_int_0 : 1; /* RW, W1C */
  195. unsigned long lb_irq_int_1 : 1; /* RW, W1C */
  196. unsigned long lb_irq_int_2 : 1; /* RW, W1C */
  197. unsigned long lb_irq_int_3 : 1; /* RW, W1C */
  198. unsigned long lb_irq_int_4 : 1; /* RW, W1C */
  199. unsigned long lb_irq_int_5 : 1; /* RW, W1C */
  200. unsigned long lb_irq_int_6 : 1; /* RW, W1C */
  201. unsigned long lb_irq_int_7 : 1; /* RW, W1C */
  202. unsigned long lb_irq_int_8 : 1; /* RW, W1C */
  203. unsigned long lb_irq_int_9 : 1; /* RW, W1C */
  204. unsigned long lb_irq_int_10 : 1; /* RW, W1C */
  205. unsigned long lb_irq_int_11 : 1; /* RW, W1C */
  206. unsigned long lb_irq_int_12 : 1; /* RW, W1C */
  207. unsigned long lb_irq_int_13 : 1; /* RW, W1C */
  208. unsigned long lb_irq_int_14 : 1; /* RW, W1C */
  209. unsigned long lb_irq_int_15 : 1; /* RW, W1C */
  210. unsigned long l1_nmi_int : 1; /* RW, W1C */
  211. unsigned long stop_clock : 1; /* RW, W1C */
  212. unsigned long asic_to_l1 : 1; /* RW, W1C */
  213. unsigned long l1_to_asic : 1; /* RW, W1C */
  214. unsigned long ltc_int : 1; /* RW, W1C */
  215. unsigned long la_seq_trigger : 1; /* RW, W1C */
  216. unsigned long ipi_int : 1; /* RW, W1C */
  217. unsigned long extio_int0 : 1; /* RW, W1C */
  218. unsigned long extio_int1 : 1; /* RW, W1C */
  219. unsigned long extio_int2 : 1; /* RW, W1C */
  220. unsigned long extio_int3 : 1; /* RW, W1C */
  221. unsigned long profile_int : 1; /* RW, W1C */
  222. unsigned long rtc0 : 1; /* RW, W1C */
  223. unsigned long rtc1 : 1; /* RW, W1C */
  224. unsigned long rtc2 : 1; /* RW, W1C */
  225. unsigned long rtc3 : 1; /* RW, W1C */
  226. unsigned long bau_data : 1; /* RW, W1C */
  227. unsigned long power_management_req : 1; /* RW, W1C */
  228. unsigned long rsvd_57_63 : 7; /* */
  229. } s;
  230. };
  231. /* ========================================================================= */
  232. /* UVH_EVENT_OCCURRED0_ALIAS */
  233. /* ========================================================================= */
  234. #define UVH_EVENT_OCCURRED0_ALIAS 0x0000000000070008UL
  235. #define UVH_EVENT_OCCURRED0_ALIAS_32 0x005f0
  236. /* ========================================================================= */
  237. /* UVH_GR0_TLB_INT0_CONFIG */
  238. /* ========================================================================= */
  239. #define UVH_GR0_TLB_INT0_CONFIG 0x61b00UL
  240. #define UVH_GR0_TLB_INT0_CONFIG_VECTOR_SHFT 0
  241. #define UVH_GR0_TLB_INT0_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  242. #define UVH_GR0_TLB_INT0_CONFIG_DM_SHFT 8
  243. #define UVH_GR0_TLB_INT0_CONFIG_DM_MASK 0x0000000000000700UL
  244. #define UVH_GR0_TLB_INT0_CONFIG_DESTMODE_SHFT 11
  245. #define UVH_GR0_TLB_INT0_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  246. #define UVH_GR0_TLB_INT0_CONFIG_STATUS_SHFT 12
  247. #define UVH_GR0_TLB_INT0_CONFIG_STATUS_MASK 0x0000000000001000UL
  248. #define UVH_GR0_TLB_INT0_CONFIG_P_SHFT 13
  249. #define UVH_GR0_TLB_INT0_CONFIG_P_MASK 0x0000000000002000UL
  250. #define UVH_GR0_TLB_INT0_CONFIG_T_SHFT 15
  251. #define UVH_GR0_TLB_INT0_CONFIG_T_MASK 0x0000000000008000UL
  252. #define UVH_GR0_TLB_INT0_CONFIG_M_SHFT 16
  253. #define UVH_GR0_TLB_INT0_CONFIG_M_MASK 0x0000000000010000UL
  254. #define UVH_GR0_TLB_INT0_CONFIG_APIC_ID_SHFT 32
  255. #define UVH_GR0_TLB_INT0_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  256. union uvh_gr0_tlb_int0_config_u {
  257. unsigned long v;
  258. struct uvh_gr0_tlb_int0_config_s {
  259. unsigned long vector_ : 8; /* RW */
  260. unsigned long dm : 3; /* RW */
  261. unsigned long destmode : 1; /* RW */
  262. unsigned long status : 1; /* RO */
  263. unsigned long p : 1; /* RO */
  264. unsigned long rsvd_14 : 1; /* */
  265. unsigned long t : 1; /* RO */
  266. unsigned long m : 1; /* RW */
  267. unsigned long rsvd_17_31: 15; /* */
  268. unsigned long apic_id : 32; /* RW */
  269. } s;
  270. };
  271. /* ========================================================================= */
  272. /* UVH_GR0_TLB_INT1_CONFIG */
  273. /* ========================================================================= */
  274. #define UVH_GR0_TLB_INT1_CONFIG 0x61b40UL
  275. #define UVH_GR0_TLB_INT1_CONFIG_VECTOR_SHFT 0
  276. #define UVH_GR0_TLB_INT1_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  277. #define UVH_GR0_TLB_INT1_CONFIG_DM_SHFT 8
  278. #define UVH_GR0_TLB_INT1_CONFIG_DM_MASK 0x0000000000000700UL
  279. #define UVH_GR0_TLB_INT1_CONFIG_DESTMODE_SHFT 11
  280. #define UVH_GR0_TLB_INT1_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  281. #define UVH_GR0_TLB_INT1_CONFIG_STATUS_SHFT 12
  282. #define UVH_GR0_TLB_INT1_CONFIG_STATUS_MASK 0x0000000000001000UL
  283. #define UVH_GR0_TLB_INT1_CONFIG_P_SHFT 13
  284. #define UVH_GR0_TLB_INT1_CONFIG_P_MASK 0x0000000000002000UL
  285. #define UVH_GR0_TLB_INT1_CONFIG_T_SHFT 15
  286. #define UVH_GR0_TLB_INT1_CONFIG_T_MASK 0x0000000000008000UL
  287. #define UVH_GR0_TLB_INT1_CONFIG_M_SHFT 16
  288. #define UVH_GR0_TLB_INT1_CONFIG_M_MASK 0x0000000000010000UL
  289. #define UVH_GR0_TLB_INT1_CONFIG_APIC_ID_SHFT 32
  290. #define UVH_GR0_TLB_INT1_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  291. union uvh_gr0_tlb_int1_config_u {
  292. unsigned long v;
  293. struct uvh_gr0_tlb_int1_config_s {
  294. unsigned long vector_ : 8; /* RW */
  295. unsigned long dm : 3; /* RW */
  296. unsigned long destmode : 1; /* RW */
  297. unsigned long status : 1; /* RO */
  298. unsigned long p : 1; /* RO */
  299. unsigned long rsvd_14 : 1; /* */
  300. unsigned long t : 1; /* RO */
  301. unsigned long m : 1; /* RW */
  302. unsigned long rsvd_17_31: 15; /* */
  303. unsigned long apic_id : 32; /* RW */
  304. } s;
  305. };
  306. /* ========================================================================= */
  307. /* UVH_GR1_TLB_INT0_CONFIG */
  308. /* ========================================================================= */
  309. #define UVH_GR1_TLB_INT0_CONFIG 0x61f00UL
  310. #define UVH_GR1_TLB_INT0_CONFIG_VECTOR_SHFT 0
  311. #define UVH_GR1_TLB_INT0_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  312. #define UVH_GR1_TLB_INT0_CONFIG_DM_SHFT 8
  313. #define UVH_GR1_TLB_INT0_CONFIG_DM_MASK 0x0000000000000700UL
  314. #define UVH_GR1_TLB_INT0_CONFIG_DESTMODE_SHFT 11
  315. #define UVH_GR1_TLB_INT0_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  316. #define UVH_GR1_TLB_INT0_CONFIG_STATUS_SHFT 12
  317. #define UVH_GR1_TLB_INT0_CONFIG_STATUS_MASK 0x0000000000001000UL
  318. #define UVH_GR1_TLB_INT0_CONFIG_P_SHFT 13
  319. #define UVH_GR1_TLB_INT0_CONFIG_P_MASK 0x0000000000002000UL
  320. #define UVH_GR1_TLB_INT0_CONFIG_T_SHFT 15
  321. #define UVH_GR1_TLB_INT0_CONFIG_T_MASK 0x0000000000008000UL
  322. #define UVH_GR1_TLB_INT0_CONFIG_M_SHFT 16
  323. #define UVH_GR1_TLB_INT0_CONFIG_M_MASK 0x0000000000010000UL
  324. #define UVH_GR1_TLB_INT0_CONFIG_APIC_ID_SHFT 32
  325. #define UVH_GR1_TLB_INT0_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  326. union uvh_gr1_tlb_int0_config_u {
  327. unsigned long v;
  328. struct uvh_gr1_tlb_int0_config_s {
  329. unsigned long vector_ : 8; /* RW */
  330. unsigned long dm : 3; /* RW */
  331. unsigned long destmode : 1; /* RW */
  332. unsigned long status : 1; /* RO */
  333. unsigned long p : 1; /* RO */
  334. unsigned long rsvd_14 : 1; /* */
  335. unsigned long t : 1; /* RO */
  336. unsigned long m : 1; /* RW */
  337. unsigned long rsvd_17_31: 15; /* */
  338. unsigned long apic_id : 32; /* RW */
  339. } s;
  340. };
  341. /* ========================================================================= */
  342. /* UVH_GR1_TLB_INT1_CONFIG */
  343. /* ========================================================================= */
  344. #define UVH_GR1_TLB_INT1_CONFIG 0x61f40UL
  345. #define UVH_GR1_TLB_INT1_CONFIG_VECTOR_SHFT 0
  346. #define UVH_GR1_TLB_INT1_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  347. #define UVH_GR1_TLB_INT1_CONFIG_DM_SHFT 8
  348. #define UVH_GR1_TLB_INT1_CONFIG_DM_MASK 0x0000000000000700UL
  349. #define UVH_GR1_TLB_INT1_CONFIG_DESTMODE_SHFT 11
  350. #define UVH_GR1_TLB_INT1_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  351. #define UVH_GR1_TLB_INT1_CONFIG_STATUS_SHFT 12
  352. #define UVH_GR1_TLB_INT1_CONFIG_STATUS_MASK 0x0000000000001000UL
  353. #define UVH_GR1_TLB_INT1_CONFIG_P_SHFT 13
  354. #define UVH_GR1_TLB_INT1_CONFIG_P_MASK 0x0000000000002000UL
  355. #define UVH_GR1_TLB_INT1_CONFIG_T_SHFT 15
  356. #define UVH_GR1_TLB_INT1_CONFIG_T_MASK 0x0000000000008000UL
  357. #define UVH_GR1_TLB_INT1_CONFIG_M_SHFT 16
  358. #define UVH_GR1_TLB_INT1_CONFIG_M_MASK 0x0000000000010000UL
  359. #define UVH_GR1_TLB_INT1_CONFIG_APIC_ID_SHFT 32
  360. #define UVH_GR1_TLB_INT1_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  361. union uvh_gr1_tlb_int1_config_u {
  362. unsigned long v;
  363. struct uvh_gr1_tlb_int1_config_s {
  364. unsigned long vector_ : 8; /* RW */
  365. unsigned long dm : 3; /* RW */
  366. unsigned long destmode : 1; /* RW */
  367. unsigned long status : 1; /* RO */
  368. unsigned long p : 1; /* RO */
  369. unsigned long rsvd_14 : 1; /* */
  370. unsigned long t : 1; /* RO */
  371. unsigned long m : 1; /* RW */
  372. unsigned long rsvd_17_31: 15; /* */
  373. unsigned long apic_id : 32; /* RW */
  374. } s;
  375. };
  376. /* ========================================================================= */
  377. /* UVH_INT_CMPB */
  378. /* ========================================================================= */
  379. #define UVH_INT_CMPB 0x22080UL
  380. #define UVH_INT_CMPB_REAL_TIME_CMPB_SHFT 0
  381. #define UVH_INT_CMPB_REAL_TIME_CMPB_MASK 0x00ffffffffffffffUL
  382. union uvh_int_cmpb_u {
  383. unsigned long v;
  384. struct uvh_int_cmpb_s {
  385. unsigned long real_time_cmpb : 56; /* RW */
  386. unsigned long rsvd_56_63 : 8; /* */
  387. } s;
  388. };
  389. /* ========================================================================= */
  390. /* UVH_INT_CMPC */
  391. /* ========================================================================= */
  392. #define UVH_INT_CMPC 0x22100UL
  393. #define UVH_INT_CMPC_REAL_TIME_CMPC_SHFT 0
  394. #define UVH_INT_CMPC_REAL_TIME_CMPC_MASK 0x00ffffffffffffffUL
  395. union uvh_int_cmpc_u {
  396. unsigned long v;
  397. struct uvh_int_cmpc_s {
  398. unsigned long real_time_cmpc : 56; /* RW */
  399. unsigned long rsvd_56_63 : 8; /* */
  400. } s;
  401. };
  402. /* ========================================================================= */
  403. /* UVH_INT_CMPD */
  404. /* ========================================================================= */
  405. #define UVH_INT_CMPD 0x22180UL
  406. #define UVH_INT_CMPD_REAL_TIME_CMPD_SHFT 0
  407. #define UVH_INT_CMPD_REAL_TIME_CMPD_MASK 0x00ffffffffffffffUL
  408. union uvh_int_cmpd_u {
  409. unsigned long v;
  410. struct uvh_int_cmpd_s {
  411. unsigned long real_time_cmpd : 56; /* RW */
  412. unsigned long rsvd_56_63 : 8; /* */
  413. } s;
  414. };
  415. /* ========================================================================= */
  416. /* UVH_IPI_INT */
  417. /* ========================================================================= */
  418. #define UVH_IPI_INT 0x60500UL
  419. #define UVH_IPI_INT_32 0x0348
  420. #define UVH_IPI_INT_VECTOR_SHFT 0
  421. #define UVH_IPI_INT_VECTOR_MASK 0x00000000000000ffUL
  422. #define UVH_IPI_INT_DELIVERY_MODE_SHFT 8
  423. #define UVH_IPI_INT_DELIVERY_MODE_MASK 0x0000000000000700UL
  424. #define UVH_IPI_INT_DESTMODE_SHFT 11
  425. #define UVH_IPI_INT_DESTMODE_MASK 0x0000000000000800UL
  426. #define UVH_IPI_INT_APIC_ID_SHFT 16
  427. #define UVH_IPI_INT_APIC_ID_MASK 0x0000ffffffff0000UL
  428. #define UVH_IPI_INT_SEND_SHFT 63
  429. #define UVH_IPI_INT_SEND_MASK 0x8000000000000000UL
  430. union uvh_ipi_int_u {
  431. unsigned long v;
  432. struct uvh_ipi_int_s {
  433. unsigned long vector_ : 8; /* RW */
  434. unsigned long delivery_mode : 3; /* RW */
  435. unsigned long destmode : 1; /* RW */
  436. unsigned long rsvd_12_15 : 4; /* */
  437. unsigned long apic_id : 32; /* RW */
  438. unsigned long rsvd_48_62 : 15; /* */
  439. unsigned long send : 1; /* WP */
  440. } s;
  441. };
  442. /* ========================================================================= */
  443. /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST */
  444. /* ========================================================================= */
  445. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST 0x320050UL
  446. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_32 0x009c0
  447. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_ADDRESS_SHFT 4
  448. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_ADDRESS_MASK 0x000007fffffffff0UL
  449. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_NODE_ID_SHFT 49
  450. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_NODE_ID_MASK 0x7ffe000000000000UL
  451. union uvh_lb_bau_intd_payload_queue_first_u {
  452. unsigned long v;
  453. struct uvh_lb_bau_intd_payload_queue_first_s {
  454. unsigned long rsvd_0_3: 4; /* */
  455. unsigned long address : 39; /* RW */
  456. unsigned long rsvd_43_48: 6; /* */
  457. unsigned long node_id : 14; /* RW */
  458. unsigned long rsvd_63 : 1; /* */
  459. } s;
  460. };
  461. /* ========================================================================= */
  462. /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST */
  463. /* ========================================================================= */
  464. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST 0x320060UL
  465. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_32 0x009c8
  466. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_ADDRESS_SHFT 4
  467. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_ADDRESS_MASK 0x000007fffffffff0UL
  468. union uvh_lb_bau_intd_payload_queue_last_u {
  469. unsigned long v;
  470. struct uvh_lb_bau_intd_payload_queue_last_s {
  471. unsigned long rsvd_0_3: 4; /* */
  472. unsigned long address : 39; /* RW */
  473. unsigned long rsvd_43_63: 21; /* */
  474. } s;
  475. };
  476. /* ========================================================================= */
  477. /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL */
  478. /* ========================================================================= */
  479. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL 0x320070UL
  480. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_32 0x009d0
  481. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_ADDRESS_SHFT 4
  482. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_ADDRESS_MASK 0x000007fffffffff0UL
  483. union uvh_lb_bau_intd_payload_queue_tail_u {
  484. unsigned long v;
  485. struct uvh_lb_bau_intd_payload_queue_tail_s {
  486. unsigned long rsvd_0_3: 4; /* */
  487. unsigned long address : 39; /* RW */
  488. unsigned long rsvd_43_63: 21; /* */
  489. } s;
  490. };
  491. /* ========================================================================= */
  492. /* UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE */
  493. /* ========================================================================= */
  494. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE 0x320080UL
  495. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_32 0x0a68
  496. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_0_SHFT 0
  497. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_0_MASK 0x0000000000000001UL
  498. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_1_SHFT 1
  499. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_1_MASK 0x0000000000000002UL
  500. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_2_SHFT 2
  501. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_2_MASK 0x0000000000000004UL
  502. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_3_SHFT 3
  503. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_3_MASK 0x0000000000000008UL
  504. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_4_SHFT 4
  505. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_4_MASK 0x0000000000000010UL
  506. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_5_SHFT 5
  507. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_5_MASK 0x0000000000000020UL
  508. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_6_SHFT 6
  509. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_6_MASK 0x0000000000000040UL
  510. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_7_SHFT 7
  511. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_7_MASK 0x0000000000000080UL
  512. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_0_SHFT 8
  513. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_0_MASK 0x0000000000000100UL
  514. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_1_SHFT 9
  515. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_1_MASK 0x0000000000000200UL
  516. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_2_SHFT 10
  517. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_2_MASK 0x0000000000000400UL
  518. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_3_SHFT 11
  519. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_3_MASK 0x0000000000000800UL
  520. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_4_SHFT 12
  521. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_4_MASK 0x0000000000001000UL
  522. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_5_SHFT 13
  523. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_5_MASK 0x0000000000002000UL
  524. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_6_SHFT 14
  525. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_6_MASK 0x0000000000004000UL
  526. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_7_SHFT 15
  527. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_7_MASK 0x0000000000008000UL
  528. union uvh_lb_bau_intd_software_acknowledge_u {
  529. unsigned long v;
  530. struct uvh_lb_bau_intd_software_acknowledge_s {
  531. unsigned long pending_0 : 1; /* RW, W1C */
  532. unsigned long pending_1 : 1; /* RW, W1C */
  533. unsigned long pending_2 : 1; /* RW, W1C */
  534. unsigned long pending_3 : 1; /* RW, W1C */
  535. unsigned long pending_4 : 1; /* RW, W1C */
  536. unsigned long pending_5 : 1; /* RW, W1C */
  537. unsigned long pending_6 : 1; /* RW, W1C */
  538. unsigned long pending_7 : 1; /* RW, W1C */
  539. unsigned long timeout_0 : 1; /* RW, W1C */
  540. unsigned long timeout_1 : 1; /* RW, W1C */
  541. unsigned long timeout_2 : 1; /* RW, W1C */
  542. unsigned long timeout_3 : 1; /* RW, W1C */
  543. unsigned long timeout_4 : 1; /* RW, W1C */
  544. unsigned long timeout_5 : 1; /* RW, W1C */
  545. unsigned long timeout_6 : 1; /* RW, W1C */
  546. unsigned long timeout_7 : 1; /* RW, W1C */
  547. unsigned long rsvd_16_63: 48; /* */
  548. } s;
  549. };
  550. /* ========================================================================= */
  551. /* UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS */
  552. /* ========================================================================= */
  553. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS 0x0000000000320088UL
  554. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS_32 0x0a70
  555. /* ========================================================================= */
  556. /* UVH_LB_BAU_SB_ACTIVATION_CONTROL */
  557. /* ========================================================================= */
  558. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL 0x320020UL
  559. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_32 0x009a8
  560. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INDEX_SHFT 0
  561. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INDEX_MASK 0x000000000000003fUL
  562. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_PUSH_SHFT 62
  563. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_PUSH_MASK 0x4000000000000000UL
  564. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INIT_SHFT 63
  565. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INIT_MASK 0x8000000000000000UL
  566. union uvh_lb_bau_sb_activation_control_u {
  567. unsigned long v;
  568. struct uvh_lb_bau_sb_activation_control_s {
  569. unsigned long index : 6; /* RW */
  570. unsigned long rsvd_6_61: 56; /* */
  571. unsigned long push : 1; /* WP */
  572. unsigned long init : 1; /* WP */
  573. } s;
  574. };
  575. /* ========================================================================= */
  576. /* UVH_LB_BAU_SB_ACTIVATION_STATUS_0 */
  577. /* ========================================================================= */
  578. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0 0x320030UL
  579. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_32 0x009b0
  580. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_STATUS_SHFT 0
  581. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_STATUS_MASK 0xffffffffffffffffUL
  582. union uvh_lb_bau_sb_activation_status_0_u {
  583. unsigned long v;
  584. struct uvh_lb_bau_sb_activation_status_0_s {
  585. unsigned long status : 64; /* RW */
  586. } s;
  587. };
  588. /* ========================================================================= */
  589. /* UVH_LB_BAU_SB_ACTIVATION_STATUS_1 */
  590. /* ========================================================================= */
  591. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1 0x320040UL
  592. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_32 0x009b8
  593. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_STATUS_SHFT 0
  594. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_STATUS_MASK 0xffffffffffffffffUL
  595. union uvh_lb_bau_sb_activation_status_1_u {
  596. unsigned long v;
  597. struct uvh_lb_bau_sb_activation_status_1_s {
  598. unsigned long status : 64; /* RW */
  599. } s;
  600. };
  601. /* ========================================================================= */
  602. /* UVH_LB_BAU_SB_DESCRIPTOR_BASE */
  603. /* ========================================================================= */
  604. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE 0x320010UL
  605. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_32 0x009a0
  606. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_PAGE_ADDRESS_SHFT 12
  607. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_PAGE_ADDRESS_MASK 0x000007fffffff000UL
  608. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_NODE_ID_SHFT 49
  609. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_NODE_ID_MASK 0x7ffe000000000000UL
  610. union uvh_lb_bau_sb_descriptor_base_u {
  611. unsigned long v;
  612. struct uvh_lb_bau_sb_descriptor_base_s {
  613. unsigned long rsvd_0_11 : 12; /* */
  614. unsigned long page_address : 31; /* RW */
  615. unsigned long rsvd_43_48 : 6; /* */
  616. unsigned long node_id : 14; /* RW */
  617. unsigned long rsvd_63 : 1; /* */
  618. } s;
  619. };
  620. /* ========================================================================= */
  621. /* UVH_LB_MCAST_AOERR0_RPT_ENABLE */
  622. /* ========================================================================= */
  623. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE 0x50b20UL
  624. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_OBESE_MSG_SHFT 0
  625. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_OBESE_MSG_MASK 0x0000000000000001UL
  626. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_DATA_SB_ERR_SHFT 1
  627. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_DATA_SB_ERR_MASK 0x0000000000000002UL
  628. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_NACK_BUFF_PARITY_SHFT 2
  629. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_NACK_BUFF_PARITY_MASK 0x0000000000000004UL
  630. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_TIMEOUT_SHFT 3
  631. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_TIMEOUT_MASK 0x0000000000000008UL
  632. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_INACTIVE_REPLY_SHFT 4
  633. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_INACTIVE_REPLY_MASK 0x0000000000000010UL
  634. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_UPGRADE_ERROR_SHFT 5
  635. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_UPGRADE_ERROR_MASK 0x0000000000000020UL
  636. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_REG_COUNT_UNDERFLOW_SHFT 6
  637. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_REG_COUNT_UNDERFLOW_MASK 0x0000000000000040UL
  638. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_REP_OBESE_MSG_SHFT 7
  639. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_REP_OBESE_MSG_MASK 0x0000000000000080UL
  640. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REQ_RUNT_MSG_SHFT 8
  641. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REQ_RUNT_MSG_MASK 0x0000000000000100UL
  642. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REQ_OBESE_MSG_SHFT 9
  643. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REQ_OBESE_MSG_MASK 0x0000000000000200UL
  644. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REQ_DATA_SB_ERR_SHFT 10
  645. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REQ_DATA_SB_ERR_MASK 0x0000000000000400UL
  646. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REP_RUNT_MSG_SHFT 11
  647. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REP_RUNT_MSG_MASK 0x0000000000000800UL
  648. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REP_OBESE_MSG_SHFT 12
  649. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REP_OBESE_MSG_MASK 0x0000000000001000UL
  650. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REP_DATA_SB_ERR_SHFT 13
  651. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REP_DATA_SB_ERR_MASK 0x0000000000002000UL
  652. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REP_COMMAND_ERR_SHFT 14
  653. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REP_COMMAND_ERR_MASK 0x0000000000004000UL
  654. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_PEND_TIMEOUT_SHFT 15
  655. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_PEND_TIMEOUT_MASK 0x0000000000008000UL
  656. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REQ_RUNT_MSG_SHFT 16
  657. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REQ_RUNT_MSG_MASK 0x0000000000010000UL
  658. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REQ_OBESE_MSG_SHFT 17
  659. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REQ_OBESE_MSG_MASK 0x0000000000020000UL
  660. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REQ_DATA_SB_ERR_SHFT 18
  661. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REQ_DATA_SB_ERR_MASK 0x0000000000040000UL
  662. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REP_RUNT_MSG_SHFT 19
  663. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REP_RUNT_MSG_MASK 0x0000000000080000UL
  664. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REP_OBESE_MSG_SHFT 20
  665. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REP_OBESE_MSG_MASK 0x0000000000100000UL
  666. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REP_DATA_SB_ERR_SHFT 21
  667. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REP_DATA_SB_ERR_MASK 0x0000000000200000UL
  668. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_AMO_TIMEOUT_SHFT 22
  669. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_AMO_TIMEOUT_MASK 0x0000000000400000UL
  670. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_PUT_TIMEOUT_SHFT 23
  671. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_PUT_TIMEOUT_MASK 0x0000000000800000UL
  672. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_SPURIOUS_EVENT_SHFT 24
  673. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_SPURIOUS_EVENT_MASK 0x0000000001000000UL
  674. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_IOH_DESTINATION_TABLE_PARITY_SHFT 25
  675. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_IOH_DESTINATION_TABLE_PARITY_MASK 0x0000000002000000UL
  676. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_GET_HAD_ERROR_REPLY_SHFT 26
  677. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_GET_HAD_ERROR_REPLY_MASK 0x0000000004000000UL
  678. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_GET_TIMEOUT_SHFT 27
  679. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_GET_TIMEOUT_MASK 0x0000000008000000UL
  680. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_LOCK_MANAGER_HAD_ERROR_REPLY_SHFT 28
  681. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_LOCK_MANAGER_HAD_ERROR_REPLY_MASK 0x0000000010000000UL
  682. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_PUT_HAD_ERROR_REPLY_SHFT 29
  683. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_PUT_HAD_ERROR_REPLY_MASK 0x0000000020000000UL
  684. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_PUT_TIMEOUT_SHFT 30
  685. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_PUT_TIMEOUT_MASK 0x0000000040000000UL
  686. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_SB_ACTIVATION_OVERRUN_SHFT 31
  687. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_SB_ACTIVATION_OVERRUN_MASK 0x0000000080000000UL
  688. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_COMPLETED_GB_ACTIVATION_HAD_ERROR_REPLY_SHFT 32
  689. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_COMPLETED_GB_ACTIVATION_HAD_ERROR_REPLY_MASK 0x0000000100000000UL
  690. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_COMPLETED_GB_ACTIVATION_TIMEOUT_SHFT 33
  691. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_COMPLETED_GB_ACTIVATION_TIMEOUT_MASK 0x0000000200000000UL
  692. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_DESCRIPTOR_BUFFER_0_PARITY_SHFT 34
  693. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_DESCRIPTOR_BUFFER_0_PARITY_MASK 0x0000000400000000UL
  694. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_DESCRIPTOR_BUFFER_1_PARITY_SHFT 35
  695. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_DESCRIPTOR_BUFFER_1_PARITY_MASK 0x0000000800000000UL
  696. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_SOCKET_DESTINATION_TABLE_PARITY_SHFT 36
  697. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_SOCKET_DESTINATION_TABLE_PARITY_MASK 0x0000001000000000UL
  698. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_BAU_REPLY_PAYLOAD_CORRUPTION_SHFT 37
  699. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_BAU_REPLY_PAYLOAD_CORRUPTION_MASK 0x0000002000000000UL
  700. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_IO_PORT_DESTINATION_TABLE_PARITY_SHFT 38
  701. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_IO_PORT_DESTINATION_TABLE_PARITY_MASK 0x0000004000000000UL
  702. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_INTD_SOFT_ACK_TIMEOUT_SHFT 39
  703. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_INTD_SOFT_ACK_TIMEOUT_MASK 0x0000008000000000UL
  704. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_INT_REP_OBESE_MSG_SHFT 40
  705. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_INT_REP_OBESE_MSG_MASK 0x0000010000000000UL
  706. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_INT_REP_COMMAND_ERR_SHFT 41
  707. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_INT_REP_COMMAND_ERR_MASK 0x0000020000000000UL
  708. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_INT_TIMEOUT_SHFT 42
  709. #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_INT_TIMEOUT_MASK 0x0000040000000000UL
  710. union uvh_lb_mcast_aoerr0_rpt_enable_u {
  711. unsigned long v;
  712. struct uvh_lb_mcast_aoerr0_rpt_enable_s {
  713. unsigned long mcast_obese_msg : 1; /* RW */
  714. unsigned long mcast_data_sb_err : 1; /* RW */
  715. unsigned long mcast_nack_buff_parity : 1; /* RW */
  716. unsigned long mcast_timeout : 1; /* RW */
  717. unsigned long mcast_inactive_reply : 1; /* RW */
  718. unsigned long mcast_upgrade_error : 1; /* RW */
  719. unsigned long mcast_reg_count_underflow : 1; /* RW */
  720. unsigned long mcast_rep_obese_msg : 1; /* RW */
  721. unsigned long ucache_req_runt_msg : 1; /* RW */
  722. unsigned long ucache_req_obese_msg : 1; /* RW */
  723. unsigned long ucache_req_data_sb_err : 1; /* RW */
  724. unsigned long ucache_rep_runt_msg : 1; /* RW */
  725. unsigned long ucache_rep_obese_msg : 1; /* RW */
  726. unsigned long ucache_rep_data_sb_err : 1; /* RW */
  727. unsigned long ucache_rep_command_err : 1; /* RW */
  728. unsigned long ucache_pend_timeout : 1; /* RW */
  729. unsigned long macc_req_runt_msg : 1; /* RW */
  730. unsigned long macc_req_obese_msg : 1; /* RW */
  731. unsigned long macc_req_data_sb_err : 1; /* RW */
  732. unsigned long macc_rep_runt_msg : 1; /* RW */
  733. unsigned long macc_rep_obese_msg : 1; /* RW */
  734. unsigned long macc_rep_data_sb_err : 1; /* RW */
  735. unsigned long macc_amo_timeout : 1; /* RW */
  736. unsigned long macc_put_timeout : 1; /* RW */
  737. unsigned long macc_spurious_event : 1; /* RW */
  738. unsigned long ioh_destination_table_parity : 1; /* RW */
  739. unsigned long get_had_error_reply : 1; /* RW */
  740. unsigned long get_timeout : 1; /* RW */
  741. unsigned long lock_manager_had_error_reply : 1; /* RW */
  742. unsigned long put_had_error_reply : 1; /* RW */
  743. unsigned long put_timeout : 1; /* RW */
  744. unsigned long sb_activation_overrun : 1; /* RW */
  745. unsigned long completed_gb_activation_had_error_reply : 1; /* RW */
  746. unsigned long completed_gb_activation_timeout : 1; /* RW */
  747. unsigned long descriptor_buffer_0_parity : 1; /* RW */
  748. unsigned long descriptor_buffer_1_parity : 1; /* RW */
  749. unsigned long socket_destination_table_parity : 1; /* RW */
  750. unsigned long bau_reply_payload_corruption : 1; /* RW */
  751. unsigned long io_port_destination_table_parity : 1; /* RW */
  752. unsigned long intd_soft_ack_timeout : 1; /* RW */
  753. unsigned long int_rep_obese_msg : 1; /* RW */
  754. unsigned long int_rep_command_err : 1; /* RW */
  755. unsigned long int_timeout : 1; /* RW */
  756. unsigned long rsvd_43_63 : 21; /* */
  757. } s;
  758. };
  759. /* ========================================================================= */
  760. /* UVH_LOCAL_INT0_CONFIG */
  761. /* ========================================================================= */
  762. #define UVH_LOCAL_INT0_CONFIG 0x61000UL
  763. #define UVH_LOCAL_INT0_CONFIG_VECTOR_SHFT 0
  764. #define UVH_LOCAL_INT0_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  765. #define UVH_LOCAL_INT0_CONFIG_DM_SHFT 8
  766. #define UVH_LOCAL_INT0_CONFIG_DM_MASK 0x0000000000000700UL
  767. #define UVH_LOCAL_INT0_CONFIG_DESTMODE_SHFT 11
  768. #define UVH_LOCAL_INT0_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  769. #define UVH_LOCAL_INT0_CONFIG_STATUS_SHFT 12
  770. #define UVH_LOCAL_INT0_CONFIG_STATUS_MASK 0x0000000000001000UL
  771. #define UVH_LOCAL_INT0_CONFIG_P_SHFT 13
  772. #define UVH_LOCAL_INT0_CONFIG_P_MASK 0x0000000000002000UL
  773. #define UVH_LOCAL_INT0_CONFIG_T_SHFT 15
  774. #define UVH_LOCAL_INT0_CONFIG_T_MASK 0x0000000000008000UL
  775. #define UVH_LOCAL_INT0_CONFIG_M_SHFT 16
  776. #define UVH_LOCAL_INT0_CONFIG_M_MASK 0x0000000000010000UL
  777. #define UVH_LOCAL_INT0_CONFIG_APIC_ID_SHFT 32
  778. #define UVH_LOCAL_INT0_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  779. union uvh_local_int0_config_u {
  780. unsigned long v;
  781. struct uvh_local_int0_config_s {
  782. unsigned long vector_ : 8; /* RW */
  783. unsigned long dm : 3; /* RW */
  784. unsigned long destmode : 1; /* RW */
  785. unsigned long status : 1; /* RO */
  786. unsigned long p : 1; /* RO */
  787. unsigned long rsvd_14 : 1; /* */
  788. unsigned long t : 1; /* RO */
  789. unsigned long m : 1; /* RW */
  790. unsigned long rsvd_17_31: 15; /* */
  791. unsigned long apic_id : 32; /* RW */
  792. } s;
  793. };
  794. /* ========================================================================= */
  795. /* UVH_LOCAL_INT0_ENABLE */
  796. /* ========================================================================= */
  797. #define UVH_LOCAL_INT0_ENABLE 0x65000UL
  798. #define UVH_LOCAL_INT0_ENABLE_LB_HCERR_SHFT 0
  799. #define UVH_LOCAL_INT0_ENABLE_LB_HCERR_MASK 0x0000000000000001UL
  800. #define UVH_LOCAL_INT0_ENABLE_GR0_HCERR_SHFT 1
  801. #define UVH_LOCAL_INT0_ENABLE_GR0_HCERR_MASK 0x0000000000000002UL
  802. #define UVH_LOCAL_INT0_ENABLE_GR1_HCERR_SHFT 2
  803. #define UVH_LOCAL_INT0_ENABLE_GR1_HCERR_MASK 0x0000000000000004UL
  804. #define UVH_LOCAL_INT0_ENABLE_LH_HCERR_SHFT 3
  805. #define UVH_LOCAL_INT0_ENABLE_LH_HCERR_MASK 0x0000000000000008UL
  806. #define UVH_LOCAL_INT0_ENABLE_RH_HCERR_SHFT 4
  807. #define UVH_LOCAL_INT0_ENABLE_RH_HCERR_MASK 0x0000000000000010UL
  808. #define UVH_LOCAL_INT0_ENABLE_XN_HCERR_SHFT 5
  809. #define UVH_LOCAL_INT0_ENABLE_XN_HCERR_MASK 0x0000000000000020UL
  810. #define UVH_LOCAL_INT0_ENABLE_SI_HCERR_SHFT 6
  811. #define UVH_LOCAL_INT0_ENABLE_SI_HCERR_MASK 0x0000000000000040UL
  812. #define UVH_LOCAL_INT0_ENABLE_LB_AOERR0_SHFT 7
  813. #define UVH_LOCAL_INT0_ENABLE_LB_AOERR0_MASK 0x0000000000000080UL
  814. #define UVH_LOCAL_INT0_ENABLE_GR0_AOERR0_SHFT 8
  815. #define UVH_LOCAL_INT0_ENABLE_GR0_AOERR0_MASK 0x0000000000000100UL
  816. #define UVH_LOCAL_INT0_ENABLE_GR1_AOERR0_SHFT 9
  817. #define UVH_LOCAL_INT0_ENABLE_GR1_AOERR0_MASK 0x0000000000000200UL
  818. #define UVH_LOCAL_INT0_ENABLE_LH_AOERR0_SHFT 10
  819. #define UVH_LOCAL_INT0_ENABLE_LH_AOERR0_MASK 0x0000000000000400UL
  820. #define UVH_LOCAL_INT0_ENABLE_RH_AOERR0_SHFT 11
  821. #define UVH_LOCAL_INT0_ENABLE_RH_AOERR0_MASK 0x0000000000000800UL
  822. #define UVH_LOCAL_INT0_ENABLE_XN_AOERR0_SHFT 12
  823. #define UVH_LOCAL_INT0_ENABLE_XN_AOERR0_MASK 0x0000000000001000UL
  824. #define UVH_LOCAL_INT0_ENABLE_SI_AOERR0_SHFT 13
  825. #define UVH_LOCAL_INT0_ENABLE_SI_AOERR0_MASK 0x0000000000002000UL
  826. #define UVH_LOCAL_INT0_ENABLE_LB_AOERR1_SHFT 14
  827. #define UVH_LOCAL_INT0_ENABLE_LB_AOERR1_MASK 0x0000000000004000UL
  828. #define UVH_LOCAL_INT0_ENABLE_GR0_AOERR1_SHFT 15
  829. #define UVH_LOCAL_INT0_ENABLE_GR0_AOERR1_MASK 0x0000000000008000UL
  830. #define UVH_LOCAL_INT0_ENABLE_GR1_AOERR1_SHFT 16
  831. #define UVH_LOCAL_INT0_ENABLE_GR1_AOERR1_MASK 0x0000000000010000UL
  832. #define UVH_LOCAL_INT0_ENABLE_LH_AOERR1_SHFT 17
  833. #define UVH_LOCAL_INT0_ENABLE_LH_AOERR1_MASK 0x0000000000020000UL
  834. #define UVH_LOCAL_INT0_ENABLE_RH_AOERR1_SHFT 18
  835. #define UVH_LOCAL_INT0_ENABLE_RH_AOERR1_MASK 0x0000000000040000UL
  836. #define UVH_LOCAL_INT0_ENABLE_XN_AOERR1_SHFT 19
  837. #define UVH_LOCAL_INT0_ENABLE_XN_AOERR1_MASK 0x0000000000080000UL
  838. #define UVH_LOCAL_INT0_ENABLE_SI_AOERR1_SHFT 20
  839. #define UVH_LOCAL_INT0_ENABLE_SI_AOERR1_MASK 0x0000000000100000UL
  840. #define UVH_LOCAL_INT0_ENABLE_RH_VPI_INT_SHFT 21
  841. #define UVH_LOCAL_INT0_ENABLE_RH_VPI_INT_MASK 0x0000000000200000UL
  842. #define UVH_LOCAL_INT0_ENABLE_SYSTEM_SHUTDOWN_INT_SHFT 22
  843. #define UVH_LOCAL_INT0_ENABLE_SYSTEM_SHUTDOWN_INT_MASK 0x0000000000400000UL
  844. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_0_SHFT 23
  845. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_0_MASK 0x0000000000800000UL
  846. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_1_SHFT 24
  847. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_1_MASK 0x0000000001000000UL
  848. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_2_SHFT 25
  849. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_2_MASK 0x0000000002000000UL
  850. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_3_SHFT 26
  851. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_3_MASK 0x0000000004000000UL
  852. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_4_SHFT 27
  853. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_4_MASK 0x0000000008000000UL
  854. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_5_SHFT 28
  855. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_5_MASK 0x0000000010000000UL
  856. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_6_SHFT 29
  857. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_6_MASK 0x0000000020000000UL
  858. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_7_SHFT 30
  859. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_7_MASK 0x0000000040000000UL
  860. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_8_SHFT 31
  861. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_8_MASK 0x0000000080000000UL
  862. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_9_SHFT 32
  863. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_9_MASK 0x0000000100000000UL
  864. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_10_SHFT 33
  865. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_10_MASK 0x0000000200000000UL
  866. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_11_SHFT 34
  867. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_11_MASK 0x0000000400000000UL
  868. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_12_SHFT 35
  869. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_12_MASK 0x0000000800000000UL
  870. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_13_SHFT 36
  871. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_13_MASK 0x0000001000000000UL
  872. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_14_SHFT 37
  873. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_14_MASK 0x0000002000000000UL
  874. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_15_SHFT 38
  875. #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_15_MASK 0x0000004000000000UL
  876. #define UVH_LOCAL_INT0_ENABLE_L1_NMI_INT_SHFT 39
  877. #define UVH_LOCAL_INT0_ENABLE_L1_NMI_INT_MASK 0x0000008000000000UL
  878. #define UVH_LOCAL_INT0_ENABLE_STOP_CLOCK_SHFT 40
  879. #define UVH_LOCAL_INT0_ENABLE_STOP_CLOCK_MASK 0x0000010000000000UL
  880. #define UVH_LOCAL_INT0_ENABLE_ASIC_TO_L1_SHFT 41
  881. #define UVH_LOCAL_INT0_ENABLE_ASIC_TO_L1_MASK 0x0000020000000000UL
  882. #define UVH_LOCAL_INT0_ENABLE_L1_TO_ASIC_SHFT 42
  883. #define UVH_LOCAL_INT0_ENABLE_L1_TO_ASIC_MASK 0x0000040000000000UL
  884. #define UVH_LOCAL_INT0_ENABLE_LTC_INT_SHFT 43
  885. #define UVH_LOCAL_INT0_ENABLE_LTC_INT_MASK 0x0000080000000000UL
  886. #define UVH_LOCAL_INT0_ENABLE_LA_SEQ_TRIGGER_SHFT 44
  887. #define UVH_LOCAL_INT0_ENABLE_LA_SEQ_TRIGGER_MASK 0x0000100000000000UL
  888. union uvh_local_int0_enable_u {
  889. unsigned long v;
  890. struct uvh_local_int0_enable_s {
  891. unsigned long lb_hcerr : 1; /* RW */
  892. unsigned long gr0_hcerr : 1; /* RW */
  893. unsigned long gr1_hcerr : 1; /* RW */
  894. unsigned long lh_hcerr : 1; /* RW */
  895. unsigned long rh_hcerr : 1; /* RW */
  896. unsigned long xn_hcerr : 1; /* RW */
  897. unsigned long si_hcerr : 1; /* RW */
  898. unsigned long lb_aoerr0 : 1; /* RW */
  899. unsigned long gr0_aoerr0 : 1; /* RW */
  900. unsigned long gr1_aoerr0 : 1; /* RW */
  901. unsigned long lh_aoerr0 : 1; /* RW */
  902. unsigned long rh_aoerr0 : 1; /* RW */
  903. unsigned long xn_aoerr0 : 1; /* RW */
  904. unsigned long si_aoerr0 : 1; /* RW */
  905. unsigned long lb_aoerr1 : 1; /* RW */
  906. unsigned long gr0_aoerr1 : 1; /* RW */
  907. unsigned long gr1_aoerr1 : 1; /* RW */
  908. unsigned long lh_aoerr1 : 1; /* RW */
  909. unsigned long rh_aoerr1 : 1; /* RW */
  910. unsigned long xn_aoerr1 : 1; /* RW */
  911. unsigned long si_aoerr1 : 1; /* RW */
  912. unsigned long rh_vpi_int : 1; /* RW */
  913. unsigned long system_shutdown_int : 1; /* RW */
  914. unsigned long lb_irq_int_0 : 1; /* RW */
  915. unsigned long lb_irq_int_1 : 1; /* RW */
  916. unsigned long lb_irq_int_2 : 1; /* RW */
  917. unsigned long lb_irq_int_3 : 1; /* RW */
  918. unsigned long lb_irq_int_4 : 1; /* RW */
  919. unsigned long lb_irq_int_5 : 1; /* RW */
  920. unsigned long lb_irq_int_6 : 1; /* RW */
  921. unsigned long lb_irq_int_7 : 1; /* RW */
  922. unsigned long lb_irq_int_8 : 1; /* RW */
  923. unsigned long lb_irq_int_9 : 1; /* RW */
  924. unsigned long lb_irq_int_10 : 1; /* RW */
  925. unsigned long lb_irq_int_11 : 1; /* RW */
  926. unsigned long lb_irq_int_12 : 1; /* RW */
  927. unsigned long lb_irq_int_13 : 1; /* RW */
  928. unsigned long lb_irq_int_14 : 1; /* RW */
  929. unsigned long lb_irq_int_15 : 1; /* RW */
  930. unsigned long l1_nmi_int : 1; /* RW */
  931. unsigned long stop_clock : 1; /* RW */
  932. unsigned long asic_to_l1 : 1; /* RW */
  933. unsigned long l1_to_asic : 1; /* RW */
  934. unsigned long ltc_int : 1; /* RW */
  935. unsigned long la_seq_trigger : 1; /* RW */
  936. unsigned long rsvd_45_63 : 19; /* */
  937. } s;
  938. };
  939. /* ========================================================================= */
  940. /* UVH_NODE_ID */
  941. /* ========================================================================= */
  942. #define UVH_NODE_ID 0x0UL
  943. #define UVH_NODE_ID_FORCE1_SHFT 0
  944. #define UVH_NODE_ID_FORCE1_MASK 0x0000000000000001UL
  945. #define UVH_NODE_ID_MANUFACTURER_SHFT 1
  946. #define UVH_NODE_ID_MANUFACTURER_MASK 0x0000000000000ffeUL
  947. #define UVH_NODE_ID_PART_NUMBER_SHFT 12
  948. #define UVH_NODE_ID_PART_NUMBER_MASK 0x000000000ffff000UL
  949. #define UVH_NODE_ID_REVISION_SHFT 28
  950. #define UVH_NODE_ID_REVISION_MASK 0x00000000f0000000UL
  951. #define UVH_NODE_ID_NODE_ID_SHFT 32
  952. #define UVH_NODE_ID_NODE_ID_MASK 0x00007fff00000000UL
  953. #define UVH_NODE_ID_NODES_PER_BIT_SHFT 48
  954. #define UVH_NODE_ID_NODES_PER_BIT_MASK 0x007f000000000000UL
  955. #define UVH_NODE_ID_NI_PORT_SHFT 56
  956. #define UVH_NODE_ID_NI_PORT_MASK 0x0f00000000000000UL
  957. union uvh_node_id_u {
  958. unsigned long v;
  959. struct uvh_node_id_s {
  960. unsigned long force1 : 1; /* RO */
  961. unsigned long manufacturer : 11; /* RO */
  962. unsigned long part_number : 16; /* RO */
  963. unsigned long revision : 4; /* RO */
  964. unsigned long node_id : 15; /* RW */
  965. unsigned long rsvd_47 : 1; /* */
  966. unsigned long nodes_per_bit : 7; /* RW */
  967. unsigned long rsvd_55 : 1; /* */
  968. unsigned long ni_port : 4; /* RO */
  969. unsigned long rsvd_60_63 : 4; /* */
  970. } s;
  971. };
  972. /* ========================================================================= */
  973. /* UVH_NODE_PRESENT_TABLE */
  974. /* ========================================================================= */
  975. #define UVH_NODE_PRESENT_TABLE 0x1400UL
  976. #define UVH_NODE_PRESENT_TABLE_DEPTH 16
  977. #define UVH_NODE_PRESENT_TABLE_NODES_SHFT 0
  978. #define UVH_NODE_PRESENT_TABLE_NODES_MASK 0xffffffffffffffffUL
  979. union uvh_node_present_table_u {
  980. unsigned long v;
  981. struct uvh_node_present_table_s {
  982. unsigned long nodes : 64; /* RW */
  983. } s;
  984. };
  985. /* ========================================================================= */
  986. /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR */
  987. /* ========================================================================= */
  988. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR 0x16000d0UL
  989. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT 24
  990. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_MASK 0x00003fffff000000UL
  991. union uvh_rh_gam_alias210_redirect_config_0_mmr_u {
  992. unsigned long v;
  993. struct uvh_rh_gam_alias210_redirect_config_0_mmr_s {
  994. unsigned long rsvd_0_23 : 24; /* */
  995. unsigned long dest_base : 22; /* RW */
  996. unsigned long rsvd_46_63: 18; /* */
  997. } s;
  998. };
  999. /* ========================================================================= */
  1000. /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR */
  1001. /* ========================================================================= */
  1002. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR 0x16000e0UL
  1003. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR_DEST_BASE_SHFT 24
  1004. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR_DEST_BASE_MASK 0x00003fffff000000UL
  1005. union uvh_rh_gam_alias210_redirect_config_1_mmr_u {
  1006. unsigned long v;
  1007. struct uvh_rh_gam_alias210_redirect_config_1_mmr_s {
  1008. unsigned long rsvd_0_23 : 24; /* */
  1009. unsigned long dest_base : 22; /* RW */
  1010. unsigned long rsvd_46_63: 18; /* */
  1011. } s;
  1012. };
  1013. /* ========================================================================= */
  1014. /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR */
  1015. /* ========================================================================= */
  1016. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR 0x16000f0UL
  1017. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR_DEST_BASE_SHFT 24
  1018. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR_DEST_BASE_MASK 0x00003fffff000000UL
  1019. union uvh_rh_gam_alias210_redirect_config_2_mmr_u {
  1020. unsigned long v;
  1021. struct uvh_rh_gam_alias210_redirect_config_2_mmr_s {
  1022. unsigned long rsvd_0_23 : 24; /* */
  1023. unsigned long dest_base : 22; /* RW */
  1024. unsigned long rsvd_46_63: 18; /* */
  1025. } s;
  1026. };
  1027. /* ========================================================================= */
  1028. /* UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR */
  1029. /* ========================================================================= */
  1030. #define UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR 0x1600020UL
  1031. #define UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR_BASE_SHFT 26
  1032. #define UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL
  1033. #define UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  1034. #define UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  1035. union uvh_rh_gam_cfg_overlay_config_mmr_u {
  1036. unsigned long v;
  1037. struct uvh_rh_gam_cfg_overlay_config_mmr_s {
  1038. unsigned long rsvd_0_25: 26; /* */
  1039. unsigned long base : 20; /* RW */
  1040. unsigned long rsvd_46_62: 17; /* */
  1041. unsigned long enable : 1; /* RW */
  1042. } s;
  1043. };
  1044. /* ========================================================================= */
  1045. /* UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR */
  1046. /* ========================================================================= */
  1047. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR 0x1600010UL
  1048. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT 28
  1049. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff0000000UL
  1050. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_GR4_SHFT 48
  1051. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_GR4_MASK 0x0001000000000000UL
  1052. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_SHFT 52
  1053. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_MASK 0x00f0000000000000UL
  1054. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  1055. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  1056. union uvh_rh_gam_gru_overlay_config_mmr_u {
  1057. unsigned long v;
  1058. struct uvh_rh_gam_gru_overlay_config_mmr_s {
  1059. unsigned long rsvd_0_27: 28; /* */
  1060. unsigned long base : 18; /* RW */
  1061. unsigned long rsvd_46_47: 2; /* */
  1062. unsigned long gr4 : 1; /* RW */
  1063. unsigned long rsvd_49_51: 3; /* */
  1064. unsigned long n_gru : 4; /* RW */
  1065. unsigned long rsvd_56_62: 7; /* */
  1066. unsigned long enable : 1; /* RW */
  1067. } s;
  1068. };
  1069. /* ========================================================================= */
  1070. /* UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR */
  1071. /* ========================================================================= */
  1072. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR 0x1600030UL
  1073. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT 30
  1074. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003fffc0000000UL
  1075. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_SHFT 46
  1076. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_MASK 0x000fc00000000000UL
  1077. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_SHFT 52
  1078. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_MASK 0x00f0000000000000UL
  1079. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  1080. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  1081. union uvh_rh_gam_mmioh_overlay_config_mmr_u {
  1082. unsigned long v;
  1083. struct uvh_rh_gam_mmioh_overlay_config_mmr_s {
  1084. unsigned long rsvd_0_29: 30; /* */
  1085. unsigned long base : 16; /* RW */
  1086. unsigned long m_io : 6; /* RW */
  1087. unsigned long n_io : 4; /* RW */
  1088. unsigned long rsvd_56_62: 7; /* */
  1089. unsigned long enable : 1; /* RW */
  1090. } s;
  1091. };
  1092. /* ========================================================================= */
  1093. /* UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR */
  1094. /* ========================================================================= */
  1095. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR 0x1600028UL
  1096. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT 26
  1097. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL
  1098. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_DUAL_HUB_SHFT 46
  1099. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_DUAL_HUB_MASK 0x0000400000000000UL
  1100. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  1101. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  1102. union uvh_rh_gam_mmr_overlay_config_mmr_u {
  1103. unsigned long v;
  1104. struct uvh_rh_gam_mmr_overlay_config_mmr_s {
  1105. unsigned long rsvd_0_25: 26; /* */
  1106. unsigned long base : 20; /* RW */
  1107. unsigned long dual_hub : 1; /* RW */
  1108. unsigned long rsvd_47_62: 16; /* */
  1109. unsigned long enable : 1; /* RW */
  1110. } s;
  1111. };
  1112. /* ========================================================================= */
  1113. /* UVH_RTC */
  1114. /* ========================================================================= */
  1115. #define UVH_RTC 0x340000UL
  1116. #define UVH_RTC_REAL_TIME_CLOCK_SHFT 0
  1117. #define UVH_RTC_REAL_TIME_CLOCK_MASK 0x00ffffffffffffffUL
  1118. union uvh_rtc_u {
  1119. unsigned long v;
  1120. struct uvh_rtc_s {
  1121. unsigned long real_time_clock : 56; /* RW */
  1122. unsigned long rsvd_56_63 : 8; /* */
  1123. } s;
  1124. };
  1125. /* ========================================================================= */
  1126. /* UVH_RTC1_INT_CONFIG */
  1127. /* ========================================================================= */
  1128. #define UVH_RTC1_INT_CONFIG 0x615c0UL
  1129. #define UVH_RTC1_INT_CONFIG_VECTOR_SHFT 0
  1130. #define UVH_RTC1_INT_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  1131. #define UVH_RTC1_INT_CONFIG_DM_SHFT 8
  1132. #define UVH_RTC1_INT_CONFIG_DM_MASK 0x0000000000000700UL
  1133. #define UVH_RTC1_INT_CONFIG_DESTMODE_SHFT 11
  1134. #define UVH_RTC1_INT_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  1135. #define UVH_RTC1_INT_CONFIG_STATUS_SHFT 12
  1136. #define UVH_RTC1_INT_CONFIG_STATUS_MASK 0x0000000000001000UL
  1137. #define UVH_RTC1_INT_CONFIG_P_SHFT 13
  1138. #define UVH_RTC1_INT_CONFIG_P_MASK 0x0000000000002000UL
  1139. #define UVH_RTC1_INT_CONFIG_T_SHFT 15
  1140. #define UVH_RTC1_INT_CONFIG_T_MASK 0x0000000000008000UL
  1141. #define UVH_RTC1_INT_CONFIG_M_SHFT 16
  1142. #define UVH_RTC1_INT_CONFIG_M_MASK 0x0000000000010000UL
  1143. #define UVH_RTC1_INT_CONFIG_APIC_ID_SHFT 32
  1144. #define UVH_RTC1_INT_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  1145. union uvh_rtc1_int_config_u {
  1146. unsigned long v;
  1147. struct uvh_rtc1_int_config_s {
  1148. unsigned long vector_ : 8; /* RW */
  1149. unsigned long dm : 3; /* RW */
  1150. unsigned long destmode : 1; /* RW */
  1151. unsigned long status : 1; /* RO */
  1152. unsigned long p : 1; /* RO */
  1153. unsigned long rsvd_14 : 1; /* */
  1154. unsigned long t : 1; /* RO */
  1155. unsigned long m : 1; /* RW */
  1156. unsigned long rsvd_17_31: 15; /* */
  1157. unsigned long apic_id : 32; /* RW */
  1158. } s;
  1159. };
  1160. /* ========================================================================= */
  1161. /* UVH_RTC2_INT_CONFIG */
  1162. /* ========================================================================= */
  1163. #define UVH_RTC2_INT_CONFIG 0x61600UL
  1164. #define UVH_RTC2_INT_CONFIG_VECTOR_SHFT 0
  1165. #define UVH_RTC2_INT_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  1166. #define UVH_RTC2_INT_CONFIG_DM_SHFT 8
  1167. #define UVH_RTC2_INT_CONFIG_DM_MASK 0x0000000000000700UL
  1168. #define UVH_RTC2_INT_CONFIG_DESTMODE_SHFT 11
  1169. #define UVH_RTC2_INT_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  1170. #define UVH_RTC2_INT_CONFIG_STATUS_SHFT 12
  1171. #define UVH_RTC2_INT_CONFIG_STATUS_MASK 0x0000000000001000UL
  1172. #define UVH_RTC2_INT_CONFIG_P_SHFT 13
  1173. #define UVH_RTC2_INT_CONFIG_P_MASK 0x0000000000002000UL
  1174. #define UVH_RTC2_INT_CONFIG_T_SHFT 15
  1175. #define UVH_RTC2_INT_CONFIG_T_MASK 0x0000000000008000UL
  1176. #define UVH_RTC2_INT_CONFIG_M_SHFT 16
  1177. #define UVH_RTC2_INT_CONFIG_M_MASK 0x0000000000010000UL
  1178. #define UVH_RTC2_INT_CONFIG_APIC_ID_SHFT 32
  1179. #define UVH_RTC2_INT_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  1180. union uvh_rtc2_int_config_u {
  1181. unsigned long v;
  1182. struct uvh_rtc2_int_config_s {
  1183. unsigned long vector_ : 8; /* RW */
  1184. unsigned long dm : 3; /* RW */
  1185. unsigned long destmode : 1; /* RW */
  1186. unsigned long status : 1; /* RO */
  1187. unsigned long p : 1; /* RO */
  1188. unsigned long rsvd_14 : 1; /* */
  1189. unsigned long t : 1; /* RO */
  1190. unsigned long m : 1; /* RW */
  1191. unsigned long rsvd_17_31: 15; /* */
  1192. unsigned long apic_id : 32; /* RW */
  1193. } s;
  1194. };
  1195. /* ========================================================================= */
  1196. /* UVH_RTC3_INT_CONFIG */
  1197. /* ========================================================================= */
  1198. #define UVH_RTC3_INT_CONFIG 0x61640UL
  1199. #define UVH_RTC3_INT_CONFIG_VECTOR_SHFT 0
  1200. #define UVH_RTC3_INT_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  1201. #define UVH_RTC3_INT_CONFIG_DM_SHFT 8
  1202. #define UVH_RTC3_INT_CONFIG_DM_MASK 0x0000000000000700UL
  1203. #define UVH_RTC3_INT_CONFIG_DESTMODE_SHFT 11
  1204. #define UVH_RTC3_INT_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  1205. #define UVH_RTC3_INT_CONFIG_STATUS_SHFT 12
  1206. #define UVH_RTC3_INT_CONFIG_STATUS_MASK 0x0000000000001000UL
  1207. #define UVH_RTC3_INT_CONFIG_P_SHFT 13
  1208. #define UVH_RTC3_INT_CONFIG_P_MASK 0x0000000000002000UL
  1209. #define UVH_RTC3_INT_CONFIG_T_SHFT 15
  1210. #define UVH_RTC3_INT_CONFIG_T_MASK 0x0000000000008000UL
  1211. #define UVH_RTC3_INT_CONFIG_M_SHFT 16
  1212. #define UVH_RTC3_INT_CONFIG_M_MASK 0x0000000000010000UL
  1213. #define UVH_RTC3_INT_CONFIG_APIC_ID_SHFT 32
  1214. #define UVH_RTC3_INT_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  1215. union uvh_rtc3_int_config_u {
  1216. unsigned long v;
  1217. struct uvh_rtc3_int_config_s {
  1218. unsigned long vector_ : 8; /* RW */
  1219. unsigned long dm : 3; /* RW */
  1220. unsigned long destmode : 1; /* RW */
  1221. unsigned long status : 1; /* RO */
  1222. unsigned long p : 1; /* RO */
  1223. unsigned long rsvd_14 : 1; /* */
  1224. unsigned long t : 1; /* RO */
  1225. unsigned long m : 1; /* RW */
  1226. unsigned long rsvd_17_31: 15; /* */
  1227. unsigned long apic_id : 32; /* RW */
  1228. } s;
  1229. };
  1230. /* ========================================================================= */
  1231. /* UVH_RTC_INC_RATIO */
  1232. /* ========================================================================= */
  1233. #define UVH_RTC_INC_RATIO 0x350000UL
  1234. #define UVH_RTC_INC_RATIO_FRACTION_SHFT 0
  1235. #define UVH_RTC_INC_RATIO_FRACTION_MASK 0x00000000000fffffUL
  1236. #define UVH_RTC_INC_RATIO_RATIO_SHFT 20
  1237. #define UVH_RTC_INC_RATIO_RATIO_MASK 0x0000000000700000UL
  1238. union uvh_rtc_inc_ratio_u {
  1239. unsigned long v;
  1240. struct uvh_rtc_inc_ratio_s {
  1241. unsigned long fraction : 20; /* RW */
  1242. unsigned long ratio : 3; /* RW */
  1243. unsigned long rsvd_23_63: 41; /* */
  1244. } s;
  1245. };
  1246. /* ========================================================================= */
  1247. /* UVH_SI_ADDR_MAP_CONFIG */
  1248. /* ========================================================================= */
  1249. #define UVH_SI_ADDR_MAP_CONFIG 0xc80000UL
  1250. #define UVH_SI_ADDR_MAP_CONFIG_M_SKT_SHFT 0
  1251. #define UVH_SI_ADDR_MAP_CONFIG_M_SKT_MASK 0x000000000000003fUL
  1252. #define UVH_SI_ADDR_MAP_CONFIG_N_SKT_SHFT 8
  1253. #define UVH_SI_ADDR_MAP_CONFIG_N_SKT_MASK 0x0000000000000f00UL
  1254. union uvh_si_addr_map_config_u {
  1255. unsigned long v;
  1256. struct uvh_si_addr_map_config_s {
  1257. unsigned long m_skt : 6; /* RW */
  1258. unsigned long rsvd_6_7: 2; /* */
  1259. unsigned long n_skt : 4; /* RW */
  1260. unsigned long rsvd_12_63: 52; /* */
  1261. } s;
  1262. };
  1263. /* ========================================================================= */
  1264. /* UVH_SI_ALIAS0_OVERLAY_CONFIG */
  1265. /* ========================================================================= */
  1266. #define UVH_SI_ALIAS0_OVERLAY_CONFIG 0xc80008UL
  1267. #define UVH_SI_ALIAS0_OVERLAY_CONFIG_BASE_SHFT 24
  1268. #define UVH_SI_ALIAS0_OVERLAY_CONFIG_BASE_MASK 0x00000000ff000000UL
  1269. #define UVH_SI_ALIAS0_OVERLAY_CONFIG_M_ALIAS_SHFT 48
  1270. #define UVH_SI_ALIAS0_OVERLAY_CONFIG_M_ALIAS_MASK 0x001f000000000000UL
  1271. #define UVH_SI_ALIAS0_OVERLAY_CONFIG_ENABLE_SHFT 63
  1272. #define UVH_SI_ALIAS0_OVERLAY_CONFIG_ENABLE_MASK 0x8000000000000000UL
  1273. union uvh_si_alias0_overlay_config_u {
  1274. unsigned long v;
  1275. struct uvh_si_alias0_overlay_config_s {
  1276. unsigned long rsvd_0_23: 24; /* */
  1277. unsigned long base : 8; /* RW */
  1278. unsigned long rsvd_32_47: 16; /* */
  1279. unsigned long m_alias : 5; /* RW */
  1280. unsigned long rsvd_53_62: 10; /* */
  1281. unsigned long enable : 1; /* RW */
  1282. } s;
  1283. };
  1284. /* ========================================================================= */
  1285. /* UVH_SI_ALIAS1_OVERLAY_CONFIG */
  1286. /* ========================================================================= */
  1287. #define UVH_SI_ALIAS1_OVERLAY_CONFIG 0xc80010UL
  1288. #define UVH_SI_ALIAS1_OVERLAY_CONFIG_BASE_SHFT 24
  1289. #define UVH_SI_ALIAS1_OVERLAY_CONFIG_BASE_MASK 0x00000000ff000000UL
  1290. #define UVH_SI_ALIAS1_OVERLAY_CONFIG_M_ALIAS_SHFT 48
  1291. #define UVH_SI_ALIAS1_OVERLAY_CONFIG_M_ALIAS_MASK 0x001f000000000000UL
  1292. #define UVH_SI_ALIAS1_OVERLAY_CONFIG_ENABLE_SHFT 63
  1293. #define UVH_SI_ALIAS1_OVERLAY_CONFIG_ENABLE_MASK 0x8000000000000000UL
  1294. union uvh_si_alias1_overlay_config_u {
  1295. unsigned long v;
  1296. struct uvh_si_alias1_overlay_config_s {
  1297. unsigned long rsvd_0_23: 24; /* */
  1298. unsigned long base : 8; /* RW */
  1299. unsigned long rsvd_32_47: 16; /* */
  1300. unsigned long m_alias : 5; /* RW */
  1301. unsigned long rsvd_53_62: 10; /* */
  1302. unsigned long enable : 1; /* RW */
  1303. } s;
  1304. };
  1305. /* ========================================================================= */
  1306. /* UVH_SI_ALIAS2_OVERLAY_CONFIG */
  1307. /* ========================================================================= */
  1308. #define UVH_SI_ALIAS2_OVERLAY_CONFIG 0xc80018UL
  1309. #define UVH_SI_ALIAS2_OVERLAY_CONFIG_BASE_SHFT 24
  1310. #define UVH_SI_ALIAS2_OVERLAY_CONFIG_BASE_MASK 0x00000000ff000000UL
  1311. #define UVH_SI_ALIAS2_OVERLAY_CONFIG_M_ALIAS_SHFT 48
  1312. #define UVH_SI_ALIAS2_OVERLAY_CONFIG_M_ALIAS_MASK 0x001f000000000000UL
  1313. #define UVH_SI_ALIAS2_OVERLAY_CONFIG_ENABLE_SHFT 63
  1314. #define UVH_SI_ALIAS2_OVERLAY_CONFIG_ENABLE_MASK 0x8000000000000000UL
  1315. union uvh_si_alias2_overlay_config_u {
  1316. unsigned long v;
  1317. struct uvh_si_alias2_overlay_config_s {
  1318. unsigned long rsvd_0_23: 24; /* */
  1319. unsigned long base : 8; /* RW */
  1320. unsigned long rsvd_32_47: 16; /* */
  1321. unsigned long m_alias : 5; /* RW */
  1322. unsigned long rsvd_53_62: 10; /* */
  1323. unsigned long enable : 1; /* RW */
  1324. } s;
  1325. };
  1326. #endif /* _ASM_X86_UV_UV_MMRS_H */