pci_x86.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165
  1. /*
  2. * Low-Level PCI Access for i386 machines.
  3. *
  4. * (c) 1999 Martin Mares <mj@ucw.cz>
  5. */
  6. #undef DEBUG
  7. #ifdef DEBUG
  8. #define DBG(x...) printk(x)
  9. #else
  10. #define DBG(x...)
  11. #endif
  12. #define PCI_PROBE_BIOS 0x0001
  13. #define PCI_PROBE_CONF1 0x0002
  14. #define PCI_PROBE_CONF2 0x0004
  15. #define PCI_PROBE_MMCONF 0x0008
  16. #define PCI_PROBE_MASK 0x000f
  17. #define PCI_PROBE_NOEARLY 0x0010
  18. #define PCI_NO_CHECKS 0x0400
  19. #define PCI_USE_PIRQ_MASK 0x0800
  20. #define PCI_ASSIGN_ROMS 0x1000
  21. #define PCI_BIOS_IRQ_SCAN 0x2000
  22. #define PCI_ASSIGN_ALL_BUSSES 0x4000
  23. #define PCI_CAN_SKIP_ISA_ALIGN 0x8000
  24. #define PCI_USE__CRS 0x10000
  25. #define PCI_CHECK_ENABLE_AMD_MMCONF 0x20000
  26. #define PCI_HAS_IO_ECS 0x40000
  27. #define PCI_NOASSIGN_ROMS 0x80000
  28. extern unsigned int pci_probe;
  29. extern unsigned long pirq_table_addr;
  30. enum pci_bf_sort_state {
  31. pci_bf_sort_default,
  32. pci_force_nobf,
  33. pci_force_bf,
  34. pci_dmi_bf,
  35. };
  36. /* pci-i386.c */
  37. extern unsigned int pcibios_max_latency;
  38. void pcibios_resource_survey(void);
  39. /* pci-pc.c */
  40. extern int pcibios_last_bus;
  41. extern struct pci_bus *pci_root_bus;
  42. extern struct pci_ops pci_root_ops;
  43. /* pci-irq.c */
  44. struct irq_info {
  45. u8 bus, devfn; /* Bus, device and function */
  46. struct {
  47. u8 link; /* IRQ line ID, chipset dependent,
  48. 0 = not routed */
  49. u16 bitmap; /* Available IRQs */
  50. } __attribute__((packed)) irq[4];
  51. u8 slot; /* Slot number, 0=onboard */
  52. u8 rfu;
  53. } __attribute__((packed));
  54. struct irq_routing_table {
  55. u32 signature; /* PIRQ_SIGNATURE should be here */
  56. u16 version; /* PIRQ_VERSION */
  57. u16 size; /* Table size in bytes */
  58. u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */
  59. u16 exclusive_irqs; /* IRQs devoted exclusively to
  60. PCI usage */
  61. u16 rtr_vendor, rtr_device; /* Vendor and device ID of
  62. interrupt router */
  63. u32 miniport_data; /* Crap */
  64. u8 rfu[11];
  65. u8 checksum; /* Modulo 256 checksum must give 0 */
  66. struct irq_info slots[0];
  67. } __attribute__((packed));
  68. extern unsigned int pcibios_irq_mask;
  69. extern int pcibios_scanned;
  70. extern spinlock_t pci_config_lock;
  71. extern int (*pcibios_enable_irq)(struct pci_dev *dev);
  72. extern void (*pcibios_disable_irq)(struct pci_dev *dev);
  73. struct pci_raw_ops {
  74. int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
  75. int reg, int len, u32 *val);
  76. int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
  77. int reg, int len, u32 val);
  78. };
  79. extern struct pci_raw_ops *raw_pci_ops;
  80. extern struct pci_raw_ops *raw_pci_ext_ops;
  81. extern struct pci_raw_ops pci_direct_conf1;
  82. extern bool port_cf9_safe;
  83. /* arch_initcall level */
  84. extern int pci_direct_probe(void);
  85. extern void pci_direct_init(int type);
  86. extern void pci_pcbios_init(void);
  87. extern int pci_olpc_init(void);
  88. extern void __init dmi_check_pciprobe(void);
  89. extern void __init dmi_check_skip_isa_align(void);
  90. /* some common used subsys_initcalls */
  91. extern int __init pci_acpi_init(void);
  92. extern int __init pcibios_irq_init(void);
  93. extern int __init pci_visws_init(void);
  94. extern int __init pci_numaq_init(void);
  95. extern int __init pcibios_init(void);
  96. /* pci-mmconfig.c */
  97. extern int __init pci_mmcfg_arch_init(void);
  98. extern void __init pci_mmcfg_arch_free(void);
  99. /*
  100. * AMD Fam10h CPUs are buggy, and cannot access MMIO config space
  101. * on their northbrige except through the * %eax register. As such, you MUST
  102. * NOT use normal IOMEM accesses, you need to only use the magic mmio-config
  103. * accessor functions.
  104. * In fact just use pci_config_*, nothing else please.
  105. */
  106. static inline unsigned char mmio_config_readb(void __iomem *pos)
  107. {
  108. u8 val;
  109. asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
  110. return val;
  111. }
  112. static inline unsigned short mmio_config_readw(void __iomem *pos)
  113. {
  114. u16 val;
  115. asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
  116. return val;
  117. }
  118. static inline unsigned int mmio_config_readl(void __iomem *pos)
  119. {
  120. u32 val;
  121. asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
  122. return val;
  123. }
  124. static inline void mmio_config_writeb(void __iomem *pos, u8 val)
  125. {
  126. asm volatile("movb %%al,(%1)" : : "a" (val), "r" (pos) : "memory");
  127. }
  128. static inline void mmio_config_writew(void __iomem *pos, u16 val)
  129. {
  130. asm volatile("movw %%ax,(%1)" : : "a" (val), "r" (pos) : "memory");
  131. }
  132. static inline void mmio_config_writel(void __iomem *pos, u32 val)
  133. {
  134. asm volatile("movl %%eax,(%1)" : : "a" (val), "r" (pos) : "memory");
  135. }