mce.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. #ifndef _ASM_X86_MCE_H
  2. #define _ASM_X86_MCE_H
  3. #ifdef __x86_64__
  4. #include <linux/types.h>
  5. #include <asm/ioctls.h>
  6. /*
  7. * Machine Check support for x86
  8. */
  9. #define MCG_CTL_P (1UL<<8) /* MCG_CAP register available */
  10. #define MCG_EXT_P (1ULL<<9) /* Extended registers available */
  11. #define MCG_CMCI_P (1ULL<<10) /* CMCI supported */
  12. #define MCG_STATUS_RIPV (1UL<<0) /* restart ip valid */
  13. #define MCG_STATUS_EIPV (1UL<<1) /* ip points to correct instruction */
  14. #define MCG_STATUS_MCIP (1UL<<2) /* machine check in progress */
  15. #define MCI_STATUS_VAL (1UL<<63) /* valid error */
  16. #define MCI_STATUS_OVER (1UL<<62) /* previous errors lost */
  17. #define MCI_STATUS_UC (1UL<<61) /* uncorrected error */
  18. #define MCI_STATUS_EN (1UL<<60) /* error enabled */
  19. #define MCI_STATUS_MISCV (1UL<<59) /* misc error reg. valid */
  20. #define MCI_STATUS_ADDRV (1UL<<58) /* addr reg. valid */
  21. #define MCI_STATUS_PCC (1UL<<57) /* processor context corrupt */
  22. /* Fields are zero when not available */
  23. struct mce {
  24. __u64 status;
  25. __u64 misc;
  26. __u64 addr;
  27. __u64 mcgstatus;
  28. __u64 ip;
  29. __u64 tsc; /* cpu time stamp counter */
  30. __u64 res1; /* for future extension */
  31. __u64 res2; /* dito. */
  32. __u8 cs; /* code segment */
  33. __u8 bank; /* machine check bank */
  34. __u8 cpu; /* cpu that raised the error */
  35. __u8 finished; /* entry is valid */
  36. __u32 pad;
  37. };
  38. /*
  39. * This structure contains all data related to the MCE log. Also
  40. * carries a signature to make it easier to find from external
  41. * debugging tools. Each entry is only valid when its finished flag
  42. * is set.
  43. */
  44. #define MCE_LOG_LEN 32
  45. struct mce_log {
  46. char signature[12]; /* "MACHINECHECK" */
  47. unsigned len; /* = MCE_LOG_LEN */
  48. unsigned next;
  49. unsigned flags;
  50. unsigned pad0;
  51. struct mce entry[MCE_LOG_LEN];
  52. };
  53. #define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */
  54. #define MCE_LOG_SIGNATURE "MACHINECHECK"
  55. #define MCE_GET_RECORD_LEN _IOR('M', 1, int)
  56. #define MCE_GET_LOG_LEN _IOR('M', 2, int)
  57. #define MCE_GETCLEAR_FLAGS _IOR('M', 3, int)
  58. /* Software defined banks */
  59. #define MCE_EXTENDED_BANK 128
  60. #define MCE_THERMAL_BANK MCE_EXTENDED_BANK + 0
  61. #define K8_MCE_THRESHOLD_BASE (MCE_EXTENDED_BANK + 1) /* MCE_AMD */
  62. #define K8_MCE_THRESHOLD_BANK_0 (MCE_THRESHOLD_BASE + 0 * 9)
  63. #define K8_MCE_THRESHOLD_BANK_1 (MCE_THRESHOLD_BASE + 1 * 9)
  64. #define K8_MCE_THRESHOLD_BANK_2 (MCE_THRESHOLD_BASE + 2 * 9)
  65. #define K8_MCE_THRESHOLD_BANK_3 (MCE_THRESHOLD_BASE + 3 * 9)
  66. #define K8_MCE_THRESHOLD_BANK_4 (MCE_THRESHOLD_BASE + 4 * 9)
  67. #define K8_MCE_THRESHOLD_BANK_5 (MCE_THRESHOLD_BASE + 5 * 9)
  68. #define K8_MCE_THRESHOLD_DRAM_ECC (MCE_THRESHOLD_BANK_4 + 0)
  69. #endif /* __x86_64__ */
  70. #ifdef __KERNEL__
  71. #ifdef CONFIG_X86_32
  72. extern int mce_disabled;
  73. #else /* CONFIG_X86_32 */
  74. #include <asm/atomic.h>
  75. void mce_setup(struct mce *m);
  76. void mce_log(struct mce *m);
  77. DECLARE_PER_CPU(struct sys_device, device_mce);
  78. extern void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
  79. /*
  80. * To support more than 128 would need to escape the predefined
  81. * Linux defined extended banks first.
  82. */
  83. #define MAX_NR_BANKS (MCE_EXTENDED_BANK - 1)
  84. #ifdef CONFIG_X86_MCE_INTEL
  85. void mce_intel_feature_init(struct cpuinfo_x86 *c);
  86. void cmci_clear(void);
  87. void cmci_reenable(void);
  88. void cmci_rediscover(int dying);
  89. void cmci_recheck(void);
  90. #else
  91. static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
  92. static inline void cmci_clear(void) {}
  93. static inline void cmci_reenable(void) {}
  94. static inline void cmci_rediscover(int dying) {}
  95. static inline void cmci_recheck(void) {}
  96. #endif
  97. #ifdef CONFIG_X86_MCE_AMD
  98. void mce_amd_feature_init(struct cpuinfo_x86 *c);
  99. #else
  100. static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
  101. #endif
  102. extern int mce_available(struct cpuinfo_x86 *c);
  103. void mce_log_therm_throt_event(__u64 status);
  104. extern atomic_t mce_entry;
  105. extern void do_machine_check(struct pt_regs *, long);
  106. typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
  107. DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);
  108. enum mcp_flags {
  109. MCP_TIMESTAMP = (1 << 0), /* log time stamp */
  110. MCP_UC = (1 << 1), /* log uncorrected errors */
  111. };
  112. extern void machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
  113. extern int mce_notify_user(void);
  114. #endif /* !CONFIG_X86_32 */
  115. #ifdef CONFIG_X86_MCE
  116. extern void mcheck_init(struct cpuinfo_x86 *c);
  117. #else
  118. #define mcheck_init(c) do { } while (0)
  119. #endif
  120. extern void (*mce_threshold_vector)(void);
  121. #endif /* __KERNEL__ */
  122. #endif /* _ASM_X86_MCE_H */