dma.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318
  1. /*
  2. * linux/include/asm/dma.h: Defines for using and allocating dma channels.
  3. * Written by Hennus Bergman, 1992.
  4. * High DMA channel support & info by Hannu Savolainen
  5. * and John Boyd, Nov. 1992.
  6. */
  7. #ifndef _ASM_X86_DMA_H
  8. #define _ASM_X86_DMA_H
  9. #include <linux/spinlock.h> /* And spinlocks */
  10. #include <asm/io.h> /* need byte IO */
  11. #include <linux/delay.h>
  12. #ifdef HAVE_REALLY_SLOW_DMA_CONTROLLER
  13. #define dma_outb outb_p
  14. #else
  15. #define dma_outb outb
  16. #endif
  17. #define dma_inb inb
  18. /*
  19. * NOTES about DMA transfers:
  20. *
  21. * controller 1: channels 0-3, byte operations, ports 00-1F
  22. * controller 2: channels 4-7, word operations, ports C0-DF
  23. *
  24. * - ALL registers are 8 bits only, regardless of transfer size
  25. * - channel 4 is not used - cascades 1 into 2.
  26. * - channels 0-3 are byte - addresses/counts are for physical bytes
  27. * - channels 5-7 are word - addresses/counts are for physical words
  28. * - transfers must not cross physical 64K (0-3) or 128K (5-7) boundaries
  29. * - transfer count loaded to registers is 1 less than actual count
  30. * - controller 2 offsets are all even (2x offsets for controller 1)
  31. * - page registers for 5-7 don't use data bit 0, represent 128K pages
  32. * - page registers for 0-3 use bit 0, represent 64K pages
  33. *
  34. * DMA transfers are limited to the lower 16MB of _physical_ memory.
  35. * Note that addresses loaded into registers must be _physical_ addresses,
  36. * not logical addresses (which may differ if paging is active).
  37. *
  38. * Address mapping for channels 0-3:
  39. *
  40. * A23 ... A16 A15 ... A8 A7 ... A0 (Physical addresses)
  41. * | ... | | ... | | ... |
  42. * | ... | | ... | | ... |
  43. * | ... | | ... | | ... |
  44. * P7 ... P0 A7 ... A0 A7 ... A0
  45. * | Page | Addr MSB | Addr LSB | (DMA registers)
  46. *
  47. * Address mapping for channels 5-7:
  48. *
  49. * A23 ... A17 A16 A15 ... A9 A8 A7 ... A1 A0 (Physical addresses)
  50. * | ... | \ \ ... \ \ \ ... \ \
  51. * | ... | \ \ ... \ \ \ ... \ (not used)
  52. * | ... | \ \ ... \ \ \ ... \
  53. * P7 ... P1 (0) A7 A6 ... A0 A7 A6 ... A0
  54. * | Page | Addr MSB | Addr LSB | (DMA registers)
  55. *
  56. * Again, channels 5-7 transfer _physical_ words (16 bits), so addresses
  57. * and counts _must_ be word-aligned (the lowest address bit is _ignored_ at
  58. * the hardware level, so odd-byte transfers aren't possible).
  59. *
  60. * Transfer count (_not # bytes_) is limited to 64K, represented as actual
  61. * count - 1 : 64K => 0xFFFF, 1 => 0x0000. Thus, count is always 1 or more,
  62. * and up to 128K bytes may be transferred on channels 5-7 in one operation.
  63. *
  64. */
  65. #define MAX_DMA_CHANNELS 8
  66. #ifdef CONFIG_X86_32
  67. /* The maximum address that we can perform a DMA transfer to on this platform */
  68. #define MAX_DMA_ADDRESS (PAGE_OFFSET + 0x1000000)
  69. #else
  70. /* 16MB ISA DMA zone */
  71. #define MAX_DMA_PFN ((16 * 1024 * 1024) >> PAGE_SHIFT)
  72. /* 4GB broken PCI/AGP hardware bus master zone */
  73. #define MAX_DMA32_PFN ((4UL * 1024 * 1024 * 1024) >> PAGE_SHIFT)
  74. /* Compat define for old dma zone */
  75. #define MAX_DMA_ADDRESS ((unsigned long)__va(MAX_DMA_PFN << PAGE_SHIFT))
  76. #endif
  77. /* 8237 DMA controllers */
  78. #define IO_DMA1_BASE 0x00 /* 8 bit slave DMA, channels 0..3 */
  79. #define IO_DMA2_BASE 0xC0 /* 16 bit master DMA, ch 4(=slave input)..7 */
  80. /* DMA controller registers */
  81. #define DMA1_CMD_REG 0x08 /* command register (w) */
  82. #define DMA1_STAT_REG 0x08 /* status register (r) */
  83. #define DMA1_REQ_REG 0x09 /* request register (w) */
  84. #define DMA1_MASK_REG 0x0A /* single-channel mask (w) */
  85. #define DMA1_MODE_REG 0x0B /* mode register (w) */
  86. #define DMA1_CLEAR_FF_REG 0x0C /* clear pointer flip-flop (w) */
  87. #define DMA1_TEMP_REG 0x0D /* Temporary Register (r) */
  88. #define DMA1_RESET_REG 0x0D /* Master Clear (w) */
  89. #define DMA1_CLR_MASK_REG 0x0E /* Clear Mask */
  90. #define DMA1_MASK_ALL_REG 0x0F /* all-channels mask (w) */
  91. #define DMA2_CMD_REG 0xD0 /* command register (w) */
  92. #define DMA2_STAT_REG 0xD0 /* status register (r) */
  93. #define DMA2_REQ_REG 0xD2 /* request register (w) */
  94. #define DMA2_MASK_REG 0xD4 /* single-channel mask (w) */
  95. #define DMA2_MODE_REG 0xD6 /* mode register (w) */
  96. #define DMA2_CLEAR_FF_REG 0xD8 /* clear pointer flip-flop (w) */
  97. #define DMA2_TEMP_REG 0xDA /* Temporary Register (r) */
  98. #define DMA2_RESET_REG 0xDA /* Master Clear (w) */
  99. #define DMA2_CLR_MASK_REG 0xDC /* Clear Mask */
  100. #define DMA2_MASK_ALL_REG 0xDE /* all-channels mask (w) */
  101. #define DMA_ADDR_0 0x00 /* DMA address registers */
  102. #define DMA_ADDR_1 0x02
  103. #define DMA_ADDR_2 0x04
  104. #define DMA_ADDR_3 0x06
  105. #define DMA_ADDR_4 0xC0
  106. #define DMA_ADDR_5 0xC4
  107. #define DMA_ADDR_6 0xC8
  108. #define DMA_ADDR_7 0xCC
  109. #define DMA_CNT_0 0x01 /* DMA count registers */
  110. #define DMA_CNT_1 0x03
  111. #define DMA_CNT_2 0x05
  112. #define DMA_CNT_3 0x07
  113. #define DMA_CNT_4 0xC2
  114. #define DMA_CNT_5 0xC6
  115. #define DMA_CNT_6 0xCA
  116. #define DMA_CNT_7 0xCE
  117. #define DMA_PAGE_0 0x87 /* DMA page registers */
  118. #define DMA_PAGE_1 0x83
  119. #define DMA_PAGE_2 0x81
  120. #define DMA_PAGE_3 0x82
  121. #define DMA_PAGE_5 0x8B
  122. #define DMA_PAGE_6 0x89
  123. #define DMA_PAGE_7 0x8A
  124. /* I/O to memory, no autoinit, increment, single mode */
  125. #define DMA_MODE_READ 0x44
  126. /* memory to I/O, no autoinit, increment, single mode */
  127. #define DMA_MODE_WRITE 0x48
  128. /* pass thru DREQ->HRQ, DACK<-HLDA only */
  129. #define DMA_MODE_CASCADE 0xC0
  130. #define DMA_AUTOINIT 0x10
  131. extern spinlock_t dma_spin_lock;
  132. static inline unsigned long claim_dma_lock(void)
  133. {
  134. unsigned long flags;
  135. spin_lock_irqsave(&dma_spin_lock, flags);
  136. return flags;
  137. }
  138. static inline void release_dma_lock(unsigned long flags)
  139. {
  140. spin_unlock_irqrestore(&dma_spin_lock, flags);
  141. }
  142. /* enable/disable a specific DMA channel */
  143. static inline void enable_dma(unsigned int dmanr)
  144. {
  145. if (dmanr <= 3)
  146. dma_outb(dmanr, DMA1_MASK_REG);
  147. else
  148. dma_outb(dmanr & 3, DMA2_MASK_REG);
  149. }
  150. static inline void disable_dma(unsigned int dmanr)
  151. {
  152. if (dmanr <= 3)
  153. dma_outb(dmanr | 4, DMA1_MASK_REG);
  154. else
  155. dma_outb((dmanr & 3) | 4, DMA2_MASK_REG);
  156. }
  157. /* Clear the 'DMA Pointer Flip Flop'.
  158. * Write 0 for LSB/MSB, 1 for MSB/LSB access.
  159. * Use this once to initialize the FF to a known state.
  160. * After that, keep track of it. :-)
  161. * --- In order to do that, the DMA routines below should ---
  162. * --- only be used while holding the DMA lock ! ---
  163. */
  164. static inline void clear_dma_ff(unsigned int dmanr)
  165. {
  166. if (dmanr <= 3)
  167. dma_outb(0, DMA1_CLEAR_FF_REG);
  168. else
  169. dma_outb(0, DMA2_CLEAR_FF_REG);
  170. }
  171. /* set mode (above) for a specific DMA channel */
  172. static inline void set_dma_mode(unsigned int dmanr, char mode)
  173. {
  174. if (dmanr <= 3)
  175. dma_outb(mode | dmanr, DMA1_MODE_REG);
  176. else
  177. dma_outb(mode | (dmanr & 3), DMA2_MODE_REG);
  178. }
  179. /* Set only the page register bits of the transfer address.
  180. * This is used for successive transfers when we know the contents of
  181. * the lower 16 bits of the DMA current address register, but a 64k boundary
  182. * may have been crossed.
  183. */
  184. static inline void set_dma_page(unsigned int dmanr, char pagenr)
  185. {
  186. switch (dmanr) {
  187. case 0:
  188. dma_outb(pagenr, DMA_PAGE_0);
  189. break;
  190. case 1:
  191. dma_outb(pagenr, DMA_PAGE_1);
  192. break;
  193. case 2:
  194. dma_outb(pagenr, DMA_PAGE_2);
  195. break;
  196. case 3:
  197. dma_outb(pagenr, DMA_PAGE_3);
  198. break;
  199. case 5:
  200. dma_outb(pagenr & 0xfe, DMA_PAGE_5);
  201. break;
  202. case 6:
  203. dma_outb(pagenr & 0xfe, DMA_PAGE_6);
  204. break;
  205. case 7:
  206. dma_outb(pagenr & 0xfe, DMA_PAGE_7);
  207. break;
  208. }
  209. }
  210. /* Set transfer address & page bits for specific DMA channel.
  211. * Assumes dma flipflop is clear.
  212. */
  213. static inline void set_dma_addr(unsigned int dmanr, unsigned int a)
  214. {
  215. set_dma_page(dmanr, a>>16);
  216. if (dmanr <= 3) {
  217. dma_outb(a & 0xff, ((dmanr & 3) << 1) + IO_DMA1_BASE);
  218. dma_outb((a >> 8) & 0xff, ((dmanr & 3) << 1) + IO_DMA1_BASE);
  219. } else {
  220. dma_outb((a >> 1) & 0xff, ((dmanr & 3) << 2) + IO_DMA2_BASE);
  221. dma_outb((a >> 9) & 0xff, ((dmanr & 3) << 2) + IO_DMA2_BASE);
  222. }
  223. }
  224. /* Set transfer size (max 64k for DMA0..3, 128k for DMA5..7) for
  225. * a specific DMA channel.
  226. * You must ensure the parameters are valid.
  227. * NOTE: from a manual: "the number of transfers is one more
  228. * than the initial word count"! This is taken into account.
  229. * Assumes dma flip-flop is clear.
  230. * NOTE 2: "count" represents _bytes_ and must be even for channels 5-7.
  231. */
  232. static inline void set_dma_count(unsigned int dmanr, unsigned int count)
  233. {
  234. count--;
  235. if (dmanr <= 3) {
  236. dma_outb(count & 0xff, ((dmanr & 3) << 1) + 1 + IO_DMA1_BASE);
  237. dma_outb((count >> 8) & 0xff,
  238. ((dmanr & 3) << 1) + 1 + IO_DMA1_BASE);
  239. } else {
  240. dma_outb((count >> 1) & 0xff,
  241. ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE);
  242. dma_outb((count >> 9) & 0xff,
  243. ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE);
  244. }
  245. }
  246. /* Get DMA residue count. After a DMA transfer, this
  247. * should return zero. Reading this while a DMA transfer is
  248. * still in progress will return unpredictable results.
  249. * If called before the channel has been used, it may return 1.
  250. * Otherwise, it returns the number of _bytes_ left to transfer.
  251. *
  252. * Assumes DMA flip-flop is clear.
  253. */
  254. static inline int get_dma_residue(unsigned int dmanr)
  255. {
  256. unsigned int io_port;
  257. /* using short to get 16-bit wrap around */
  258. unsigned short count;
  259. io_port = (dmanr <= 3) ? ((dmanr & 3) << 1) + 1 + IO_DMA1_BASE
  260. : ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE;
  261. count = 1 + dma_inb(io_port);
  262. count += dma_inb(io_port) << 8;
  263. return (dmanr <= 3) ? count : (count << 1);
  264. }
  265. /* These are in kernel/dma.c: */
  266. extern int request_dma(unsigned int dmanr, const char *device_id);
  267. extern void free_dma(unsigned int dmanr);
  268. /* From PCI */
  269. #ifdef CONFIG_PCI
  270. extern int isa_dma_bridge_buggy;
  271. #else
  272. #define isa_dma_bridge_buggy (0)
  273. #endif
  274. #endif /* _ASM_X86_DMA_H */