cpufeature.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. /*
  2. * Defines x86 CPU feature bits
  3. */
  4. #ifndef _ASM_X86_CPUFEATURE_H
  5. #define _ASM_X86_CPUFEATURE_H
  6. #include <asm/required-features.h>
  7. #define NCAPINTS 9 /* N 32-bit words worth of info */
  8. /*
  9. * Note: If the comment begins with a quoted string, that string is used
  10. * in /proc/cpuinfo instead of the macro name. If the string is "",
  11. * this feature bit is not displayed in /proc/cpuinfo at all.
  12. */
  13. /* Intel-defined CPU features, CPUID level 0x00000001 (edx), word 0 */
  14. #define X86_FEATURE_FPU (0*32+ 0) /* Onboard FPU */
  15. #define X86_FEATURE_VME (0*32+ 1) /* Virtual Mode Extensions */
  16. #define X86_FEATURE_DE (0*32+ 2) /* Debugging Extensions */
  17. #define X86_FEATURE_PSE (0*32+ 3) /* Page Size Extensions */
  18. #define X86_FEATURE_TSC (0*32+ 4) /* Time Stamp Counter */
  19. #define X86_FEATURE_MSR (0*32+ 5) /* Model-Specific Registers */
  20. #define X86_FEATURE_PAE (0*32+ 6) /* Physical Address Extensions */
  21. #define X86_FEATURE_MCE (0*32+ 7) /* Machine Check Architecture */
  22. #define X86_FEATURE_CX8 (0*32+ 8) /* CMPXCHG8 instruction */
  23. #define X86_FEATURE_APIC (0*32+ 9) /* Onboard APIC */
  24. #define X86_FEATURE_SEP (0*32+11) /* SYSENTER/SYSEXIT */
  25. #define X86_FEATURE_MTRR (0*32+12) /* Memory Type Range Registers */
  26. #define X86_FEATURE_PGE (0*32+13) /* Page Global Enable */
  27. #define X86_FEATURE_MCA (0*32+14) /* Machine Check Architecture */
  28. #define X86_FEATURE_CMOV (0*32+15) /* CMOV instructions */
  29. /* (plus FCMOVcc, FCOMI with FPU) */
  30. #define X86_FEATURE_PAT (0*32+16) /* Page Attribute Table */
  31. #define X86_FEATURE_PSE36 (0*32+17) /* 36-bit PSEs */
  32. #define X86_FEATURE_PN (0*32+18) /* Processor serial number */
  33. #define X86_FEATURE_CLFLSH (0*32+19) /* "clflush" CLFLUSH instruction */
  34. #define X86_FEATURE_DS (0*32+21) /* "dts" Debug Store */
  35. #define X86_FEATURE_ACPI (0*32+22) /* ACPI via MSR */
  36. #define X86_FEATURE_MMX (0*32+23) /* Multimedia Extensions */
  37. #define X86_FEATURE_FXSR (0*32+24) /* FXSAVE/FXRSTOR, CR4.OSFXSR */
  38. #define X86_FEATURE_XMM (0*32+25) /* "sse" */
  39. #define X86_FEATURE_XMM2 (0*32+26) /* "sse2" */
  40. #define X86_FEATURE_SELFSNOOP (0*32+27) /* "ss" CPU self snoop */
  41. #define X86_FEATURE_HT (0*32+28) /* Hyper-Threading */
  42. #define X86_FEATURE_ACC (0*32+29) /* "tm" Automatic clock control */
  43. #define X86_FEATURE_IA64 (0*32+30) /* IA-64 processor */
  44. #define X86_FEATURE_PBE (0*32+31) /* Pending Break Enable */
  45. /* AMD-defined CPU features, CPUID level 0x80000001, word 1 */
  46. /* Don't duplicate feature flags which are redundant with Intel! */
  47. #define X86_FEATURE_SYSCALL (1*32+11) /* SYSCALL/SYSRET */
  48. #define X86_FEATURE_MP (1*32+19) /* MP Capable. */
  49. #define X86_FEATURE_NX (1*32+20) /* Execute Disable */
  50. #define X86_FEATURE_MMXEXT (1*32+22) /* AMD MMX extensions */
  51. #define X86_FEATURE_FXSR_OPT (1*32+25) /* FXSAVE/FXRSTOR optimizations */
  52. #define X86_FEATURE_GBPAGES (1*32+26) /* "pdpe1gb" GB pages */
  53. #define X86_FEATURE_RDTSCP (1*32+27) /* RDTSCP */
  54. #define X86_FEATURE_LM (1*32+29) /* Long Mode (x86-64) */
  55. #define X86_FEATURE_3DNOWEXT (1*32+30) /* AMD 3DNow! extensions */
  56. #define X86_FEATURE_3DNOW (1*32+31) /* 3DNow! */
  57. /* Transmeta-defined CPU features, CPUID level 0x80860001, word 2 */
  58. #define X86_FEATURE_RECOVERY (2*32+ 0) /* CPU in recovery mode */
  59. #define X86_FEATURE_LONGRUN (2*32+ 1) /* Longrun power control */
  60. #define X86_FEATURE_LRTI (2*32+ 3) /* LongRun table interface */
  61. /* Other features, Linux-defined mapping, word 3 */
  62. /* This range is used for feature bits which conflict or are synthesized */
  63. #define X86_FEATURE_CXMMX (3*32+ 0) /* Cyrix MMX extensions */
  64. #define X86_FEATURE_K6_MTRR (3*32+ 1) /* AMD K6 nonstandard MTRRs */
  65. #define X86_FEATURE_CYRIX_ARR (3*32+ 2) /* Cyrix ARRs (= MTRRs) */
  66. #define X86_FEATURE_CENTAUR_MCR (3*32+ 3) /* Centaur MCRs (= MTRRs) */
  67. /* cpu types for specific tunings: */
  68. #define X86_FEATURE_K8 (3*32+ 4) /* "" Opteron, Athlon64 */
  69. #define X86_FEATURE_K7 (3*32+ 5) /* "" Athlon */
  70. #define X86_FEATURE_P3 (3*32+ 6) /* "" P3 */
  71. #define X86_FEATURE_P4 (3*32+ 7) /* "" P4 */
  72. #define X86_FEATURE_CONSTANT_TSC (3*32+ 8) /* TSC ticks at a constant rate */
  73. #define X86_FEATURE_UP (3*32+ 9) /* smp kernel running on up */
  74. #define X86_FEATURE_FXSAVE_LEAK (3*32+10) /* "" FXSAVE leaks FOP/FIP/FOP */
  75. #define X86_FEATURE_ARCH_PERFMON (3*32+11) /* Intel Architectural PerfMon */
  76. #define X86_FEATURE_PEBS (3*32+12) /* Precise-Event Based Sampling */
  77. #define X86_FEATURE_BTS (3*32+13) /* Branch Trace Store */
  78. #define X86_FEATURE_SYSCALL32 (3*32+14) /* "" syscall in ia32 userspace */
  79. #define X86_FEATURE_SYSENTER32 (3*32+15) /* "" sysenter in ia32 userspace */
  80. #define X86_FEATURE_REP_GOOD (3*32+16) /* rep microcode works well */
  81. #define X86_FEATURE_MFENCE_RDTSC (3*32+17) /* "" Mfence synchronizes RDTSC */
  82. #define X86_FEATURE_LFENCE_RDTSC (3*32+18) /* "" Lfence synchronizes RDTSC */
  83. #define X86_FEATURE_11AP (3*32+19) /* "" Bad local APIC aka 11AP */
  84. #define X86_FEATURE_NOPL (3*32+20) /* The NOPL (0F 1F) instructions */
  85. #define X86_FEATURE_AMDC1E (3*32+21) /* AMD C1E detected */
  86. #define X86_FEATURE_XTOPOLOGY (3*32+22) /* cpu topology enum extensions */
  87. #define X86_FEATURE_TSC_RELIABLE (3*32+23) /* TSC is known to be reliable */
  88. #define X86_FEATURE_NONSTOP_TSC (3*32+24) /* TSC does not stop in C states */
  89. #define X86_FEATURE_CLFLUSH_MONITOR (3*32+25) /* "" clflush reqd with monitor */
  90. /* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */
  91. #define X86_FEATURE_XMM3 (4*32+ 0) /* "pni" SSE-3 */
  92. #define X86_FEATURE_PCLMULQDQ (4*32+ 1) /* PCLMULQDQ instruction */
  93. #define X86_FEATURE_DTES64 (4*32+ 2) /* 64-bit Debug Store */
  94. #define X86_FEATURE_MWAIT (4*32+ 3) /* "monitor" Monitor/Mwait support */
  95. #define X86_FEATURE_DSCPL (4*32+ 4) /* "ds_cpl" CPL Qual. Debug Store */
  96. #define X86_FEATURE_VMX (4*32+ 5) /* Hardware virtualization */
  97. #define X86_FEATURE_SMX (4*32+ 6) /* Safer mode */
  98. #define X86_FEATURE_EST (4*32+ 7) /* Enhanced SpeedStep */
  99. #define X86_FEATURE_TM2 (4*32+ 8) /* Thermal Monitor 2 */
  100. #define X86_FEATURE_SSSE3 (4*32+ 9) /* Supplemental SSE-3 */
  101. #define X86_FEATURE_CID (4*32+10) /* Context ID */
  102. #define X86_FEATURE_FMA (4*32+12) /* Fused multiply-add */
  103. #define X86_FEATURE_CX16 (4*32+13) /* CMPXCHG16B */
  104. #define X86_FEATURE_XTPR (4*32+14) /* Send Task Priority Messages */
  105. #define X86_FEATURE_PDCM (4*32+15) /* Performance Capabilities */
  106. #define X86_FEATURE_DCA (4*32+18) /* Direct Cache Access */
  107. #define X86_FEATURE_XMM4_1 (4*32+19) /* "sse4_1" SSE-4.1 */
  108. #define X86_FEATURE_XMM4_2 (4*32+20) /* "sse4_2" SSE-4.2 */
  109. #define X86_FEATURE_X2APIC (4*32+21) /* x2APIC */
  110. #define X86_FEATURE_AES (4*32+25) /* AES instructions */
  111. #define X86_FEATURE_XSAVE (4*32+26) /* XSAVE/XRSTOR/XSETBV/XGETBV */
  112. #define X86_FEATURE_OSXSAVE (4*32+27) /* "" XSAVE enabled in the OS */
  113. #define X86_FEATURE_AVX (4*32+28) /* Advanced Vector Extensions */
  114. #define X86_FEATURE_HYPERVISOR (4*32+31) /* Running on a hypervisor */
  115. /* VIA/Cyrix/Centaur-defined CPU features, CPUID level 0xC0000001, word 5 */
  116. #define X86_FEATURE_XSTORE (5*32+ 2) /* "rng" RNG present (xstore) */
  117. #define X86_FEATURE_XSTORE_EN (5*32+ 3) /* "rng_en" RNG enabled */
  118. #define X86_FEATURE_XCRYPT (5*32+ 6) /* "ace" on-CPU crypto (xcrypt) */
  119. #define X86_FEATURE_XCRYPT_EN (5*32+ 7) /* "ace_en" on-CPU crypto enabled */
  120. #define X86_FEATURE_ACE2 (5*32+ 8) /* Advanced Cryptography Engine v2 */
  121. #define X86_FEATURE_ACE2_EN (5*32+ 9) /* ACE v2 enabled */
  122. #define X86_FEATURE_PHE (5*32+10) /* PadLock Hash Engine */
  123. #define X86_FEATURE_PHE_EN (5*32+11) /* PHE enabled */
  124. #define X86_FEATURE_PMM (5*32+12) /* PadLock Montgomery Multiplier */
  125. #define X86_FEATURE_PMM_EN (5*32+13) /* PMM enabled */
  126. /* More extended AMD flags: CPUID level 0x80000001, ecx, word 6 */
  127. #define X86_FEATURE_LAHF_LM (6*32+ 0) /* LAHF/SAHF in long mode */
  128. #define X86_FEATURE_CMP_LEGACY (6*32+ 1) /* If yes HyperThreading not valid */
  129. #define X86_FEATURE_SVM (6*32+ 2) /* Secure virtual machine */
  130. #define X86_FEATURE_EXTAPIC (6*32+ 3) /* Extended APIC space */
  131. #define X86_FEATURE_CR8_LEGACY (6*32+ 4) /* CR8 in 32-bit mode */
  132. #define X86_FEATURE_ABM (6*32+ 5) /* Advanced bit manipulation */
  133. #define X86_FEATURE_SSE4A (6*32+ 6) /* SSE-4A */
  134. #define X86_FEATURE_MISALIGNSSE (6*32+ 7) /* Misaligned SSE mode */
  135. #define X86_FEATURE_3DNOWPREFETCH (6*32+ 8) /* 3DNow prefetch instructions */
  136. #define X86_FEATURE_OSVW (6*32+ 9) /* OS Visible Workaround */
  137. #define X86_FEATURE_IBS (6*32+10) /* Instruction Based Sampling */
  138. #define X86_FEATURE_SSE5 (6*32+11) /* SSE-5 */
  139. #define X86_FEATURE_SKINIT (6*32+12) /* SKINIT/STGI instructions */
  140. #define X86_FEATURE_WDT (6*32+13) /* Watchdog timer */
  141. /*
  142. * Auxiliary flags: Linux defined - For features scattered in various
  143. * CPUID levels like 0x6, 0xA etc
  144. */
  145. #define X86_FEATURE_IDA (7*32+ 0) /* Intel Dynamic Acceleration */
  146. #define X86_FEATURE_ARAT (7*32+ 1) /* Always Running APIC Timer */
  147. /* Virtualization flags: Linux defined */
  148. #define X86_FEATURE_TPR_SHADOW (8*32+ 0) /* Intel TPR Shadow */
  149. #define X86_FEATURE_VNMI (8*32+ 1) /* Intel Virtual NMI */
  150. #define X86_FEATURE_FLEXPRIORITY (8*32+ 2) /* Intel FlexPriority */
  151. #define X86_FEATURE_EPT (8*32+ 3) /* Intel Extended Page Table */
  152. #define X86_FEATURE_VPID (8*32+ 4) /* Intel Virtual Processor ID */
  153. #if defined(__KERNEL__) && !defined(__ASSEMBLY__)
  154. #include <linux/bitops.h>
  155. extern const char * const x86_cap_flags[NCAPINTS*32];
  156. extern const char * const x86_power_flags[32];
  157. #define test_cpu_cap(c, bit) \
  158. test_bit(bit, (unsigned long *)((c)->x86_capability))
  159. #define cpu_has(c, bit) \
  160. (__builtin_constant_p(bit) && \
  161. ( (((bit)>>5)==0 && (1UL<<((bit)&31) & REQUIRED_MASK0)) || \
  162. (((bit)>>5)==1 && (1UL<<((bit)&31) & REQUIRED_MASK1)) || \
  163. (((bit)>>5)==2 && (1UL<<((bit)&31) & REQUIRED_MASK2)) || \
  164. (((bit)>>5)==3 && (1UL<<((bit)&31) & REQUIRED_MASK3)) || \
  165. (((bit)>>5)==4 && (1UL<<((bit)&31) & REQUIRED_MASK4)) || \
  166. (((bit)>>5)==5 && (1UL<<((bit)&31) & REQUIRED_MASK5)) || \
  167. (((bit)>>5)==6 && (1UL<<((bit)&31) & REQUIRED_MASK6)) || \
  168. (((bit)>>5)==7 && (1UL<<((bit)&31) & REQUIRED_MASK7)) ) \
  169. ? 1 : \
  170. test_cpu_cap(c, bit))
  171. #define boot_cpu_has(bit) cpu_has(&boot_cpu_data, bit)
  172. #define set_cpu_cap(c, bit) set_bit(bit, (unsigned long *)((c)->x86_capability))
  173. #define clear_cpu_cap(c, bit) clear_bit(bit, (unsigned long *)((c)->x86_capability))
  174. #define setup_clear_cpu_cap(bit) do { \
  175. clear_cpu_cap(&boot_cpu_data, bit); \
  176. set_bit(bit, (unsigned long *)cleared_cpu_caps); \
  177. } while (0)
  178. #define setup_force_cpu_cap(bit) do { \
  179. set_cpu_cap(&boot_cpu_data, bit); \
  180. clear_bit(bit, (unsigned long *)cleared_cpu_caps); \
  181. } while (0)
  182. #define cpu_has_fpu boot_cpu_has(X86_FEATURE_FPU)
  183. #define cpu_has_vme boot_cpu_has(X86_FEATURE_VME)
  184. #define cpu_has_de boot_cpu_has(X86_FEATURE_DE)
  185. #define cpu_has_pse boot_cpu_has(X86_FEATURE_PSE)
  186. #define cpu_has_tsc boot_cpu_has(X86_FEATURE_TSC)
  187. #define cpu_has_pae boot_cpu_has(X86_FEATURE_PAE)
  188. #define cpu_has_pge boot_cpu_has(X86_FEATURE_PGE)
  189. #define cpu_has_apic boot_cpu_has(X86_FEATURE_APIC)
  190. #define cpu_has_sep boot_cpu_has(X86_FEATURE_SEP)
  191. #define cpu_has_mtrr boot_cpu_has(X86_FEATURE_MTRR)
  192. #define cpu_has_mmx boot_cpu_has(X86_FEATURE_MMX)
  193. #define cpu_has_fxsr boot_cpu_has(X86_FEATURE_FXSR)
  194. #define cpu_has_xmm boot_cpu_has(X86_FEATURE_XMM)
  195. #define cpu_has_xmm2 boot_cpu_has(X86_FEATURE_XMM2)
  196. #define cpu_has_xmm3 boot_cpu_has(X86_FEATURE_XMM3)
  197. #define cpu_has_aes boot_cpu_has(X86_FEATURE_AES)
  198. #define cpu_has_ht boot_cpu_has(X86_FEATURE_HT)
  199. #define cpu_has_mp boot_cpu_has(X86_FEATURE_MP)
  200. #define cpu_has_nx boot_cpu_has(X86_FEATURE_NX)
  201. #define cpu_has_k6_mtrr boot_cpu_has(X86_FEATURE_K6_MTRR)
  202. #define cpu_has_cyrix_arr boot_cpu_has(X86_FEATURE_CYRIX_ARR)
  203. #define cpu_has_centaur_mcr boot_cpu_has(X86_FEATURE_CENTAUR_MCR)
  204. #define cpu_has_xstore boot_cpu_has(X86_FEATURE_XSTORE)
  205. #define cpu_has_xstore_enabled boot_cpu_has(X86_FEATURE_XSTORE_EN)
  206. #define cpu_has_xcrypt boot_cpu_has(X86_FEATURE_XCRYPT)
  207. #define cpu_has_xcrypt_enabled boot_cpu_has(X86_FEATURE_XCRYPT_EN)
  208. #define cpu_has_ace2 boot_cpu_has(X86_FEATURE_ACE2)
  209. #define cpu_has_ace2_enabled boot_cpu_has(X86_FEATURE_ACE2_EN)
  210. #define cpu_has_phe boot_cpu_has(X86_FEATURE_PHE)
  211. #define cpu_has_phe_enabled boot_cpu_has(X86_FEATURE_PHE_EN)
  212. #define cpu_has_pmm boot_cpu_has(X86_FEATURE_PMM)
  213. #define cpu_has_pmm_enabled boot_cpu_has(X86_FEATURE_PMM_EN)
  214. #define cpu_has_ds boot_cpu_has(X86_FEATURE_DS)
  215. #define cpu_has_pebs boot_cpu_has(X86_FEATURE_PEBS)
  216. #define cpu_has_clflush boot_cpu_has(X86_FEATURE_CLFLSH)
  217. #define cpu_has_bts boot_cpu_has(X86_FEATURE_BTS)
  218. #define cpu_has_gbpages boot_cpu_has(X86_FEATURE_GBPAGES)
  219. #define cpu_has_arch_perfmon boot_cpu_has(X86_FEATURE_ARCH_PERFMON)
  220. #define cpu_has_pat boot_cpu_has(X86_FEATURE_PAT)
  221. #define cpu_has_xmm4_1 boot_cpu_has(X86_FEATURE_XMM4_1)
  222. #define cpu_has_xmm4_2 boot_cpu_has(X86_FEATURE_XMM4_2)
  223. #define cpu_has_x2apic boot_cpu_has(X86_FEATURE_X2APIC)
  224. #define cpu_has_xsave boot_cpu_has(X86_FEATURE_XSAVE)
  225. #define cpu_has_hypervisor boot_cpu_has(X86_FEATURE_HYPERVISOR)
  226. #if defined(CONFIG_X86_INVLPG) || defined(CONFIG_X86_64)
  227. # define cpu_has_invlpg 1
  228. #else
  229. # define cpu_has_invlpg (boot_cpu_data.x86 > 3)
  230. #endif
  231. #ifdef CONFIG_X86_64
  232. #undef cpu_has_vme
  233. #define cpu_has_vme 0
  234. #undef cpu_has_pae
  235. #define cpu_has_pae ___BUG___
  236. #undef cpu_has_mp
  237. #define cpu_has_mp 1
  238. #undef cpu_has_k6_mtrr
  239. #define cpu_has_k6_mtrr 0
  240. #undef cpu_has_cyrix_arr
  241. #define cpu_has_cyrix_arr 0
  242. #undef cpu_has_centaur_mcr
  243. #define cpu_has_centaur_mcr 0
  244. #endif /* CONFIG_X86_64 */
  245. #endif /* defined(__KERNEL__) && !defined(__ASSEMBLY__) */
  246. #endif /* _ASM_X86_CPUFEATURE_H */