rtrap_64.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450
  1. /*
  2. * rtrap.S: Preparing for return from trap on Sparc V9.
  3. *
  4. * Copyright (C) 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  5. * Copyright (C) 1997 David S. Miller (davem@caip.rutgers.edu)
  6. */
  7. #include <asm/asi.h>
  8. #include <asm/pstate.h>
  9. #include <asm/ptrace.h>
  10. #include <asm/spitfire.h>
  11. #include <asm/head.h>
  12. #include <asm/visasm.h>
  13. #include <asm/processor.h>
  14. #define RTRAP_PSTATE (PSTATE_TSO|PSTATE_PEF|PSTATE_PRIV|PSTATE_IE)
  15. #define RTRAP_PSTATE_IRQOFF (PSTATE_TSO|PSTATE_PEF|PSTATE_PRIV)
  16. #define RTRAP_PSTATE_AG_IRQOFF (PSTATE_TSO|PSTATE_PEF|PSTATE_PRIV|PSTATE_AG)
  17. .text
  18. .align 32
  19. __handle_softirq:
  20. call do_softirq
  21. nop
  22. ba,a,pt %xcc, __handle_softirq_continue
  23. nop
  24. __handle_preemption:
  25. call schedule
  26. wrpr %g0, RTRAP_PSTATE, %pstate
  27. ba,pt %xcc, __handle_preemption_continue
  28. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  29. __handle_user_windows:
  30. call fault_in_user_windows
  31. wrpr %g0, RTRAP_PSTATE, %pstate
  32. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  33. /* Redo sched+sig checks */
  34. ldx [%g6 + TI_FLAGS], %l0
  35. andcc %l0, _TIF_NEED_RESCHED, %g0
  36. be,pt %xcc, 1f
  37. nop
  38. call schedule
  39. wrpr %g0, RTRAP_PSTATE, %pstate
  40. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  41. ldx [%g6 + TI_FLAGS], %l0
  42. 1: andcc %l0, _TIF_DO_NOTIFY_RESUME_MASK, %g0
  43. be,pt %xcc, __handle_user_windows_continue
  44. nop
  45. mov %l5, %o1
  46. add %sp, PTREGS_OFF, %o0
  47. mov %l0, %o2
  48. call do_notify_resume
  49. wrpr %g0, RTRAP_PSTATE, %pstate
  50. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  51. /* Signal delivery can modify pt_regs tstate, so we must
  52. * reload it.
  53. */
  54. ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %l1
  55. sethi %hi(0xf << 20), %l4
  56. and %l1, %l4, %l4
  57. ba,pt %xcc, __handle_user_windows_continue
  58. andn %l1, %l4, %l1
  59. __handle_perfctrs:
  60. call update_perfctrs
  61. wrpr %g0, RTRAP_PSTATE, %pstate
  62. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  63. ldub [%g6 + TI_WSAVED], %o2
  64. brz,pt %o2, 1f
  65. nop
  66. /* Redo userwin+sched+sig checks */
  67. call fault_in_user_windows
  68. wrpr %g0, RTRAP_PSTATE, %pstate
  69. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  70. ldx [%g6 + TI_FLAGS], %l0
  71. andcc %l0, _TIF_NEED_RESCHED, %g0
  72. be,pt %xcc, 1f
  73. nop
  74. call schedule
  75. wrpr %g0, RTRAP_PSTATE, %pstate
  76. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  77. ldx [%g6 + TI_FLAGS], %l0
  78. 1: andcc %l0, _TIF_DO_NOTIFY_RESUME_MASK, %g0
  79. be,pt %xcc, __handle_perfctrs_continue
  80. sethi %hi(TSTATE_PEF), %o0
  81. mov %l5, %o1
  82. add %sp, PTREGS_OFF, %o0
  83. mov %l0, %o2
  84. call do_notify_resume
  85. wrpr %g0, RTRAP_PSTATE, %pstate
  86. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  87. /* Signal delivery can modify pt_regs tstate, so we must
  88. * reload it.
  89. */
  90. ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %l1
  91. sethi %hi(0xf << 20), %l4
  92. and %l1, %l4, %l4
  93. andn %l1, %l4, %l1
  94. ba,pt %xcc, __handle_perfctrs_continue
  95. sethi %hi(TSTATE_PEF), %o0
  96. __handle_userfpu:
  97. rd %fprs, %l5
  98. andcc %l5, FPRS_FEF, %g0
  99. sethi %hi(TSTATE_PEF), %o0
  100. be,a,pn %icc, __handle_userfpu_continue
  101. andn %l1, %o0, %l1
  102. ba,a,pt %xcc, __handle_userfpu_continue
  103. __handle_signal:
  104. mov %l5, %o1
  105. add %sp, PTREGS_OFF, %o0
  106. mov %l0, %o2
  107. call do_notify_resume
  108. wrpr %g0, RTRAP_PSTATE, %pstate
  109. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  110. /* Signal delivery can modify pt_regs tstate, so we must
  111. * reload it.
  112. */
  113. ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %l1
  114. sethi %hi(0xf << 20), %l4
  115. and %l1, %l4, %l4
  116. ba,pt %xcc, __handle_signal_continue
  117. andn %l1, %l4, %l1
  118. /* When returning from a NMI (%pil==15) interrupt we want to
  119. * avoid running softirqs, doing IRQ tracing, preempting, etc.
  120. */
  121. .globl rtrap_nmi
  122. rtrap_nmi: ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %l1
  123. sethi %hi(0xf << 20), %l4
  124. and %l1, %l4, %l4
  125. andn %l1, %l4, %l1
  126. srl %l4, 20, %l4
  127. ba,pt %xcc, rtrap_no_irq_enable
  128. wrpr %l4, %pil
  129. .align 64
  130. .globl rtrap_irq, rtrap, irqsz_patchme, rtrap_xcall
  131. rtrap_irq:
  132. rtrap:
  133. #ifndef CONFIG_SMP
  134. sethi %hi(per_cpu____cpu_data), %l0
  135. lduw [%l0 + %lo(per_cpu____cpu_data)], %l1
  136. #else
  137. sethi %hi(per_cpu____cpu_data), %l0
  138. or %l0, %lo(per_cpu____cpu_data), %l0
  139. lduw [%l0 + %g5], %l1
  140. #endif
  141. cmp %l1, 0
  142. /* mm/ultra.S:xcall_report_regs KNOWS about this load. */
  143. bne,pn %icc, __handle_softirq
  144. ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %l1
  145. __handle_softirq_continue:
  146. rtrap_xcall:
  147. sethi %hi(0xf << 20), %l4
  148. and %l1, %l4, %l4
  149. andn %l1, %l4, %l1
  150. srl %l4, 20, %l4
  151. #ifdef CONFIG_TRACE_IRQFLAGS
  152. brnz,pn %l4, rtrap_no_irq_enable
  153. nop
  154. call trace_hardirqs_on
  155. nop
  156. wrpr %l4, %pil
  157. #endif
  158. rtrap_no_irq_enable:
  159. andcc %l1, TSTATE_PRIV, %l3
  160. bne,pn %icc, to_kernel
  161. nop
  162. /* We must hold IRQs off and atomically test schedule+signal
  163. * state, then hold them off all the way back to userspace.
  164. * If we are returning to kernel, none of this matters. Note
  165. * that we are disabling interrupts via PSTATE_IE, not using
  166. * %pil.
  167. *
  168. * If we do not do this, there is a window where we would do
  169. * the tests, later the signal/resched event arrives but we do
  170. * not process it since we are still in kernel mode. It would
  171. * take until the next local IRQ before the signal/resched
  172. * event would be handled.
  173. *
  174. * This also means that if we have to deal with performance
  175. * counters or user windows, we have to redo all of these
  176. * sched+signal checks with IRQs disabled.
  177. */
  178. to_user: wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  179. wrpr 0, %pil
  180. __handle_preemption_continue:
  181. ldx [%g6 + TI_FLAGS], %l0
  182. sethi %hi(_TIF_USER_WORK_MASK), %o0
  183. or %o0, %lo(_TIF_USER_WORK_MASK), %o0
  184. andcc %l0, %o0, %g0
  185. sethi %hi(TSTATE_PEF), %o0
  186. be,pt %xcc, user_nowork
  187. andcc %l1, %o0, %g0
  188. andcc %l0, _TIF_NEED_RESCHED, %g0
  189. bne,pn %xcc, __handle_preemption
  190. andcc %l0, _TIF_DO_NOTIFY_RESUME_MASK, %g0
  191. bne,pn %xcc, __handle_signal
  192. __handle_signal_continue:
  193. ldub [%g6 + TI_WSAVED], %o2
  194. brnz,pn %o2, __handle_user_windows
  195. nop
  196. __handle_user_windows_continue:
  197. ldx [%g6 + TI_FLAGS], %l5
  198. andcc %l5, _TIF_PERFCTR, %g0
  199. sethi %hi(TSTATE_PEF), %o0
  200. bne,pn %xcc, __handle_perfctrs
  201. __handle_perfctrs_continue:
  202. andcc %l1, %o0, %g0
  203. /* This fpdepth clear is necessary for non-syscall rtraps only */
  204. user_nowork:
  205. bne,pn %xcc, __handle_userfpu
  206. stb %g0, [%g6 + TI_FPDEPTH]
  207. __handle_userfpu_continue:
  208. rt_continue: ldx [%sp + PTREGS_OFF + PT_V9_G1], %g1
  209. ldx [%sp + PTREGS_OFF + PT_V9_G2], %g2
  210. ldx [%sp + PTREGS_OFF + PT_V9_G3], %g3
  211. ldx [%sp + PTREGS_OFF + PT_V9_G4], %g4
  212. ldx [%sp + PTREGS_OFF + PT_V9_G5], %g5
  213. brz,pt %l3, 1f
  214. mov %g6, %l2
  215. /* Must do this before thread reg is clobbered below. */
  216. LOAD_PER_CPU_BASE(%g5, %g6, %i0, %i1, %i2)
  217. 1:
  218. ldx [%sp + PTREGS_OFF + PT_V9_G6], %g6
  219. ldx [%sp + PTREGS_OFF + PT_V9_G7], %g7
  220. /* Normal globals are restored, go to trap globals. */
  221. 661: wrpr %g0, RTRAP_PSTATE_AG_IRQOFF, %pstate
  222. nop
  223. .section .sun4v_2insn_patch, "ax"
  224. .word 661b
  225. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  226. SET_GL(1)
  227. .previous
  228. mov %l2, %g6
  229. ldx [%sp + PTREGS_OFF + PT_V9_I0], %i0
  230. ldx [%sp + PTREGS_OFF + PT_V9_I1], %i1
  231. ldx [%sp + PTREGS_OFF + PT_V9_I2], %i2
  232. ldx [%sp + PTREGS_OFF + PT_V9_I3], %i3
  233. ldx [%sp + PTREGS_OFF + PT_V9_I4], %i4
  234. ldx [%sp + PTREGS_OFF + PT_V9_I5], %i5
  235. ldx [%sp + PTREGS_OFF + PT_V9_I6], %i6
  236. ldx [%sp + PTREGS_OFF + PT_V9_I7], %i7
  237. ldx [%sp + PTREGS_OFF + PT_V9_TPC], %l2
  238. ldx [%sp + PTREGS_OFF + PT_V9_TNPC], %o2
  239. ld [%sp + PTREGS_OFF + PT_V9_Y], %o3
  240. wr %o3, %g0, %y
  241. wrpr %l4, 0x0, %pil
  242. wrpr %g0, 0x1, %tl
  243. andn %l1, TSTATE_SYSCALL, %l1
  244. wrpr %l1, %g0, %tstate
  245. wrpr %l2, %g0, %tpc
  246. wrpr %o2, %g0, %tnpc
  247. brnz,pn %l3, kern_rtt
  248. mov PRIMARY_CONTEXT, %l7
  249. 661: ldxa [%l7 + %l7] ASI_DMMU, %l0
  250. .section .sun4v_1insn_patch, "ax"
  251. .word 661b
  252. ldxa [%l7 + %l7] ASI_MMU, %l0
  253. .previous
  254. sethi %hi(sparc64_kern_pri_nuc_bits), %l1
  255. ldx [%l1 + %lo(sparc64_kern_pri_nuc_bits)], %l1
  256. or %l0, %l1, %l0
  257. 661: stxa %l0, [%l7] ASI_DMMU
  258. .section .sun4v_1insn_patch, "ax"
  259. .word 661b
  260. stxa %l0, [%l7] ASI_MMU
  261. .previous
  262. sethi %hi(KERNBASE), %l7
  263. flush %l7
  264. rdpr %wstate, %l1
  265. rdpr %otherwin, %l2
  266. srl %l1, 3, %l1
  267. wrpr %l2, %g0, %canrestore
  268. wrpr %l1, %g0, %wstate
  269. brnz,pt %l2, user_rtt_restore
  270. wrpr %g0, %g0, %otherwin
  271. ldx [%g6 + TI_FLAGS], %g3
  272. wr %g0, ASI_AIUP, %asi
  273. rdpr %cwp, %g1
  274. andcc %g3, _TIF_32BIT, %g0
  275. sub %g1, 1, %g1
  276. bne,pt %xcc, user_rtt_fill_32bit
  277. wrpr %g1, %cwp
  278. ba,a,pt %xcc, user_rtt_fill_64bit
  279. user_rtt_fill_fixup:
  280. rdpr %cwp, %g1
  281. add %g1, 1, %g1
  282. wrpr %g1, 0x0, %cwp
  283. rdpr %wstate, %g2
  284. sll %g2, 3, %g2
  285. wrpr %g2, 0x0, %wstate
  286. /* We know %canrestore and %otherwin are both zero. */
  287. sethi %hi(sparc64_kern_pri_context), %g2
  288. ldx [%g2 + %lo(sparc64_kern_pri_context)], %g2
  289. mov PRIMARY_CONTEXT, %g1
  290. 661: stxa %g2, [%g1] ASI_DMMU
  291. .section .sun4v_1insn_patch, "ax"
  292. .word 661b
  293. stxa %g2, [%g1] ASI_MMU
  294. .previous
  295. sethi %hi(KERNBASE), %g1
  296. flush %g1
  297. or %g4, FAULT_CODE_WINFIXUP, %g4
  298. stb %g4, [%g6 + TI_FAULT_CODE]
  299. stx %g5, [%g6 + TI_FAULT_ADDR]
  300. mov %g6, %l1
  301. wrpr %g0, 0x0, %tl
  302. 661: nop
  303. .section .sun4v_1insn_patch, "ax"
  304. .word 661b
  305. SET_GL(0)
  306. .previous
  307. wrpr %g0, RTRAP_PSTATE, %pstate
  308. mov %l1, %g6
  309. ldx [%g6 + TI_TASK], %g4
  310. LOAD_PER_CPU_BASE(%g5, %g6, %g1, %g2, %g3)
  311. call do_sparc64_fault
  312. add %sp, PTREGS_OFF, %o0
  313. ba,pt %xcc, rtrap
  314. nop
  315. user_rtt_pre_restore:
  316. add %g1, 1, %g1
  317. wrpr %g1, 0x0, %cwp
  318. user_rtt_restore:
  319. restore
  320. rdpr %canrestore, %g1
  321. wrpr %g1, 0x0, %cleanwin
  322. retry
  323. nop
  324. kern_rtt: rdpr %canrestore, %g1
  325. brz,pn %g1, kern_rtt_fill
  326. nop
  327. kern_rtt_restore:
  328. stw %g0, [%sp + PTREGS_OFF + PT_V9_MAGIC]
  329. restore
  330. retry
  331. to_kernel:
  332. #ifdef CONFIG_PREEMPT
  333. ldsw [%g6 + TI_PRE_COUNT], %l5
  334. brnz %l5, kern_fpucheck
  335. ldx [%g6 + TI_FLAGS], %l5
  336. andcc %l5, _TIF_NEED_RESCHED, %g0
  337. be,pt %xcc, kern_fpucheck
  338. nop
  339. cmp %l4, 0
  340. bne,pn %xcc, kern_fpucheck
  341. sethi %hi(PREEMPT_ACTIVE), %l6
  342. stw %l6, [%g6 + TI_PRE_COUNT]
  343. call schedule
  344. nop
  345. ba,pt %xcc, rtrap
  346. stw %g0, [%g6 + TI_PRE_COUNT]
  347. #endif
  348. kern_fpucheck: ldub [%g6 + TI_FPDEPTH], %l5
  349. brz,pt %l5, rt_continue
  350. srl %l5, 1, %o0
  351. add %g6, TI_FPSAVED, %l6
  352. ldub [%l6 + %o0], %l2
  353. sub %l5, 2, %l5
  354. add %g6, TI_GSR, %o1
  355. andcc %l2, (FPRS_FEF|FPRS_DU), %g0
  356. be,pt %icc, 2f
  357. and %l2, FPRS_DL, %l6
  358. andcc %l2, FPRS_FEF, %g0
  359. be,pn %icc, 5f
  360. sll %o0, 3, %o5
  361. rd %fprs, %g1
  362. wr %g1, FPRS_FEF, %fprs
  363. ldx [%o1 + %o5], %g1
  364. add %g6, TI_XFSR, %o1
  365. sll %o0, 8, %o2
  366. add %g6, TI_FPREGS, %o3
  367. brz,pn %l6, 1f
  368. add %g6, TI_FPREGS+0x40, %o4
  369. membar #Sync
  370. ldda [%o3 + %o2] ASI_BLK_P, %f0
  371. ldda [%o4 + %o2] ASI_BLK_P, %f16
  372. membar #Sync
  373. 1: andcc %l2, FPRS_DU, %g0
  374. be,pn %icc, 1f
  375. wr %g1, 0, %gsr
  376. add %o2, 0x80, %o2
  377. membar #Sync
  378. ldda [%o3 + %o2] ASI_BLK_P, %f32
  379. ldda [%o4 + %o2] ASI_BLK_P, %f48
  380. 1: membar #Sync
  381. ldx [%o1 + %o5], %fsr
  382. 2: stb %l5, [%g6 + TI_FPDEPTH]
  383. ba,pt %xcc, rt_continue
  384. nop
  385. 5: wr %g0, FPRS_FEF, %fprs
  386. sll %o0, 8, %o2
  387. add %g6, TI_FPREGS+0x80, %o3
  388. add %g6, TI_FPREGS+0xc0, %o4
  389. membar #Sync
  390. ldda [%o3 + %o2] ASI_BLK_P, %f32
  391. ldda [%o4 + %o2] ASI_BLK_P, %f48
  392. membar #Sync
  393. wr %g0, FPRS_DU, %fprs
  394. ba,pt %xcc, rt_continue
  395. stb %l5, [%g6 + TI_FPDEPTH]