irq_64.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056
  1. /* irq.c: UltraSparc IRQ handling/init/registry.
  2. *
  3. * Copyright (C) 1997, 2007, 2008 David S. Miller (davem@davemloft.net)
  4. * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
  5. * Copyright (C) 1998 Jakub Jelinek (jj@ultra.linux.cz)
  6. */
  7. #include <linux/module.h>
  8. #include <linux/sched.h>
  9. #include <linux/linkage.h>
  10. #include <linux/ptrace.h>
  11. #include <linux/errno.h>
  12. #include <linux/kernel_stat.h>
  13. #include <linux/signal.h>
  14. #include <linux/mm.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/slab.h>
  17. #include <linux/random.h>
  18. #include <linux/init.h>
  19. #include <linux/delay.h>
  20. #include <linux/proc_fs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/irq.h>
  24. #include <asm/ptrace.h>
  25. #include <asm/processor.h>
  26. #include <asm/atomic.h>
  27. #include <asm/system.h>
  28. #include <asm/irq.h>
  29. #include <asm/io.h>
  30. #include <asm/iommu.h>
  31. #include <asm/upa.h>
  32. #include <asm/oplib.h>
  33. #include <asm/prom.h>
  34. #include <asm/timer.h>
  35. #include <asm/smp.h>
  36. #include <asm/starfire.h>
  37. #include <asm/uaccess.h>
  38. #include <asm/cache.h>
  39. #include <asm/cpudata.h>
  40. #include <asm/auxio.h>
  41. #include <asm/head.h>
  42. #include <asm/hypervisor.h>
  43. #include <asm/cacheflush.h>
  44. #include "entry.h"
  45. #define NUM_IVECS (IMAP_INR + 1)
  46. struct ino_bucket *ivector_table;
  47. unsigned long ivector_table_pa;
  48. /* On several sun4u processors, it is illegal to mix bypass and
  49. * non-bypass accesses. Therefore we access all INO buckets
  50. * using bypass accesses only.
  51. */
  52. static unsigned long bucket_get_chain_pa(unsigned long bucket_pa)
  53. {
  54. unsigned long ret;
  55. __asm__ __volatile__("ldxa [%1] %2, %0"
  56. : "=&r" (ret)
  57. : "r" (bucket_pa +
  58. offsetof(struct ino_bucket,
  59. __irq_chain_pa)),
  60. "i" (ASI_PHYS_USE_EC));
  61. return ret;
  62. }
  63. static void bucket_clear_chain_pa(unsigned long bucket_pa)
  64. {
  65. __asm__ __volatile__("stxa %%g0, [%0] %1"
  66. : /* no outputs */
  67. : "r" (bucket_pa +
  68. offsetof(struct ino_bucket,
  69. __irq_chain_pa)),
  70. "i" (ASI_PHYS_USE_EC));
  71. }
  72. static unsigned int bucket_get_virt_irq(unsigned long bucket_pa)
  73. {
  74. unsigned int ret;
  75. __asm__ __volatile__("lduwa [%1] %2, %0"
  76. : "=&r" (ret)
  77. : "r" (bucket_pa +
  78. offsetof(struct ino_bucket,
  79. __virt_irq)),
  80. "i" (ASI_PHYS_USE_EC));
  81. return ret;
  82. }
  83. static void bucket_set_virt_irq(unsigned long bucket_pa,
  84. unsigned int virt_irq)
  85. {
  86. __asm__ __volatile__("stwa %0, [%1] %2"
  87. : /* no outputs */
  88. : "r" (virt_irq),
  89. "r" (bucket_pa +
  90. offsetof(struct ino_bucket,
  91. __virt_irq)),
  92. "i" (ASI_PHYS_USE_EC));
  93. }
  94. #define irq_work_pa(__cpu) &(trap_block[(__cpu)].irq_worklist_pa)
  95. static struct {
  96. unsigned int dev_handle;
  97. unsigned int dev_ino;
  98. unsigned int in_use;
  99. } virt_irq_table[NR_IRQS];
  100. static DEFINE_SPINLOCK(virt_irq_alloc_lock);
  101. unsigned char virt_irq_alloc(unsigned int dev_handle,
  102. unsigned int dev_ino)
  103. {
  104. unsigned long flags;
  105. unsigned char ent;
  106. BUILD_BUG_ON(NR_IRQS >= 256);
  107. spin_lock_irqsave(&virt_irq_alloc_lock, flags);
  108. for (ent = 1; ent < NR_IRQS; ent++) {
  109. if (!virt_irq_table[ent].in_use)
  110. break;
  111. }
  112. if (ent >= NR_IRQS) {
  113. printk(KERN_ERR "IRQ: Out of virtual IRQs.\n");
  114. ent = 0;
  115. } else {
  116. virt_irq_table[ent].dev_handle = dev_handle;
  117. virt_irq_table[ent].dev_ino = dev_ino;
  118. virt_irq_table[ent].in_use = 1;
  119. }
  120. spin_unlock_irqrestore(&virt_irq_alloc_lock, flags);
  121. return ent;
  122. }
  123. #ifdef CONFIG_PCI_MSI
  124. void virt_irq_free(unsigned int virt_irq)
  125. {
  126. unsigned long flags;
  127. if (virt_irq >= NR_IRQS)
  128. return;
  129. spin_lock_irqsave(&virt_irq_alloc_lock, flags);
  130. virt_irq_table[virt_irq].in_use = 0;
  131. spin_unlock_irqrestore(&virt_irq_alloc_lock, flags);
  132. }
  133. #endif
  134. /*
  135. * /proc/interrupts printing:
  136. */
  137. int show_interrupts(struct seq_file *p, void *v)
  138. {
  139. int i = *(loff_t *) v, j;
  140. struct irqaction * action;
  141. unsigned long flags;
  142. if (i == 0) {
  143. seq_printf(p, " ");
  144. for_each_online_cpu(j)
  145. seq_printf(p, "CPU%d ",j);
  146. seq_putc(p, '\n');
  147. }
  148. if (i < NR_IRQS) {
  149. spin_lock_irqsave(&irq_desc[i].lock, flags);
  150. action = irq_desc[i].action;
  151. if (!action)
  152. goto skip;
  153. seq_printf(p, "%3d: ",i);
  154. #ifndef CONFIG_SMP
  155. seq_printf(p, "%10u ", kstat_irqs(i));
  156. #else
  157. for_each_online_cpu(j)
  158. seq_printf(p, "%10u ", kstat_irqs_cpu(i, j));
  159. #endif
  160. seq_printf(p, " %9s", irq_desc[i].chip->typename);
  161. seq_printf(p, " %s", action->name);
  162. for (action=action->next; action; action = action->next)
  163. seq_printf(p, ", %s", action->name);
  164. seq_putc(p, '\n');
  165. skip:
  166. spin_unlock_irqrestore(&irq_desc[i].lock, flags);
  167. } else if (i == NR_IRQS) {
  168. seq_printf(p, "NMI: ");
  169. for_each_online_cpu(j)
  170. seq_printf(p, "%10u ", cpu_data(j).__nmi_count);
  171. seq_printf(p, " Non-maskable interrupts\n");
  172. }
  173. return 0;
  174. }
  175. static unsigned int sun4u_compute_tid(unsigned long imap, unsigned long cpuid)
  176. {
  177. unsigned int tid;
  178. if (this_is_starfire) {
  179. tid = starfire_translate(imap, cpuid);
  180. tid <<= IMAP_TID_SHIFT;
  181. tid &= IMAP_TID_UPA;
  182. } else {
  183. if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  184. unsigned long ver;
  185. __asm__ ("rdpr %%ver, %0" : "=r" (ver));
  186. if ((ver >> 32UL) == __JALAPENO_ID ||
  187. (ver >> 32UL) == __SERRANO_ID) {
  188. tid = cpuid << IMAP_TID_SHIFT;
  189. tid &= IMAP_TID_JBUS;
  190. } else {
  191. unsigned int a = cpuid & 0x1f;
  192. unsigned int n = (cpuid >> 5) & 0x1f;
  193. tid = ((a << IMAP_AID_SHIFT) |
  194. (n << IMAP_NID_SHIFT));
  195. tid &= (IMAP_AID_SAFARI |
  196. IMAP_NID_SAFARI);;
  197. }
  198. } else {
  199. tid = cpuid << IMAP_TID_SHIFT;
  200. tid &= IMAP_TID_UPA;
  201. }
  202. }
  203. return tid;
  204. }
  205. struct irq_handler_data {
  206. unsigned long iclr;
  207. unsigned long imap;
  208. void (*pre_handler)(unsigned int, void *, void *);
  209. void *arg1;
  210. void *arg2;
  211. };
  212. #ifdef CONFIG_SMP
  213. static int irq_choose_cpu(unsigned int virt_irq)
  214. {
  215. cpumask_t mask;
  216. int cpuid;
  217. cpumask_copy(&mask, irq_desc[virt_irq].affinity);
  218. if (cpus_equal(mask, CPU_MASK_ALL)) {
  219. static int irq_rover;
  220. static DEFINE_SPINLOCK(irq_rover_lock);
  221. unsigned long flags;
  222. /* Round-robin distribution... */
  223. do_round_robin:
  224. spin_lock_irqsave(&irq_rover_lock, flags);
  225. while (!cpu_online(irq_rover)) {
  226. if (++irq_rover >= nr_cpu_ids)
  227. irq_rover = 0;
  228. }
  229. cpuid = irq_rover;
  230. do {
  231. if (++irq_rover >= nr_cpu_ids)
  232. irq_rover = 0;
  233. } while (!cpu_online(irq_rover));
  234. spin_unlock_irqrestore(&irq_rover_lock, flags);
  235. } else {
  236. cpumask_t tmp;
  237. cpus_and(tmp, cpu_online_map, mask);
  238. if (cpus_empty(tmp))
  239. goto do_round_robin;
  240. cpuid = first_cpu(tmp);
  241. }
  242. return cpuid;
  243. }
  244. #else
  245. static int irq_choose_cpu(unsigned int virt_irq)
  246. {
  247. return real_hard_smp_processor_id();
  248. }
  249. #endif
  250. static void sun4u_irq_enable(unsigned int virt_irq)
  251. {
  252. struct irq_handler_data *data = get_irq_chip_data(virt_irq);
  253. if (likely(data)) {
  254. unsigned long cpuid, imap, val;
  255. unsigned int tid;
  256. cpuid = irq_choose_cpu(virt_irq);
  257. imap = data->imap;
  258. tid = sun4u_compute_tid(imap, cpuid);
  259. val = upa_readq(imap);
  260. val &= ~(IMAP_TID_UPA | IMAP_TID_JBUS |
  261. IMAP_AID_SAFARI | IMAP_NID_SAFARI);
  262. val |= tid | IMAP_VALID;
  263. upa_writeq(val, imap);
  264. upa_writeq(ICLR_IDLE, data->iclr);
  265. }
  266. }
  267. static void sun4u_set_affinity(unsigned int virt_irq,
  268. const struct cpumask *mask)
  269. {
  270. sun4u_irq_enable(virt_irq);
  271. }
  272. /* Don't do anything. The desc->status check for IRQ_DISABLED in
  273. * handler_irq() will skip the handler call and that will leave the
  274. * interrupt in the sent state. The next ->enable() call will hit the
  275. * ICLR register to reset the state machine.
  276. *
  277. * This scheme is necessary, instead of clearing the Valid bit in the
  278. * IMAP register, to handle the case of IMAP registers being shared by
  279. * multiple INOs (and thus ICLR registers). Since we use a different
  280. * virtual IRQ for each shared IMAP instance, the generic code thinks
  281. * there is only one user so it prematurely calls ->disable() on
  282. * free_irq().
  283. *
  284. * We have to provide an explicit ->disable() method instead of using
  285. * NULL to get the default. The reason is that if the generic code
  286. * sees that, it also hooks up a default ->shutdown method which
  287. * invokes ->mask() which we do not want. See irq_chip_set_defaults().
  288. */
  289. static void sun4u_irq_disable(unsigned int virt_irq)
  290. {
  291. }
  292. static void sun4u_irq_eoi(unsigned int virt_irq)
  293. {
  294. struct irq_handler_data *data = get_irq_chip_data(virt_irq);
  295. struct irq_desc *desc = irq_desc + virt_irq;
  296. if (unlikely(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  297. return;
  298. if (likely(data))
  299. upa_writeq(ICLR_IDLE, data->iclr);
  300. }
  301. static void sun4v_irq_enable(unsigned int virt_irq)
  302. {
  303. unsigned int ino = virt_irq_table[virt_irq].dev_ino;
  304. unsigned long cpuid = irq_choose_cpu(virt_irq);
  305. int err;
  306. err = sun4v_intr_settarget(ino, cpuid);
  307. if (err != HV_EOK)
  308. printk(KERN_ERR "sun4v_intr_settarget(%x,%lu): "
  309. "err(%d)\n", ino, cpuid, err);
  310. err = sun4v_intr_setstate(ino, HV_INTR_STATE_IDLE);
  311. if (err != HV_EOK)
  312. printk(KERN_ERR "sun4v_intr_setstate(%x): "
  313. "err(%d)\n", ino, err);
  314. err = sun4v_intr_setenabled(ino, HV_INTR_ENABLED);
  315. if (err != HV_EOK)
  316. printk(KERN_ERR "sun4v_intr_setenabled(%x): err(%d)\n",
  317. ino, err);
  318. }
  319. static void sun4v_set_affinity(unsigned int virt_irq,
  320. const struct cpumask *mask)
  321. {
  322. unsigned int ino = virt_irq_table[virt_irq].dev_ino;
  323. unsigned long cpuid = irq_choose_cpu(virt_irq);
  324. int err;
  325. err = sun4v_intr_settarget(ino, cpuid);
  326. if (err != HV_EOK)
  327. printk(KERN_ERR "sun4v_intr_settarget(%x,%lu): "
  328. "err(%d)\n", ino, cpuid, err);
  329. }
  330. static void sun4v_irq_disable(unsigned int virt_irq)
  331. {
  332. unsigned int ino = virt_irq_table[virt_irq].dev_ino;
  333. int err;
  334. err = sun4v_intr_setenabled(ino, HV_INTR_DISABLED);
  335. if (err != HV_EOK)
  336. printk(KERN_ERR "sun4v_intr_setenabled(%x): "
  337. "err(%d)\n", ino, err);
  338. }
  339. static void sun4v_irq_eoi(unsigned int virt_irq)
  340. {
  341. unsigned int ino = virt_irq_table[virt_irq].dev_ino;
  342. struct irq_desc *desc = irq_desc + virt_irq;
  343. int err;
  344. if (unlikely(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  345. return;
  346. err = sun4v_intr_setstate(ino, HV_INTR_STATE_IDLE);
  347. if (err != HV_EOK)
  348. printk(KERN_ERR "sun4v_intr_setstate(%x): "
  349. "err(%d)\n", ino, err);
  350. }
  351. static void sun4v_virq_enable(unsigned int virt_irq)
  352. {
  353. unsigned long cpuid, dev_handle, dev_ino;
  354. int err;
  355. cpuid = irq_choose_cpu(virt_irq);
  356. dev_handle = virt_irq_table[virt_irq].dev_handle;
  357. dev_ino = virt_irq_table[virt_irq].dev_ino;
  358. err = sun4v_vintr_set_target(dev_handle, dev_ino, cpuid);
  359. if (err != HV_EOK)
  360. printk(KERN_ERR "sun4v_vintr_set_target(%lx,%lx,%lu): "
  361. "err(%d)\n",
  362. dev_handle, dev_ino, cpuid, err);
  363. err = sun4v_vintr_set_state(dev_handle, dev_ino,
  364. HV_INTR_STATE_IDLE);
  365. if (err != HV_EOK)
  366. printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
  367. "HV_INTR_STATE_IDLE): err(%d)\n",
  368. dev_handle, dev_ino, err);
  369. err = sun4v_vintr_set_valid(dev_handle, dev_ino,
  370. HV_INTR_ENABLED);
  371. if (err != HV_EOK)
  372. printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
  373. "HV_INTR_ENABLED): err(%d)\n",
  374. dev_handle, dev_ino, err);
  375. }
  376. static void sun4v_virt_set_affinity(unsigned int virt_irq,
  377. const struct cpumask *mask)
  378. {
  379. unsigned long cpuid, dev_handle, dev_ino;
  380. int err;
  381. cpuid = irq_choose_cpu(virt_irq);
  382. dev_handle = virt_irq_table[virt_irq].dev_handle;
  383. dev_ino = virt_irq_table[virt_irq].dev_ino;
  384. err = sun4v_vintr_set_target(dev_handle, dev_ino, cpuid);
  385. if (err != HV_EOK)
  386. printk(KERN_ERR "sun4v_vintr_set_target(%lx,%lx,%lu): "
  387. "err(%d)\n",
  388. dev_handle, dev_ino, cpuid, err);
  389. }
  390. static void sun4v_virq_disable(unsigned int virt_irq)
  391. {
  392. unsigned long dev_handle, dev_ino;
  393. int err;
  394. dev_handle = virt_irq_table[virt_irq].dev_handle;
  395. dev_ino = virt_irq_table[virt_irq].dev_ino;
  396. err = sun4v_vintr_set_valid(dev_handle, dev_ino,
  397. HV_INTR_DISABLED);
  398. if (err != HV_EOK)
  399. printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
  400. "HV_INTR_DISABLED): err(%d)\n",
  401. dev_handle, dev_ino, err);
  402. }
  403. static void sun4v_virq_eoi(unsigned int virt_irq)
  404. {
  405. struct irq_desc *desc = irq_desc + virt_irq;
  406. unsigned long dev_handle, dev_ino;
  407. int err;
  408. if (unlikely(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  409. return;
  410. dev_handle = virt_irq_table[virt_irq].dev_handle;
  411. dev_ino = virt_irq_table[virt_irq].dev_ino;
  412. err = sun4v_vintr_set_state(dev_handle, dev_ino,
  413. HV_INTR_STATE_IDLE);
  414. if (err != HV_EOK)
  415. printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
  416. "HV_INTR_STATE_IDLE): err(%d)\n",
  417. dev_handle, dev_ino, err);
  418. }
  419. static struct irq_chip sun4u_irq = {
  420. .typename = "sun4u",
  421. .enable = sun4u_irq_enable,
  422. .disable = sun4u_irq_disable,
  423. .eoi = sun4u_irq_eoi,
  424. .set_affinity = sun4u_set_affinity,
  425. };
  426. static struct irq_chip sun4v_irq = {
  427. .typename = "sun4v",
  428. .enable = sun4v_irq_enable,
  429. .disable = sun4v_irq_disable,
  430. .eoi = sun4v_irq_eoi,
  431. .set_affinity = sun4v_set_affinity,
  432. };
  433. static struct irq_chip sun4v_virq = {
  434. .typename = "vsun4v",
  435. .enable = sun4v_virq_enable,
  436. .disable = sun4v_virq_disable,
  437. .eoi = sun4v_virq_eoi,
  438. .set_affinity = sun4v_virt_set_affinity,
  439. };
  440. static void pre_flow_handler(unsigned int virt_irq,
  441. struct irq_desc *desc)
  442. {
  443. struct irq_handler_data *data = get_irq_chip_data(virt_irq);
  444. unsigned int ino = virt_irq_table[virt_irq].dev_ino;
  445. data->pre_handler(ino, data->arg1, data->arg2);
  446. handle_fasteoi_irq(virt_irq, desc);
  447. }
  448. void irq_install_pre_handler(int virt_irq,
  449. void (*func)(unsigned int, void *, void *),
  450. void *arg1, void *arg2)
  451. {
  452. struct irq_handler_data *data = get_irq_chip_data(virt_irq);
  453. struct irq_desc *desc = irq_desc + virt_irq;
  454. data->pre_handler = func;
  455. data->arg1 = arg1;
  456. data->arg2 = arg2;
  457. desc->handle_irq = pre_flow_handler;
  458. }
  459. unsigned int build_irq(int inofixup, unsigned long iclr, unsigned long imap)
  460. {
  461. struct ino_bucket *bucket;
  462. struct irq_handler_data *data;
  463. unsigned int virt_irq;
  464. int ino;
  465. BUG_ON(tlb_type == hypervisor);
  466. ino = (upa_readq(imap) & (IMAP_IGN | IMAP_INO)) + inofixup;
  467. bucket = &ivector_table[ino];
  468. virt_irq = bucket_get_virt_irq(__pa(bucket));
  469. if (!virt_irq) {
  470. virt_irq = virt_irq_alloc(0, ino);
  471. bucket_set_virt_irq(__pa(bucket), virt_irq);
  472. set_irq_chip_and_handler_name(virt_irq,
  473. &sun4u_irq,
  474. handle_fasteoi_irq,
  475. "IVEC");
  476. }
  477. data = get_irq_chip_data(virt_irq);
  478. if (unlikely(data))
  479. goto out;
  480. data = kzalloc(sizeof(struct irq_handler_data), GFP_ATOMIC);
  481. if (unlikely(!data)) {
  482. prom_printf("IRQ: kzalloc(irq_handler_data) failed.\n");
  483. prom_halt();
  484. }
  485. set_irq_chip_data(virt_irq, data);
  486. data->imap = imap;
  487. data->iclr = iclr;
  488. out:
  489. return virt_irq;
  490. }
  491. static unsigned int sun4v_build_common(unsigned long sysino,
  492. struct irq_chip *chip)
  493. {
  494. struct ino_bucket *bucket;
  495. struct irq_handler_data *data;
  496. unsigned int virt_irq;
  497. BUG_ON(tlb_type != hypervisor);
  498. bucket = &ivector_table[sysino];
  499. virt_irq = bucket_get_virt_irq(__pa(bucket));
  500. if (!virt_irq) {
  501. virt_irq = virt_irq_alloc(0, sysino);
  502. bucket_set_virt_irq(__pa(bucket), virt_irq);
  503. set_irq_chip_and_handler_name(virt_irq, chip,
  504. handle_fasteoi_irq,
  505. "IVEC");
  506. }
  507. data = get_irq_chip_data(virt_irq);
  508. if (unlikely(data))
  509. goto out;
  510. data = kzalloc(sizeof(struct irq_handler_data), GFP_ATOMIC);
  511. if (unlikely(!data)) {
  512. prom_printf("IRQ: kzalloc(irq_handler_data) failed.\n");
  513. prom_halt();
  514. }
  515. set_irq_chip_data(virt_irq, data);
  516. /* Catch accidental accesses to these things. IMAP/ICLR handling
  517. * is done by hypervisor calls on sun4v platforms, not by direct
  518. * register accesses.
  519. */
  520. data->imap = ~0UL;
  521. data->iclr = ~0UL;
  522. out:
  523. return virt_irq;
  524. }
  525. unsigned int sun4v_build_irq(u32 devhandle, unsigned int devino)
  526. {
  527. unsigned long sysino = sun4v_devino_to_sysino(devhandle, devino);
  528. return sun4v_build_common(sysino, &sun4v_irq);
  529. }
  530. unsigned int sun4v_build_virq(u32 devhandle, unsigned int devino)
  531. {
  532. struct irq_handler_data *data;
  533. unsigned long hv_err, cookie;
  534. struct ino_bucket *bucket;
  535. struct irq_desc *desc;
  536. unsigned int virt_irq;
  537. bucket = kzalloc(sizeof(struct ino_bucket), GFP_ATOMIC);
  538. if (unlikely(!bucket))
  539. return 0;
  540. __flush_dcache_range((unsigned long) bucket,
  541. ((unsigned long) bucket +
  542. sizeof(struct ino_bucket)));
  543. virt_irq = virt_irq_alloc(devhandle, devino);
  544. bucket_set_virt_irq(__pa(bucket), virt_irq);
  545. set_irq_chip_and_handler_name(virt_irq, &sun4v_virq,
  546. handle_fasteoi_irq,
  547. "IVEC");
  548. data = kzalloc(sizeof(struct irq_handler_data), GFP_ATOMIC);
  549. if (unlikely(!data))
  550. return 0;
  551. /* In order to make the LDC channel startup sequence easier,
  552. * especially wrt. locking, we do not let request_irq() enable
  553. * the interrupt.
  554. */
  555. desc = irq_desc + virt_irq;
  556. desc->status |= IRQ_NOAUTOEN;
  557. set_irq_chip_data(virt_irq, data);
  558. /* Catch accidental accesses to these things. IMAP/ICLR handling
  559. * is done by hypervisor calls on sun4v platforms, not by direct
  560. * register accesses.
  561. */
  562. data->imap = ~0UL;
  563. data->iclr = ~0UL;
  564. cookie = ~__pa(bucket);
  565. hv_err = sun4v_vintr_set_cookie(devhandle, devino, cookie);
  566. if (hv_err) {
  567. prom_printf("IRQ: Fatal, cannot set cookie for [%x:%x] "
  568. "err=%lu\n", devhandle, devino, hv_err);
  569. prom_halt();
  570. }
  571. return virt_irq;
  572. }
  573. void ack_bad_irq(unsigned int virt_irq)
  574. {
  575. unsigned int ino = virt_irq_table[virt_irq].dev_ino;
  576. if (!ino)
  577. ino = 0xdeadbeef;
  578. printk(KERN_CRIT "Unexpected IRQ from ino[%x] virt_irq[%u]\n",
  579. ino, virt_irq);
  580. }
  581. void *hardirq_stack[NR_CPUS];
  582. void *softirq_stack[NR_CPUS];
  583. static __attribute__((always_inline)) void *set_hardirq_stack(void)
  584. {
  585. void *orig_sp, *sp = hardirq_stack[smp_processor_id()];
  586. __asm__ __volatile__("mov %%sp, %0" : "=r" (orig_sp));
  587. if (orig_sp < sp ||
  588. orig_sp > (sp + THREAD_SIZE)) {
  589. sp += THREAD_SIZE - 192 - STACK_BIAS;
  590. __asm__ __volatile__("mov %0, %%sp" : : "r" (sp));
  591. }
  592. return orig_sp;
  593. }
  594. static __attribute__((always_inline)) void restore_hardirq_stack(void *orig_sp)
  595. {
  596. __asm__ __volatile__("mov %0, %%sp" : : "r" (orig_sp));
  597. }
  598. void handler_irq(int irq, struct pt_regs *regs)
  599. {
  600. unsigned long pstate, bucket_pa;
  601. struct pt_regs *old_regs;
  602. void *orig_sp;
  603. clear_softint(1 << irq);
  604. old_regs = set_irq_regs(regs);
  605. irq_enter();
  606. /* Grab an atomic snapshot of the pending IVECs. */
  607. __asm__ __volatile__("rdpr %%pstate, %0\n\t"
  608. "wrpr %0, %3, %%pstate\n\t"
  609. "ldx [%2], %1\n\t"
  610. "stx %%g0, [%2]\n\t"
  611. "wrpr %0, 0x0, %%pstate\n\t"
  612. : "=&r" (pstate), "=&r" (bucket_pa)
  613. : "r" (irq_work_pa(smp_processor_id())),
  614. "i" (PSTATE_IE)
  615. : "memory");
  616. orig_sp = set_hardirq_stack();
  617. while (bucket_pa) {
  618. struct irq_desc *desc;
  619. unsigned long next_pa;
  620. unsigned int virt_irq;
  621. next_pa = bucket_get_chain_pa(bucket_pa);
  622. virt_irq = bucket_get_virt_irq(bucket_pa);
  623. bucket_clear_chain_pa(bucket_pa);
  624. desc = irq_desc + virt_irq;
  625. if (!(desc->status & IRQ_DISABLED))
  626. desc->handle_irq(virt_irq, desc);
  627. bucket_pa = next_pa;
  628. }
  629. restore_hardirq_stack(orig_sp);
  630. irq_exit();
  631. set_irq_regs(old_regs);
  632. }
  633. void do_softirq(void)
  634. {
  635. unsigned long flags;
  636. if (in_interrupt())
  637. return;
  638. local_irq_save(flags);
  639. if (local_softirq_pending()) {
  640. void *orig_sp, *sp = softirq_stack[smp_processor_id()];
  641. sp += THREAD_SIZE - 192 - STACK_BIAS;
  642. __asm__ __volatile__("mov %%sp, %0\n\t"
  643. "mov %1, %%sp"
  644. : "=&r" (orig_sp)
  645. : "r" (sp));
  646. __do_softirq();
  647. __asm__ __volatile__("mov %0, %%sp"
  648. : : "r" (orig_sp));
  649. }
  650. local_irq_restore(flags);
  651. }
  652. #ifdef CONFIG_HOTPLUG_CPU
  653. void fixup_irqs(void)
  654. {
  655. unsigned int irq;
  656. for (irq = 0; irq < NR_IRQS; irq++) {
  657. unsigned long flags;
  658. spin_lock_irqsave(&irq_desc[irq].lock, flags);
  659. if (irq_desc[irq].action &&
  660. !(irq_desc[irq].status & IRQ_PER_CPU)) {
  661. if (irq_desc[irq].chip->set_affinity)
  662. irq_desc[irq].chip->set_affinity(irq,
  663. irq_desc[irq].affinity);
  664. }
  665. spin_unlock_irqrestore(&irq_desc[irq].lock, flags);
  666. }
  667. tick_ops->disable_irq();
  668. }
  669. #endif
  670. struct sun5_timer {
  671. u64 count0;
  672. u64 limit0;
  673. u64 count1;
  674. u64 limit1;
  675. };
  676. static struct sun5_timer *prom_timers;
  677. static u64 prom_limit0, prom_limit1;
  678. static void map_prom_timers(void)
  679. {
  680. struct device_node *dp;
  681. const unsigned int *addr;
  682. /* PROM timer node hangs out in the top level of device siblings... */
  683. dp = of_find_node_by_path("/");
  684. dp = dp->child;
  685. while (dp) {
  686. if (!strcmp(dp->name, "counter-timer"))
  687. break;
  688. dp = dp->sibling;
  689. }
  690. /* Assume if node is not present, PROM uses different tick mechanism
  691. * which we should not care about.
  692. */
  693. if (!dp) {
  694. prom_timers = (struct sun5_timer *) 0;
  695. return;
  696. }
  697. /* If PROM is really using this, it must be mapped by him. */
  698. addr = of_get_property(dp, "address", NULL);
  699. if (!addr) {
  700. prom_printf("PROM does not have timer mapped, trying to continue.\n");
  701. prom_timers = (struct sun5_timer *) 0;
  702. return;
  703. }
  704. prom_timers = (struct sun5_timer *) ((unsigned long)addr[0]);
  705. }
  706. static void kill_prom_timer(void)
  707. {
  708. if (!prom_timers)
  709. return;
  710. /* Save them away for later. */
  711. prom_limit0 = prom_timers->limit0;
  712. prom_limit1 = prom_timers->limit1;
  713. /* Just as in sun4c/sun4m PROM uses timer which ticks at IRQ 14.
  714. * We turn both off here just to be paranoid.
  715. */
  716. prom_timers->limit0 = 0;
  717. prom_timers->limit1 = 0;
  718. /* Wheee, eat the interrupt packet too... */
  719. __asm__ __volatile__(
  720. " mov 0x40, %%g2\n"
  721. " ldxa [%%g0] %0, %%g1\n"
  722. " ldxa [%%g2] %1, %%g1\n"
  723. " stxa %%g0, [%%g0] %0\n"
  724. " membar #Sync\n"
  725. : /* no outputs */
  726. : "i" (ASI_INTR_RECEIVE), "i" (ASI_INTR_R)
  727. : "g1", "g2");
  728. }
  729. void notrace init_irqwork_curcpu(void)
  730. {
  731. int cpu = hard_smp_processor_id();
  732. trap_block[cpu].irq_worklist_pa = 0UL;
  733. }
  734. /* Please be very careful with register_one_mondo() and
  735. * sun4v_register_mondo_queues().
  736. *
  737. * On SMP this gets invoked from the CPU trampoline before
  738. * the cpu has fully taken over the trap table from OBP,
  739. * and it's kernel stack + %g6 thread register state is
  740. * not fully cooked yet.
  741. *
  742. * Therefore you cannot make any OBP calls, not even prom_printf,
  743. * from these two routines.
  744. */
  745. static void __cpuinit register_one_mondo(unsigned long paddr, unsigned long type, unsigned long qmask)
  746. {
  747. unsigned long num_entries = (qmask + 1) / 64;
  748. unsigned long status;
  749. status = sun4v_cpu_qconf(type, paddr, num_entries);
  750. if (status != HV_EOK) {
  751. prom_printf("SUN4V: sun4v_cpu_qconf(%lu:%lx:%lu) failed, "
  752. "err %lu\n", type, paddr, num_entries, status);
  753. prom_halt();
  754. }
  755. }
  756. void __cpuinit notrace sun4v_register_mondo_queues(int this_cpu)
  757. {
  758. struct trap_per_cpu *tb = &trap_block[this_cpu];
  759. register_one_mondo(tb->cpu_mondo_pa, HV_CPU_QUEUE_CPU_MONDO,
  760. tb->cpu_mondo_qmask);
  761. register_one_mondo(tb->dev_mondo_pa, HV_CPU_QUEUE_DEVICE_MONDO,
  762. tb->dev_mondo_qmask);
  763. register_one_mondo(tb->resum_mondo_pa, HV_CPU_QUEUE_RES_ERROR,
  764. tb->resum_qmask);
  765. register_one_mondo(tb->nonresum_mondo_pa, HV_CPU_QUEUE_NONRES_ERROR,
  766. tb->nonresum_qmask);
  767. }
  768. static void __init alloc_one_mondo(unsigned long *pa_ptr, unsigned long qmask)
  769. {
  770. unsigned long size = PAGE_ALIGN(qmask + 1);
  771. void *p = __alloc_bootmem(size, size, 0);
  772. if (!p) {
  773. prom_printf("SUN4V: Error, cannot allocate mondo queue.\n");
  774. prom_halt();
  775. }
  776. *pa_ptr = __pa(p);
  777. }
  778. static void __init alloc_one_kbuf(unsigned long *pa_ptr, unsigned long qmask)
  779. {
  780. unsigned long size = PAGE_ALIGN(qmask + 1);
  781. void *p = __alloc_bootmem(size, size, 0);
  782. if (!p) {
  783. prom_printf("SUN4V: Error, cannot allocate kbuf page.\n");
  784. prom_halt();
  785. }
  786. *pa_ptr = __pa(p);
  787. }
  788. static void __init init_cpu_send_mondo_info(struct trap_per_cpu *tb)
  789. {
  790. #ifdef CONFIG_SMP
  791. void *page;
  792. BUILD_BUG_ON((NR_CPUS * sizeof(u16)) > (PAGE_SIZE - 64));
  793. page = alloc_bootmem_pages(PAGE_SIZE);
  794. if (!page) {
  795. prom_printf("SUN4V: Error, cannot allocate cpu mondo page.\n");
  796. prom_halt();
  797. }
  798. tb->cpu_mondo_block_pa = __pa(page);
  799. tb->cpu_list_pa = __pa(page + 64);
  800. #endif
  801. }
  802. /* Allocate mondo and error queues for all possible cpus. */
  803. static void __init sun4v_init_mondo_queues(void)
  804. {
  805. int cpu;
  806. for_each_possible_cpu(cpu) {
  807. struct trap_per_cpu *tb = &trap_block[cpu];
  808. alloc_one_mondo(&tb->cpu_mondo_pa, tb->cpu_mondo_qmask);
  809. alloc_one_mondo(&tb->dev_mondo_pa, tb->dev_mondo_qmask);
  810. alloc_one_mondo(&tb->resum_mondo_pa, tb->resum_qmask);
  811. alloc_one_kbuf(&tb->resum_kernel_buf_pa, tb->resum_qmask);
  812. alloc_one_mondo(&tb->nonresum_mondo_pa, tb->nonresum_qmask);
  813. alloc_one_kbuf(&tb->nonresum_kernel_buf_pa,
  814. tb->nonresum_qmask);
  815. }
  816. }
  817. static void __init init_send_mondo_info(void)
  818. {
  819. int cpu;
  820. for_each_possible_cpu(cpu) {
  821. struct trap_per_cpu *tb = &trap_block[cpu];
  822. init_cpu_send_mondo_info(tb);
  823. }
  824. }
  825. static struct irqaction timer_irq_action = {
  826. .name = "timer",
  827. };
  828. /* Only invoked on boot processor. */
  829. void __init init_IRQ(void)
  830. {
  831. unsigned long size;
  832. map_prom_timers();
  833. kill_prom_timer();
  834. size = sizeof(struct ino_bucket) * NUM_IVECS;
  835. ivector_table = alloc_bootmem(size);
  836. if (!ivector_table) {
  837. prom_printf("Fatal error, cannot allocate ivector_table\n");
  838. prom_halt();
  839. }
  840. __flush_dcache_range((unsigned long) ivector_table,
  841. ((unsigned long) ivector_table) + size);
  842. ivector_table_pa = __pa(ivector_table);
  843. if (tlb_type == hypervisor)
  844. sun4v_init_mondo_queues();
  845. init_send_mondo_info();
  846. if (tlb_type == hypervisor) {
  847. /* Load up the boot cpu's entries. */
  848. sun4v_register_mondo_queues(hard_smp_processor_id());
  849. }
  850. /* We need to clear any IRQ's pending in the soft interrupt
  851. * registers, a spurious one could be left around from the
  852. * PROM timer which we just disabled.
  853. */
  854. clear_softint(get_softint());
  855. /* Now that ivector table is initialized, it is safe
  856. * to receive IRQ vector traps. We will normally take
  857. * one or two right now, in case some device PROM used
  858. * to boot us wants to speak to us. We just ignore them.
  859. */
  860. __asm__ __volatile__("rdpr %%pstate, %%g1\n\t"
  861. "or %%g1, %0, %%g1\n\t"
  862. "wrpr %%g1, 0x0, %%pstate"
  863. : /* No outputs */
  864. : "i" (PSTATE_IE)
  865. : "g1");
  866. irq_desc[0].action = &timer_irq_action;
  867. }