head_64.S 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925
  1. /* head.S: Initial boot code for the Sparc64 port of Linux.
  2. *
  3. * Copyright (C) 1996, 1997, 2007 David S. Miller (davem@davemloft.net)
  4. * Copyright (C) 1996 David Sitsky (David.Sitsky@anu.edu.au)
  5. * Copyright (C) 1997, 1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  6. * Copyright (C) 1997 Miguel de Icaza (miguel@nuclecu.unam.mx)
  7. */
  8. #include <linux/version.h>
  9. #include <linux/errno.h>
  10. #include <linux/threads.h>
  11. #include <linux/init.h>
  12. #include <linux/linkage.h>
  13. #include <asm/thread_info.h>
  14. #include <asm/asi.h>
  15. #include <asm/pstate.h>
  16. #include <asm/ptrace.h>
  17. #include <asm/spitfire.h>
  18. #include <asm/page.h>
  19. #include <asm/pgtable.h>
  20. #include <asm/errno.h>
  21. #include <asm/signal.h>
  22. #include <asm/processor.h>
  23. #include <asm/lsu.h>
  24. #include <asm/dcr.h>
  25. #include <asm/dcu.h>
  26. #include <asm/head.h>
  27. #include <asm/ttable.h>
  28. #include <asm/mmu.h>
  29. #include <asm/cpudata.h>
  30. #include <asm/pil.h>
  31. #include <asm/estate.h>
  32. #include <asm/sfafsr.h>
  33. #include <asm/unistd.h>
  34. /* This section from from _start to sparc64_boot_end should fit into
  35. * 0x0000000000404000 to 0x0000000000408000.
  36. */
  37. .text
  38. .globl start, _start, stext, _stext
  39. _start:
  40. start:
  41. _stext:
  42. stext:
  43. ! 0x0000000000404000
  44. b sparc64_boot
  45. flushw /* Flush register file. */
  46. /* This stuff has to be in sync with SILO and other potential boot loaders
  47. * Fields should be kept upward compatible and whenever any change is made,
  48. * HdrS version should be incremented.
  49. */
  50. .global root_flags, ram_flags, root_dev
  51. .global sparc_ramdisk_image, sparc_ramdisk_size
  52. .global sparc_ramdisk_image64
  53. .ascii "HdrS"
  54. .word LINUX_VERSION_CODE
  55. /* History:
  56. *
  57. * 0x0300 : Supports being located at other than 0x4000
  58. * 0x0202 : Supports kernel params string
  59. * 0x0201 : Supports reboot_command
  60. */
  61. .half 0x0301 /* HdrS version */
  62. root_flags:
  63. .half 1
  64. root_dev:
  65. .half 0
  66. ram_flags:
  67. .half 0
  68. sparc_ramdisk_image:
  69. .word 0
  70. sparc_ramdisk_size:
  71. .word 0
  72. .xword reboot_command
  73. .xword bootstr_info
  74. sparc_ramdisk_image64:
  75. .xword 0
  76. .word _end
  77. /* PROM cif handler code address is in %o4. */
  78. sparc64_boot:
  79. mov %o4, %l7
  80. /* We need to remap the kernel. Use position independant
  81. * code to remap us to KERNBASE.
  82. *
  83. * SILO can invoke us with 32-bit address masking enabled,
  84. * so make sure that's clear.
  85. */
  86. rdpr %pstate, %g1
  87. andn %g1, PSTATE_AM, %g1
  88. wrpr %g1, 0x0, %pstate
  89. ba,a,pt %xcc, 1f
  90. .globl prom_finddev_name, prom_chosen_path, prom_root_node
  91. .globl prom_getprop_name, prom_mmu_name, prom_peer_name
  92. .globl prom_callmethod_name, prom_translate_name, prom_root_compatible
  93. .globl prom_map_name, prom_unmap_name, prom_mmu_ihandle_cache
  94. .globl prom_boot_mapped_pc, prom_boot_mapping_mode
  95. .globl prom_boot_mapping_phys_high, prom_boot_mapping_phys_low
  96. .globl prom_compatible_name, prom_cpu_path, prom_cpu_compatible
  97. .globl is_sun4v, sun4v_chip_type, prom_set_trap_table_name
  98. prom_peer_name:
  99. .asciz "peer"
  100. prom_compatible_name:
  101. .asciz "compatible"
  102. prom_finddev_name:
  103. .asciz "finddevice"
  104. prom_chosen_path:
  105. .asciz "/chosen"
  106. prom_cpu_path:
  107. .asciz "/cpu"
  108. prom_getprop_name:
  109. .asciz "getprop"
  110. prom_mmu_name:
  111. .asciz "mmu"
  112. prom_callmethod_name:
  113. .asciz "call-method"
  114. prom_translate_name:
  115. .asciz "translate"
  116. prom_map_name:
  117. .asciz "map"
  118. prom_unmap_name:
  119. .asciz "unmap"
  120. prom_set_trap_table_name:
  121. .asciz "SUNW,set-trap-table"
  122. prom_sun4v_name:
  123. .asciz "sun4v"
  124. prom_niagara_prefix:
  125. .asciz "SUNW,UltraSPARC-T"
  126. .align 4
  127. prom_root_compatible:
  128. .skip 64
  129. prom_cpu_compatible:
  130. .skip 64
  131. prom_root_node:
  132. .word 0
  133. prom_mmu_ihandle_cache:
  134. .word 0
  135. prom_boot_mapped_pc:
  136. .word 0
  137. prom_boot_mapping_mode:
  138. .word 0
  139. .align 8
  140. prom_boot_mapping_phys_high:
  141. .xword 0
  142. prom_boot_mapping_phys_low:
  143. .xword 0
  144. is_sun4v:
  145. .word 0
  146. sun4v_chip_type:
  147. .word SUN4V_CHIP_INVALID
  148. 1:
  149. rd %pc, %l0
  150. mov (1b - prom_peer_name), %l1
  151. sub %l0, %l1, %l1
  152. mov 0, %l2
  153. /* prom_root_node = prom_peer(0) */
  154. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "peer"
  155. mov 1, %l3
  156. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 1
  157. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  158. stx %l2, [%sp + 2047 + 128 + 0x18] ! arg1, 0
  159. stx %g0, [%sp + 2047 + 128 + 0x20] ! ret1
  160. call %l7
  161. add %sp, (2047 + 128), %o0 ! argument array
  162. ldx [%sp + 2047 + 128 + 0x20], %l4 ! prom root node
  163. mov (1b - prom_root_node), %l1
  164. sub %l0, %l1, %l1
  165. stw %l4, [%l1]
  166. mov (1b - prom_getprop_name), %l1
  167. mov (1b - prom_compatible_name), %l2
  168. mov (1b - prom_root_compatible), %l5
  169. sub %l0, %l1, %l1
  170. sub %l0, %l2, %l2
  171. sub %l0, %l5, %l5
  172. /* prom_getproperty(prom_root_node, "compatible",
  173. * &prom_root_compatible, 64)
  174. */
  175. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "getprop"
  176. mov 4, %l3
  177. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 4
  178. mov 1, %l3
  179. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  180. stx %l4, [%sp + 2047 + 128 + 0x18] ! arg1, prom_root_node
  181. stx %l2, [%sp + 2047 + 128 + 0x20] ! arg2, "compatible"
  182. stx %l5, [%sp + 2047 + 128 + 0x28] ! arg3, &prom_root_compatible
  183. mov 64, %l3
  184. stx %l3, [%sp + 2047 + 128 + 0x30] ! arg4, size
  185. stx %g0, [%sp + 2047 + 128 + 0x38] ! ret1
  186. call %l7
  187. add %sp, (2047 + 128), %o0 ! argument array
  188. mov (1b - prom_finddev_name), %l1
  189. mov (1b - prom_chosen_path), %l2
  190. mov (1b - prom_boot_mapped_pc), %l3
  191. sub %l0, %l1, %l1
  192. sub %l0, %l2, %l2
  193. sub %l0, %l3, %l3
  194. stw %l0, [%l3]
  195. sub %sp, (192 + 128), %sp
  196. /* chosen_node = prom_finddevice("/chosen") */
  197. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "finddevice"
  198. mov 1, %l3
  199. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 1
  200. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  201. stx %l2, [%sp + 2047 + 128 + 0x18] ! arg1, "/chosen"
  202. stx %g0, [%sp + 2047 + 128 + 0x20] ! ret1
  203. call %l7
  204. add %sp, (2047 + 128), %o0 ! argument array
  205. ldx [%sp + 2047 + 128 + 0x20], %l4 ! chosen device node
  206. mov (1b - prom_getprop_name), %l1
  207. mov (1b - prom_mmu_name), %l2
  208. mov (1b - prom_mmu_ihandle_cache), %l5
  209. sub %l0, %l1, %l1
  210. sub %l0, %l2, %l2
  211. sub %l0, %l5, %l5
  212. /* prom_mmu_ihandle_cache = prom_getint(chosen_node, "mmu") */
  213. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "getprop"
  214. mov 4, %l3
  215. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 4
  216. mov 1, %l3
  217. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  218. stx %l4, [%sp + 2047 + 128 + 0x18] ! arg1, chosen_node
  219. stx %l2, [%sp + 2047 + 128 + 0x20] ! arg2, "mmu"
  220. stx %l5, [%sp + 2047 + 128 + 0x28] ! arg3, &prom_mmu_ihandle_cache
  221. mov 4, %l3
  222. stx %l3, [%sp + 2047 + 128 + 0x30] ! arg4, sizeof(arg3)
  223. stx %g0, [%sp + 2047 + 128 + 0x38] ! ret1
  224. call %l7
  225. add %sp, (2047 + 128), %o0 ! argument array
  226. mov (1b - prom_callmethod_name), %l1
  227. mov (1b - prom_translate_name), %l2
  228. sub %l0, %l1, %l1
  229. sub %l0, %l2, %l2
  230. lduw [%l5], %l5 ! prom_mmu_ihandle_cache
  231. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "call-method"
  232. mov 3, %l3
  233. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 3
  234. mov 5, %l3
  235. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 5
  236. stx %l2, [%sp + 2047 + 128 + 0x18] ! arg1: "translate"
  237. stx %l5, [%sp + 2047 + 128 + 0x20] ! arg2: prom_mmu_ihandle_cache
  238. /* PAGE align */
  239. srlx %l0, 13, %l3
  240. sllx %l3, 13, %l3
  241. stx %l3, [%sp + 2047 + 128 + 0x28] ! arg3: vaddr, our PC
  242. stx %g0, [%sp + 2047 + 128 + 0x30] ! res1
  243. stx %g0, [%sp + 2047 + 128 + 0x38] ! res2
  244. stx %g0, [%sp + 2047 + 128 + 0x40] ! res3
  245. stx %g0, [%sp + 2047 + 128 + 0x48] ! res4
  246. stx %g0, [%sp + 2047 + 128 + 0x50] ! res5
  247. call %l7
  248. add %sp, (2047 + 128), %o0 ! argument array
  249. ldx [%sp + 2047 + 128 + 0x40], %l1 ! translation mode
  250. mov (1b - prom_boot_mapping_mode), %l4
  251. sub %l0, %l4, %l4
  252. stw %l1, [%l4]
  253. mov (1b - prom_boot_mapping_phys_high), %l4
  254. sub %l0, %l4, %l4
  255. ldx [%sp + 2047 + 128 + 0x48], %l2 ! physaddr high
  256. stx %l2, [%l4 + 0x0]
  257. ldx [%sp + 2047 + 128 + 0x50], %l3 ! physaddr low
  258. /* 4MB align */
  259. srlx %l3, 22, %l3
  260. sllx %l3, 22, %l3
  261. stx %l3, [%l4 + 0x8]
  262. /* Leave service as-is, "call-method" */
  263. mov 7, %l3
  264. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 7
  265. mov 1, %l3
  266. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  267. mov (1b - prom_map_name), %l3
  268. sub %l0, %l3, %l3
  269. stx %l3, [%sp + 2047 + 128 + 0x18] ! arg1: "map"
  270. /* Leave arg2 as-is, prom_mmu_ihandle_cache */
  271. mov -1, %l3
  272. stx %l3, [%sp + 2047 + 128 + 0x28] ! arg3: mode (-1 default)
  273. /* 4MB align the kernel image size. */
  274. set (_end - KERNBASE), %l3
  275. set ((4 * 1024 * 1024) - 1), %l4
  276. add %l3, %l4, %l3
  277. andn %l3, %l4, %l3
  278. stx %l3, [%sp + 2047 + 128 + 0x30] ! arg4: roundup(ksize, 4MB)
  279. sethi %hi(KERNBASE), %l3
  280. stx %l3, [%sp + 2047 + 128 + 0x38] ! arg5: vaddr (KERNBASE)
  281. stx %g0, [%sp + 2047 + 128 + 0x40] ! arg6: empty
  282. mov (1b - prom_boot_mapping_phys_low), %l3
  283. sub %l0, %l3, %l3
  284. ldx [%l3], %l3
  285. stx %l3, [%sp + 2047 + 128 + 0x48] ! arg7: phys addr
  286. call %l7
  287. add %sp, (2047 + 128), %o0 ! argument array
  288. add %sp, (192 + 128), %sp
  289. sethi %hi(prom_root_compatible), %g1
  290. or %g1, %lo(prom_root_compatible), %g1
  291. sethi %hi(prom_sun4v_name), %g7
  292. or %g7, %lo(prom_sun4v_name), %g7
  293. mov 5, %g3
  294. 90: ldub [%g7], %g2
  295. ldub [%g1], %g4
  296. cmp %g2, %g4
  297. bne,pn %icc, 80f
  298. add %g7, 1, %g7
  299. subcc %g3, 1, %g3
  300. bne,pt %xcc, 90b
  301. add %g1, 1, %g1
  302. sethi %hi(is_sun4v), %g1
  303. or %g1, %lo(is_sun4v), %g1
  304. mov 1, %g7
  305. stw %g7, [%g1]
  306. /* cpu_node = prom_finddevice("/cpu") */
  307. mov (1b - prom_finddev_name), %l1
  308. mov (1b - prom_cpu_path), %l2
  309. sub %l0, %l1, %l1
  310. sub %l0, %l2, %l2
  311. sub %sp, (192 + 128), %sp
  312. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "finddevice"
  313. mov 1, %l3
  314. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 1
  315. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  316. stx %l2, [%sp + 2047 + 128 + 0x18] ! arg1, "/cpu"
  317. stx %g0, [%sp + 2047 + 128 + 0x20] ! ret1
  318. call %l7
  319. add %sp, (2047 + 128), %o0 ! argument array
  320. ldx [%sp + 2047 + 128 + 0x20], %l4 ! cpu device node
  321. mov (1b - prom_getprop_name), %l1
  322. mov (1b - prom_compatible_name), %l2
  323. mov (1b - prom_cpu_compatible), %l5
  324. sub %l0, %l1, %l1
  325. sub %l0, %l2, %l2
  326. sub %l0, %l5, %l5
  327. /* prom_getproperty(cpu_node, "compatible",
  328. * &prom_cpu_compatible, 64)
  329. */
  330. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "getprop"
  331. mov 4, %l3
  332. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 4
  333. mov 1, %l3
  334. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  335. stx %l4, [%sp + 2047 + 128 + 0x18] ! arg1, cpu_node
  336. stx %l2, [%sp + 2047 + 128 + 0x20] ! arg2, "compatible"
  337. stx %l5, [%sp + 2047 + 128 + 0x28] ! arg3, &prom_cpu_compatible
  338. mov 64, %l3
  339. stx %l3, [%sp + 2047 + 128 + 0x30] ! arg4, size
  340. stx %g0, [%sp + 2047 + 128 + 0x38] ! ret1
  341. call %l7
  342. add %sp, (2047 + 128), %o0 ! argument array
  343. add %sp, (192 + 128), %sp
  344. sethi %hi(prom_cpu_compatible), %g1
  345. or %g1, %lo(prom_cpu_compatible), %g1
  346. sethi %hi(prom_niagara_prefix), %g7
  347. or %g7, %lo(prom_niagara_prefix), %g7
  348. mov 17, %g3
  349. 90: ldub [%g7], %g2
  350. ldub [%g1], %g4
  351. cmp %g2, %g4
  352. bne,pn %icc, 4f
  353. add %g7, 1, %g7
  354. subcc %g3, 1, %g3
  355. bne,pt %xcc, 90b
  356. add %g1, 1, %g1
  357. sethi %hi(prom_cpu_compatible), %g1
  358. or %g1, %lo(prom_cpu_compatible), %g1
  359. ldub [%g1 + 17], %g2
  360. cmp %g2, '1'
  361. be,pt %xcc, 5f
  362. mov SUN4V_CHIP_NIAGARA1, %g4
  363. cmp %g2, '2'
  364. be,pt %xcc, 5f
  365. mov SUN4V_CHIP_NIAGARA2, %g4
  366. 4:
  367. mov SUN4V_CHIP_UNKNOWN, %g4
  368. 5: sethi %hi(sun4v_chip_type), %g2
  369. or %g2, %lo(sun4v_chip_type), %g2
  370. stw %g4, [%g2]
  371. 80:
  372. BRANCH_IF_SUN4V(g1, jump_to_sun4u_init)
  373. BRANCH_IF_CHEETAH_BASE(g1,g7,cheetah_boot)
  374. BRANCH_IF_CHEETAH_PLUS_OR_FOLLOWON(g1,g7,cheetah_plus_boot)
  375. ba,pt %xcc, spitfire_boot
  376. nop
  377. cheetah_plus_boot:
  378. /* Preserve OBP chosen DCU and DCR register settings. */
  379. ba,pt %xcc, cheetah_generic_boot
  380. nop
  381. cheetah_boot:
  382. mov DCR_BPE | DCR_RPE | DCR_SI | DCR_IFPOE | DCR_MS, %g1
  383. wr %g1, %asr18
  384. sethi %uhi(DCU_ME|DCU_RE|DCU_HPE|DCU_SPE|DCU_SL|DCU_WE), %g7
  385. or %g7, %ulo(DCU_ME|DCU_RE|DCU_HPE|DCU_SPE|DCU_SL|DCU_WE), %g7
  386. sllx %g7, 32, %g7
  387. or %g7, DCU_DM | DCU_IM | DCU_DC | DCU_IC, %g7
  388. stxa %g7, [%g0] ASI_DCU_CONTROL_REG
  389. membar #Sync
  390. cheetah_generic_boot:
  391. mov TSB_EXTENSION_P, %g3
  392. stxa %g0, [%g3] ASI_DMMU
  393. stxa %g0, [%g3] ASI_IMMU
  394. membar #Sync
  395. mov TSB_EXTENSION_S, %g3
  396. stxa %g0, [%g3] ASI_DMMU
  397. membar #Sync
  398. mov TSB_EXTENSION_N, %g3
  399. stxa %g0, [%g3] ASI_DMMU
  400. stxa %g0, [%g3] ASI_IMMU
  401. membar #Sync
  402. ba,a,pt %xcc, jump_to_sun4u_init
  403. spitfire_boot:
  404. /* Typically PROM has already enabled both MMU's and both on-chip
  405. * caches, but we do it here anyway just to be paranoid.
  406. */
  407. mov (LSU_CONTROL_IC|LSU_CONTROL_DC|LSU_CONTROL_IM|LSU_CONTROL_DM), %g1
  408. stxa %g1, [%g0] ASI_LSU_CONTROL
  409. membar #Sync
  410. jump_to_sun4u_init:
  411. /*
  412. * Make sure we are in privileged mode, have address masking,
  413. * using the ordinary globals and have enabled floating
  414. * point.
  415. *
  416. * Again, typically PROM has left %pil at 13 or similar, and
  417. * (PSTATE_PRIV | PSTATE_PEF | PSTATE_IE) in %pstate.
  418. */
  419. wrpr %g0, (PSTATE_PRIV|PSTATE_PEF|PSTATE_IE), %pstate
  420. wr %g0, 0, %fprs
  421. set sun4u_init, %g2
  422. jmpl %g2 + %g0, %g0
  423. nop
  424. .section .text.init.refok
  425. sun4u_init:
  426. BRANCH_IF_SUN4V(g1, sun4v_init)
  427. /* Set ctx 0 */
  428. mov PRIMARY_CONTEXT, %g7
  429. stxa %g0, [%g7] ASI_DMMU
  430. membar #Sync
  431. mov SECONDARY_CONTEXT, %g7
  432. stxa %g0, [%g7] ASI_DMMU
  433. membar #Sync
  434. ba,pt %xcc, sun4u_continue
  435. nop
  436. sun4v_init:
  437. /* Set ctx 0 */
  438. mov PRIMARY_CONTEXT, %g7
  439. stxa %g0, [%g7] ASI_MMU
  440. membar #Sync
  441. mov SECONDARY_CONTEXT, %g7
  442. stxa %g0, [%g7] ASI_MMU
  443. membar #Sync
  444. ba,pt %xcc, niagara_tlb_fixup
  445. nop
  446. sun4u_continue:
  447. BRANCH_IF_ANY_CHEETAH(g1, g7, cheetah_tlb_fixup)
  448. ba,pt %xcc, spitfire_tlb_fixup
  449. nop
  450. niagara_tlb_fixup:
  451. mov 3, %g2 /* Set TLB type to hypervisor. */
  452. sethi %hi(tlb_type), %g1
  453. stw %g2, [%g1 + %lo(tlb_type)]
  454. /* Patch copy/clear ops. */
  455. sethi %hi(sun4v_chip_type), %g1
  456. lduw [%g1 + %lo(sun4v_chip_type)], %g1
  457. cmp %g1, SUN4V_CHIP_NIAGARA1
  458. be,pt %xcc, niagara_patch
  459. cmp %g1, SUN4V_CHIP_NIAGARA2
  460. be,pt %xcc, niagara2_patch
  461. nop
  462. call generic_patch_copyops
  463. nop
  464. call generic_patch_bzero
  465. nop
  466. call generic_patch_pageops
  467. nop
  468. ba,a,pt %xcc, 80f
  469. niagara2_patch:
  470. call niagara2_patch_copyops
  471. nop
  472. call niagara_patch_bzero
  473. nop
  474. call niagara2_patch_pageops
  475. nop
  476. ba,a,pt %xcc, 80f
  477. niagara_patch:
  478. call niagara_patch_copyops
  479. nop
  480. call niagara_patch_bzero
  481. nop
  482. call niagara_patch_pageops
  483. nop
  484. 80:
  485. /* Patch TLB/cache ops. */
  486. call hypervisor_patch_cachetlbops
  487. nop
  488. ba,pt %xcc, tlb_fixup_done
  489. nop
  490. cheetah_tlb_fixup:
  491. mov 2, %g2 /* Set TLB type to cheetah+. */
  492. BRANCH_IF_CHEETAH_PLUS_OR_FOLLOWON(g1,g7,1f)
  493. mov 1, %g2 /* Set TLB type to cheetah. */
  494. 1: sethi %hi(tlb_type), %g1
  495. stw %g2, [%g1 + %lo(tlb_type)]
  496. /* Patch copy/page operations to cheetah optimized versions. */
  497. call cheetah_patch_copyops
  498. nop
  499. call cheetah_patch_copy_page
  500. nop
  501. call cheetah_patch_cachetlbops
  502. nop
  503. ba,pt %xcc, tlb_fixup_done
  504. nop
  505. spitfire_tlb_fixup:
  506. /* Set TLB type to spitfire. */
  507. mov 0, %g2
  508. sethi %hi(tlb_type), %g1
  509. stw %g2, [%g1 + %lo(tlb_type)]
  510. tlb_fixup_done:
  511. sethi %hi(init_thread_union), %g6
  512. or %g6, %lo(init_thread_union), %g6
  513. ldx [%g6 + TI_TASK], %g4
  514. mov %sp, %l6
  515. wr %g0, ASI_P, %asi
  516. mov 1, %g1
  517. sllx %g1, THREAD_SHIFT, %g1
  518. sub %g1, (STACKFRAME_SZ + STACK_BIAS), %g1
  519. add %g6, %g1, %sp
  520. mov 0, %fp
  521. /* Set per-cpu pointer initially to zero, this makes
  522. * the boot-cpu use the in-kernel-image per-cpu areas
  523. * before setup_per_cpu_area() is invoked.
  524. */
  525. clr %g5
  526. wrpr %g0, 0, %wstate
  527. wrpr %g0, 0x0, %tl
  528. /* Clear the bss */
  529. sethi %hi(__bss_start), %o0
  530. or %o0, %lo(__bss_start), %o0
  531. sethi %hi(_end), %o1
  532. or %o1, %lo(_end), %o1
  533. call __bzero
  534. sub %o1, %o0, %o1
  535. #ifdef CONFIG_LOCKDEP
  536. /* We have this call this super early, as even prom_init can grab
  537. * spinlocks and thus call into the lockdep code.
  538. */
  539. call lockdep_init
  540. nop
  541. #endif
  542. mov %l6, %o1 ! OpenPROM stack
  543. call prom_init
  544. mov %l7, %o0 ! OpenPROM cif handler
  545. /* Initialize current_thread_info()->cpu as early as possible.
  546. * In order to do that accurately we have to patch up the get_cpuid()
  547. * assembler sequences. And that, in turn, requires that we know
  548. * if we are on a Starfire box or not. While we're here, patch up
  549. * the sun4v sequences as well.
  550. */
  551. call check_if_starfire
  552. nop
  553. call per_cpu_patch
  554. nop
  555. call sun4v_patch
  556. nop
  557. #ifdef CONFIG_SMP
  558. call hard_smp_processor_id
  559. nop
  560. cmp %o0, NR_CPUS
  561. blu,pt %xcc, 1f
  562. nop
  563. call boot_cpu_id_too_large
  564. nop
  565. /* Not reached... */
  566. 1:
  567. /* If we boot on a non-zero cpu, all of the per-cpu
  568. * variable references we make before setting up the
  569. * per-cpu areas will use a bogus offset. Put a
  570. * compensating factor into __per_cpu_base to handle
  571. * this cleanly.
  572. *
  573. * What the per-cpu code calculates is:
  574. *
  575. * __per_cpu_base + (cpu << __per_cpu_shift)
  576. *
  577. * These two variables are zero initially, so to
  578. * make it all cancel out to zero we need to put
  579. * "0 - (cpu << 0)" into __per_cpu_base so that the
  580. * above formula evaluates to zero.
  581. *
  582. * We cannot even perform a printk() until this stuff
  583. * is setup as that calls cpu_clock() which uses
  584. * per-cpu variables.
  585. */
  586. sub %g0, %o0, %o1
  587. sethi %hi(__per_cpu_base), %o2
  588. stx %o1, [%o2 + %lo(__per_cpu_base)]
  589. #else
  590. mov 0, %o0
  591. #endif
  592. sth %o0, [%g6 + TI_CPU]
  593. call prom_init_report
  594. nop
  595. /* Off we go.... */
  596. call start_kernel
  597. nop
  598. /* Not reached... */
  599. .previous
  600. /* This is meant to allow the sharing of this code between
  601. * boot processor invocation (via setup_tba() below) and
  602. * secondary processor startup (via trampoline.S). The
  603. * former does use this code, the latter does not yet due
  604. * to some complexities. That should be fixed up at some
  605. * point.
  606. *
  607. * There used to be enormous complexity wrt. transferring
  608. * over from the firmware's trap table to the Linux kernel's.
  609. * For example, there was a chicken & egg problem wrt. building
  610. * the OBP page tables, yet needing to be on the Linux kernel
  611. * trap table (to translate PAGE_OFFSET addresses) in order to
  612. * do that.
  613. *
  614. * We now handle OBP tlb misses differently, via linear lookups
  615. * into the prom_trans[] array. So that specific problem no
  616. * longer exists. Yet, unfortunately there are still some issues
  617. * preventing trampoline.S from using this code... ho hum.
  618. */
  619. .globl setup_trap_table
  620. setup_trap_table:
  621. save %sp, -192, %sp
  622. /* Force interrupts to be disabled. */
  623. rdpr %pstate, %l0
  624. andn %l0, PSTATE_IE, %o1
  625. wrpr %o1, 0x0, %pstate
  626. rdpr %pil, %l1
  627. wrpr %g0, PIL_NORMAL_MAX, %pil
  628. /* Make the firmware call to jump over to the Linux trap table. */
  629. sethi %hi(is_sun4v), %o0
  630. lduw [%o0 + %lo(is_sun4v)], %o0
  631. brz,pt %o0, 1f
  632. nop
  633. TRAP_LOAD_TRAP_BLOCK(%g2, %g3)
  634. add %g2, TRAP_PER_CPU_FAULT_INFO, %g2
  635. stxa %g2, [%g0] ASI_SCRATCHPAD
  636. /* Compute physical address:
  637. *
  638. * paddr = kern_base + (mmfsa_vaddr - KERNBASE)
  639. */
  640. sethi %hi(KERNBASE), %g3
  641. sub %g2, %g3, %g2
  642. sethi %hi(kern_base), %g3
  643. ldx [%g3 + %lo(kern_base)], %g3
  644. add %g2, %g3, %o1
  645. sethi %hi(sparc64_ttable_tl0), %o0
  646. set prom_set_trap_table_name, %g2
  647. stx %g2, [%sp + 2047 + 128 + 0x00]
  648. mov 2, %g2
  649. stx %g2, [%sp + 2047 + 128 + 0x08]
  650. mov 0, %g2
  651. stx %g2, [%sp + 2047 + 128 + 0x10]
  652. stx %o0, [%sp + 2047 + 128 + 0x18]
  653. stx %o1, [%sp + 2047 + 128 + 0x20]
  654. sethi %hi(p1275buf), %g2
  655. or %g2, %lo(p1275buf), %g2
  656. ldx [%g2 + 0x08], %o1
  657. call %o1
  658. add %sp, (2047 + 128), %o0
  659. ba,pt %xcc, 2f
  660. nop
  661. 1: sethi %hi(sparc64_ttable_tl0), %o0
  662. set prom_set_trap_table_name, %g2
  663. stx %g2, [%sp + 2047 + 128 + 0x00]
  664. mov 1, %g2
  665. stx %g2, [%sp + 2047 + 128 + 0x08]
  666. mov 0, %g2
  667. stx %g2, [%sp + 2047 + 128 + 0x10]
  668. stx %o0, [%sp + 2047 + 128 + 0x18]
  669. sethi %hi(p1275buf), %g2
  670. or %g2, %lo(p1275buf), %g2
  671. ldx [%g2 + 0x08], %o1
  672. call %o1
  673. add %sp, (2047 + 128), %o0
  674. /* Start using proper page size encodings in ctx register. */
  675. 2: sethi %hi(sparc64_kern_pri_context), %g3
  676. ldx [%g3 + %lo(sparc64_kern_pri_context)], %g2
  677. mov PRIMARY_CONTEXT, %g1
  678. 661: stxa %g2, [%g1] ASI_DMMU
  679. .section .sun4v_1insn_patch, "ax"
  680. .word 661b
  681. stxa %g2, [%g1] ASI_MMU
  682. .previous
  683. membar #Sync
  684. BRANCH_IF_SUN4V(o2, 1f)
  685. /* Kill PROM timer */
  686. sethi %hi(0x80000000), %o2
  687. sllx %o2, 32, %o2
  688. wr %o2, 0, %tick_cmpr
  689. BRANCH_IF_ANY_CHEETAH(o2, o3, 1f)
  690. ba,pt %xcc, 2f
  691. nop
  692. /* Disable STICK_INT interrupts. */
  693. 1:
  694. sethi %hi(0x80000000), %o2
  695. sllx %o2, 32, %o2
  696. wr %o2, %asr25
  697. 2:
  698. wrpr %g0, %g0, %wstate
  699. call init_irqwork_curcpu
  700. nop
  701. /* Now we can restore interrupt state. */
  702. wrpr %l0, 0, %pstate
  703. wrpr %l1, 0x0, %pil
  704. ret
  705. restore
  706. .globl setup_tba
  707. setup_tba:
  708. save %sp, -192, %sp
  709. /* The boot processor is the only cpu which invokes this
  710. * routine, the other cpus set things up via trampoline.S.
  711. * So save the OBP trap table address here.
  712. */
  713. rdpr %tba, %g7
  714. sethi %hi(prom_tba), %o1
  715. or %o1, %lo(prom_tba), %o1
  716. stx %g7, [%o1]
  717. call setup_trap_table
  718. nop
  719. ret
  720. restore
  721. sparc64_boot_end:
  722. #include "etrap_64.S"
  723. #include "rtrap_64.S"
  724. #include "winfixup.S"
  725. #include "fpu_traps.S"
  726. #include "ivec.S"
  727. #include "getsetcc.S"
  728. #include "utrap.S"
  729. #include "spiterrs.S"
  730. #include "cherrs.S"
  731. #include "misctrap.S"
  732. #include "syscalls.S"
  733. #include "helpers.S"
  734. #include "hvcalls.S"
  735. #include "sun4v_tlb_miss.S"
  736. #include "sun4v_ivec.S"
  737. #include "ktlb.S"
  738. #include "tsb.S"
  739. /*
  740. * The following skip makes sure the trap table in ttable.S is aligned
  741. * on a 32K boundary as required by the v9 specs for TBA register.
  742. *
  743. * We align to a 32K boundary, then we have the 32K kernel TSB,
  744. * the 64K kernel 4MB TSB, and then the 32K aligned trap table.
  745. */
  746. 1:
  747. .skip 0x4000 + _start - 1b
  748. ! 0x0000000000408000
  749. .globl swapper_tsb
  750. swapper_tsb:
  751. .skip (32 * 1024)
  752. .globl swapper_4m_tsb
  753. swapper_4m_tsb:
  754. .skip (64 * 1024)
  755. ! 0x0000000000420000
  756. /* Some care needs to be exercised if you try to move the
  757. * location of the trap table relative to other things. For
  758. * one thing there are br* instructions in some of the
  759. * trap table entires which branch back to code in ktlb.S
  760. * Those instructions can only handle a signed 16-bit
  761. * displacement.
  762. *
  763. * There is a binutils bug (bugzilla #4558) which causes
  764. * the relocation overflow checks for such instructions to
  765. * not be done correctly. So bintuils will not notice the
  766. * error and will instead write junk into the relocation and
  767. * you'll have an unbootable kernel.
  768. */
  769. #include "ttable.S"
  770. ! 0x0000000000428000
  771. #include "systbls_64.S"
  772. .data
  773. .align 8
  774. .globl prom_tba, tlb_type
  775. prom_tba: .xword 0
  776. tlb_type: .word 0 /* Must NOT end up in BSS */
  777. .section ".fixup",#alloc,#execinstr
  778. .globl __ret_efault, __retl_efault, __ret_one, __retl_one
  779. ENTRY(__ret_efault)
  780. ret
  781. restore %g0, -EFAULT, %o0
  782. ENDPROC(__ret_efault)
  783. ENTRY(__retl_efault)
  784. retl
  785. mov -EFAULT, %o0
  786. ENDPROC(__retl_efault)
  787. ENTRY(__retl_one)
  788. retl
  789. mov 1, %o0
  790. ENDPROC(__retl_one)
  791. ENTRY(__ret_one_asi)
  792. wr %g0, ASI_AIUS, %asi
  793. ret
  794. restore %g0, 1, %o0
  795. ENDPROC(__ret_one_asi)
  796. ENTRY(__retl_one_asi)
  797. wr %g0, ASI_AIUS, %asi
  798. retl
  799. mov 1, %o0
  800. ENDPROC(__retl_one_asi)
  801. ENTRY(__retl_o1)
  802. retl
  803. mov %o1, %o0
  804. ENDPROC(__retl_o1)