atomic_32.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163
  1. /* atomic.h: These still suck, but the I-cache hit rate is higher.
  2. *
  3. * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
  4. * Copyright (C) 2000 Anton Blanchard (anton@linuxcare.com.au)
  5. * Copyright (C) 2007 Kyle McMartin (kyle@parisc-linux.org)
  6. *
  7. * Additions by Keith M Wesolowski (wesolows@foobazco.org) based
  8. * on asm-parisc/atomic.h Copyright (C) 2000 Philipp Rumpf <prumpf@tux.org>.
  9. */
  10. #ifndef __ARCH_SPARC_ATOMIC__
  11. #define __ARCH_SPARC_ATOMIC__
  12. #include <linux/types.h>
  13. #ifdef __KERNEL__
  14. #define ATOMIC_INIT(i) { (i) }
  15. extern int __atomic_add_return(int, atomic_t *);
  16. extern int atomic_cmpxchg(atomic_t *, int, int);
  17. #define atomic_xchg(v, new) (xchg(&((v)->counter), new))
  18. extern int atomic_add_unless(atomic_t *, int, int);
  19. extern void atomic_set(atomic_t *, int);
  20. #define atomic_read(v) ((v)->counter)
  21. #define atomic_add(i, v) ((void)__atomic_add_return( (int)(i), (v)))
  22. #define atomic_sub(i, v) ((void)__atomic_add_return(-(int)(i), (v)))
  23. #define atomic_inc(v) ((void)__atomic_add_return( 1, (v)))
  24. #define atomic_dec(v) ((void)__atomic_add_return( -1, (v)))
  25. #define atomic_add_return(i, v) (__atomic_add_return( (int)(i), (v)))
  26. #define atomic_sub_return(i, v) (__atomic_add_return(-(int)(i), (v)))
  27. #define atomic_inc_return(v) (__atomic_add_return( 1, (v)))
  28. #define atomic_dec_return(v) (__atomic_add_return( -1, (v)))
  29. #define atomic_add_negative(a, v) (atomic_add_return((a), (v)) < 0)
  30. /*
  31. * atomic_inc_and_test - increment and test
  32. * @v: pointer of type atomic_t
  33. *
  34. * Atomically increments @v by 1
  35. * and returns true if the result is zero, or false for all
  36. * other cases.
  37. */
  38. #define atomic_inc_and_test(v) (atomic_inc_return(v) == 0)
  39. #define atomic_dec_and_test(v) (atomic_dec_return(v) == 0)
  40. #define atomic_sub_and_test(i, v) (atomic_sub_return(i, v) == 0)
  41. #define atomic_inc_not_zero(v) atomic_add_unless((v), 1, 0)
  42. /* This is the old 24-bit implementation. It's still used internally
  43. * by some sparc-specific code, notably the semaphore implementation.
  44. */
  45. typedef struct { volatile int counter; } atomic24_t;
  46. #ifndef CONFIG_SMP
  47. #define ATOMIC24_INIT(i) { (i) }
  48. #define atomic24_read(v) ((v)->counter)
  49. #define atomic24_set(v, i) (((v)->counter) = i)
  50. #else
  51. /* We do the bulk of the actual work out of line in two common
  52. * routines in assembler, see arch/sparc/lib/atomic.S for the
  53. * "fun" details.
  54. *
  55. * For SMP the trick is you embed the spin lock byte within
  56. * the word, use the low byte so signedness is easily retained
  57. * via a quick arithmetic shift. It looks like this:
  58. *
  59. * ----------------------------------------
  60. * | signed 24-bit counter value | lock | atomic_t
  61. * ----------------------------------------
  62. * 31 8 7 0
  63. */
  64. #define ATOMIC24_INIT(i) { ((i) << 8) }
  65. static inline int atomic24_read(const atomic24_t *v)
  66. {
  67. int ret = v->counter;
  68. while(ret & 0xff)
  69. ret = v->counter;
  70. return ret >> 8;
  71. }
  72. #define atomic24_set(v, i) (((v)->counter) = ((i) << 8))
  73. #endif
  74. static inline int __atomic24_add(int i, atomic24_t *v)
  75. {
  76. register volatile int *ptr asm("g1");
  77. register int increment asm("g2");
  78. register int tmp1 asm("g3");
  79. register int tmp2 asm("g4");
  80. register int tmp3 asm("g7");
  81. ptr = &v->counter;
  82. increment = i;
  83. __asm__ __volatile__(
  84. "mov %%o7, %%g4\n\t"
  85. "call ___atomic24_add\n\t"
  86. " add %%o7, 8, %%o7\n"
  87. : "=&r" (increment), "=r" (tmp1), "=r" (tmp2), "=r" (tmp3)
  88. : "0" (increment), "r" (ptr)
  89. : "memory", "cc");
  90. return increment;
  91. }
  92. static inline int __atomic24_sub(int i, atomic24_t *v)
  93. {
  94. register volatile int *ptr asm("g1");
  95. register int increment asm("g2");
  96. register int tmp1 asm("g3");
  97. register int tmp2 asm("g4");
  98. register int tmp3 asm("g7");
  99. ptr = &v->counter;
  100. increment = i;
  101. __asm__ __volatile__(
  102. "mov %%o7, %%g4\n\t"
  103. "call ___atomic24_sub\n\t"
  104. " add %%o7, 8, %%o7\n"
  105. : "=&r" (increment), "=r" (tmp1), "=r" (tmp2), "=r" (tmp3)
  106. : "0" (increment), "r" (ptr)
  107. : "memory", "cc");
  108. return increment;
  109. }
  110. #define atomic24_add(i, v) ((void)__atomic24_add((i), (v)))
  111. #define atomic24_sub(i, v) ((void)__atomic24_sub((i), (v)))
  112. #define atomic24_dec_return(v) __atomic24_sub(1, (v))
  113. #define atomic24_inc_return(v) __atomic24_add(1, (v))
  114. #define atomic24_sub_and_test(i, v) (__atomic24_sub((i), (v)) == 0)
  115. #define atomic24_dec_and_test(v) (__atomic24_sub(1, (v)) == 0)
  116. #define atomic24_inc(v) ((void)__atomic24_add(1, (v)))
  117. #define atomic24_dec(v) ((void)__atomic24_sub(1, (v)))
  118. #define atomic24_add_negative(i, v) (__atomic24_add((i), (v)) < 0)
  119. /* Atomic operations are already serializing */
  120. #define smp_mb__before_atomic_dec() barrier()
  121. #define smp_mb__after_atomic_dec() barrier()
  122. #define smp_mb__before_atomic_inc() barrier()
  123. #define smp_mb__after_atomic_inc() barrier()
  124. #endif /* !(__KERNEL__) */
  125. #include <asm-generic/atomic.h>
  126. #endif /* !(__ARCH_SPARC_ATOMIC__) */