tlb-sh4.c 2.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798
  1. /*
  2. * arch/sh/mm/tlb-sh4.c
  3. *
  4. * SH-4 specific TLB operations
  5. *
  6. * Copyright (C) 1999 Niibe Yutaka
  7. * Copyright (C) 2002 - 2007 Paul Mundt
  8. *
  9. * Released under the terms of the GNU GPL v2.0.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/mm.h>
  13. #include <linux/io.h>
  14. #include <asm/system.h>
  15. #include <asm/mmu_context.h>
  16. #include <asm/cacheflush.h>
  17. void update_mmu_cache(struct vm_area_struct * vma,
  18. unsigned long address, pte_t pte)
  19. {
  20. unsigned long flags;
  21. unsigned long pteval;
  22. unsigned long vpn;
  23. /* Ptrace may call this routine. */
  24. if (vma && current->active_mm != vma->vm_mm)
  25. return;
  26. #ifndef CONFIG_CACHE_OFF
  27. {
  28. unsigned long pfn = pte_pfn(pte);
  29. if (pfn_valid(pfn)) {
  30. struct page *page = pfn_to_page(pfn);
  31. if (!test_bit(PG_mapped, &page->flags)) {
  32. unsigned long phys = pte_val(pte) & PTE_PHYS_MASK;
  33. __flush_wback_region((void *)P1SEGADDR(phys),
  34. PAGE_SIZE);
  35. __set_bit(PG_mapped, &page->flags);
  36. }
  37. }
  38. }
  39. #endif
  40. local_irq_save(flags);
  41. /* Set PTEH register */
  42. vpn = (address & MMU_VPN_MASK) | get_asid();
  43. ctrl_outl(vpn, MMU_PTEH);
  44. pteval = pte.pte_low;
  45. /* Set PTEA register */
  46. #ifdef CONFIG_X2TLB
  47. /*
  48. * For the extended mode TLB this is trivial, only the ESZ and
  49. * EPR bits need to be written out to PTEA, with the remainder of
  50. * the protection bits (with the exception of the compat-mode SZ
  51. * and PR bits, which are cleared) being written out in PTEL.
  52. */
  53. ctrl_outl(pte.pte_high, MMU_PTEA);
  54. #else
  55. if (cpu_data->flags & CPU_HAS_PTEA)
  56. /* TODO: make this look less hacky */
  57. ctrl_outl(((pteval >> 28) & 0xe) | (pteval & 0x1), MMU_PTEA);
  58. #endif
  59. /* Set PTEL register */
  60. pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */
  61. #ifdef CONFIG_CACHE_WRITETHROUGH
  62. pteval |= _PAGE_WT;
  63. #endif
  64. /* conveniently, we want all the software flags to be 0 anyway */
  65. ctrl_outl(pteval, MMU_PTEL);
  66. /* Load the TLB */
  67. asm volatile("ldtlb": /* no output */ : /* no input */ : "memory");
  68. local_irq_restore(flags);
  69. }
  70. void __uses_jump_to_uncached local_flush_tlb_one(unsigned long asid,
  71. unsigned long page)
  72. {
  73. unsigned long addr, data;
  74. /*
  75. * NOTE: PTEH.ASID should be set to this MM
  76. * _AND_ we need to write ASID to the array.
  77. *
  78. * It would be simple if we didn't need to set PTEH.ASID...
  79. */
  80. addr = MMU_UTLB_ADDRESS_ARRAY | MMU_PAGE_ASSOC_BIT;
  81. data = page | asid; /* VALID bit is off */
  82. jump_to_uncached();
  83. ctrl_outl(data, addr);
  84. back_to_cached();
  85. }