setup-sh7760.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. /*
  2. * SH7760 Setup
  3. *
  4. * Copyright (C) 2006 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. #include <linux/io.h>
  15. enum {
  16. UNUSED = 0,
  17. /* interrupt sources */
  18. IRL0, IRL1, IRL2, IRL3,
  19. HUDI, GPIOI,
  20. DMAC_DMTE0, DMAC_DMTE1, DMAC_DMTE2, DMAC_DMTE3,
  21. DMAC_DMTE4, DMAC_DMTE5, DMAC_DMTE6, DMAC_DMTE7,
  22. DMAC_DMAE,
  23. IRQ4, IRQ5, IRQ6, IRQ7,
  24. HCAN20, HCAN21,
  25. SSI0, SSI1,
  26. HAC0, HAC1,
  27. I2C0, I2C1,
  28. USB, LCDC,
  29. DMABRG0, DMABRG1, DMABRG2,
  30. SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI,
  31. SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI,
  32. SCIF2_ERI, SCIF2_RXI, SCIF2_BRI, SCIF2_TXI,
  33. SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI,
  34. HSPI,
  35. MMCIF0, MMCIF1, MMCIF2, MMCIF3,
  36. MFI, ADC, CMT,
  37. TMU0, TMU1, TMU2_TUNI, TMU2_TICPI,
  38. WDT,
  39. REF_RCMI, REF_ROVI,
  40. /* interrupt groups */
  41. DMAC, DMABRG, SCIF0, SCIF1, SCIF2, SIM, MMCIF, TMU2, REF,
  42. };
  43. static struct intc_vect vectors[] __initdata = {
  44. INTC_VECT(HUDI, 0x600), INTC_VECT(GPIOI, 0x620),
  45. INTC_VECT(DMAC_DMTE0, 0x640), INTC_VECT(DMAC_DMTE1, 0x660),
  46. INTC_VECT(DMAC_DMTE2, 0x680), INTC_VECT(DMAC_DMTE3, 0x6a0),
  47. INTC_VECT(DMAC_DMTE4, 0x780), INTC_VECT(DMAC_DMTE5, 0x7a0),
  48. INTC_VECT(DMAC_DMTE6, 0x7c0), INTC_VECT(DMAC_DMTE7, 0x7e0),
  49. INTC_VECT(DMAC_DMAE, 0x6c0),
  50. INTC_VECT(IRQ4, 0x800), INTC_VECT(IRQ5, 0x820),
  51. INTC_VECT(IRQ6, 0x840), INTC_VECT(IRQ6, 0x860),
  52. INTC_VECT(HCAN20, 0x900), INTC_VECT(HCAN21, 0x920),
  53. INTC_VECT(SSI0, 0x940), INTC_VECT(SSI1, 0x960),
  54. INTC_VECT(HAC0, 0x980), INTC_VECT(HAC1, 0x9a0),
  55. INTC_VECT(I2C0, 0x9c0), INTC_VECT(I2C1, 0x9e0),
  56. INTC_VECT(USB, 0xa00), INTC_VECT(LCDC, 0xa20),
  57. INTC_VECT(DMABRG0, 0xa80), INTC_VECT(DMABRG1, 0xaa0),
  58. INTC_VECT(DMABRG2, 0xac0),
  59. INTC_VECT(SCIF0_ERI, 0x880), INTC_VECT(SCIF0_RXI, 0x8a0),
  60. INTC_VECT(SCIF0_BRI, 0x8c0), INTC_VECT(SCIF0_TXI, 0x8e0),
  61. INTC_VECT(SCIF1_ERI, 0xb00), INTC_VECT(SCIF1_RXI, 0xb20),
  62. INTC_VECT(SCIF1_BRI, 0xb40), INTC_VECT(SCIF1_TXI, 0xb60),
  63. INTC_VECT(SCIF2_ERI, 0xb80), INTC_VECT(SCIF2_RXI, 0xba0),
  64. INTC_VECT(SCIF2_BRI, 0xbc0), INTC_VECT(SCIF2_TXI, 0xbe0),
  65. INTC_VECT(SIM_ERI, 0xc00), INTC_VECT(SIM_RXI, 0xc20),
  66. INTC_VECT(SIM_TXI, 0xc40), INTC_VECT(SIM_TEI, 0xc60),
  67. INTC_VECT(HSPI, 0xc80),
  68. INTC_VECT(MMCIF0, 0xd00), INTC_VECT(MMCIF1, 0xd20),
  69. INTC_VECT(MMCIF2, 0xd40), INTC_VECT(MMCIF3, 0xd60),
  70. INTC_VECT(MFI, 0xe80), /* 0xf80 according to data sheet */
  71. INTC_VECT(ADC, 0xf80), INTC_VECT(CMT, 0xfa0),
  72. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  73. INTC_VECT(TMU2_TUNI, 0x440), INTC_VECT(TMU2_TICPI, 0x460),
  74. INTC_VECT(WDT, 0x560),
  75. INTC_VECT(REF_RCMI, 0x580), INTC_VECT(REF_ROVI, 0x5a0),
  76. };
  77. static struct intc_group groups[] __initdata = {
  78. INTC_GROUP(DMAC, DMAC_DMTE0, DMAC_DMTE1, DMAC_DMTE2,
  79. DMAC_DMTE3, DMAC_DMTE4, DMAC_DMTE5,
  80. DMAC_DMTE6, DMAC_DMTE7, DMAC_DMAE),
  81. INTC_GROUP(DMABRG, DMABRG0, DMABRG1, DMABRG2),
  82. INTC_GROUP(SCIF0, SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI),
  83. INTC_GROUP(SCIF1, SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI),
  84. INTC_GROUP(SCIF2, SCIF2_ERI, SCIF2_RXI, SCIF2_BRI, SCIF2_TXI),
  85. INTC_GROUP(SIM, SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI),
  86. INTC_GROUP(MMCIF, MMCIF0, MMCIF1, MMCIF2, MMCIF3),
  87. INTC_GROUP(TMU2, TMU2_TUNI, TMU2_TICPI),
  88. INTC_GROUP(REF, REF_RCMI, REF_ROVI),
  89. };
  90. static struct intc_mask_reg mask_registers[] __initdata = {
  91. { 0xfe080040, 0xfe080060, 32, /* INTMSK00 / INTMSKCLR00 */
  92. { IRQ4, IRQ5, IRQ6, IRQ7, 0, 0, HCAN20, HCAN21,
  93. SSI0, SSI1, HAC0, HAC1, I2C0, I2C1, USB, LCDC,
  94. 0, DMABRG0, DMABRG1, DMABRG2,
  95. SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI,
  96. SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI,
  97. SCIF2_ERI, SCIF2_RXI, SCIF2_BRI, SCIF2_TXI, } },
  98. { 0xfe080044, 0xfe080064, 32, /* INTMSK04 / INTMSKCLR04 */
  99. { 0, 0, 0, 0, 0, 0, 0, 0,
  100. SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI,
  101. HSPI, MMCIF0, MMCIF1, MMCIF2,
  102. MMCIF3, 0, 0, 0, 0, 0, 0, 0,
  103. 0, MFI, 0, 0, 0, 0, ADC, CMT, } },
  104. };
  105. static struct intc_prio_reg prio_registers[] __initdata = {
  106. { 0xffd00004, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2 } },
  107. { 0xffd00008, 0, 16, 4, /* IPRB */ { WDT, REF, 0, 0 } },
  108. { 0xffd0000c, 0, 16, 4, /* IPRC */ { GPIOI, DMAC, 0, HUDI } },
  109. { 0xffd00010, 0, 16, 4, /* IPRD */ { IRL0, IRL1, IRL2, IRL3 } },
  110. { 0xfe080000, 0, 32, 4, /* INTPRI00 */ { IRQ4, IRQ5, IRQ6, IRQ7 } },
  111. { 0xfe080004, 0, 32, 4, /* INTPRI04 */ { HCAN20, HCAN21, SSI0, SSI1,
  112. HAC0, HAC1, I2C0, I2C1 } },
  113. { 0xfe080008, 0, 32, 4, /* INTPRI08 */ { USB, LCDC, DMABRG, SCIF0,
  114. SCIF1, SCIF2, SIM, HSPI } },
  115. { 0xfe08000c, 0, 32, 4, /* INTPRI0C */ { 0, 0, MMCIF, 0,
  116. MFI, 0, ADC, CMT } },
  117. };
  118. static DECLARE_INTC_DESC(intc_desc, "sh7760", vectors, groups,
  119. mask_registers, prio_registers, NULL);
  120. static struct intc_vect vectors_irq[] __initdata = {
  121. INTC_VECT(IRL0, 0x240), INTC_VECT(IRL1, 0x2a0),
  122. INTC_VECT(IRL2, 0x300), INTC_VECT(IRL3, 0x360),
  123. };
  124. static DECLARE_INTC_DESC(intc_desc_irq, "sh7760-irq", vectors_irq, groups,
  125. mask_registers, prio_registers, NULL);
  126. static struct plat_sci_port sci_platform_data[] = {
  127. {
  128. .mapbase = 0xfe600000,
  129. .flags = UPF_BOOT_AUTOCONF,
  130. .type = PORT_SCIF,
  131. .irqs = { 52, 53, 55, 54 },
  132. }, {
  133. .mapbase = 0xfe610000,
  134. .flags = UPF_BOOT_AUTOCONF,
  135. .type = PORT_SCIF,
  136. .irqs = { 72, 73, 75, 74 },
  137. }, {
  138. .mapbase = 0xfe620000,
  139. .flags = UPF_BOOT_AUTOCONF,
  140. .type = PORT_SCIF,
  141. .irqs = { 76, 77, 79, 78 },
  142. }, {
  143. .mapbase = 0xfe480000,
  144. .flags = UPF_BOOT_AUTOCONF,
  145. .type = PORT_SCI,
  146. .irqs = { 80, 81, 82, 0 },
  147. }, {
  148. .flags = 0,
  149. }
  150. };
  151. static struct platform_device sci_device = {
  152. .name = "sh-sci",
  153. .id = -1,
  154. .dev = {
  155. .platform_data = sci_platform_data,
  156. },
  157. };
  158. static struct platform_device *sh7760_devices[] __initdata = {
  159. &sci_device,
  160. };
  161. static int __init sh7760_devices_setup(void)
  162. {
  163. return platform_add_devices(sh7760_devices,
  164. ARRAY_SIZE(sh7760_devices));
  165. }
  166. __initcall(sh7760_devices_setup);
  167. #define INTC_ICR 0xffd00000UL
  168. #define INTC_ICR_IRLM (1 << 7)
  169. void __init plat_irq_setup_pins(int mode)
  170. {
  171. switch (mode) {
  172. case IRQ_MODE_IRQ:
  173. ctrl_outw(ctrl_inw(INTC_ICR) | INTC_ICR_IRLM, INTC_ICR);
  174. register_intc_controller(&intc_desc_irq);
  175. break;
  176. default:
  177. BUG();
  178. }
  179. }
  180. void __init plat_irq_setup(void)
  181. {
  182. register_intc_controller(&intc_desc);
  183. }