fsl_pci.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565
  1. /*
  2. * MPC83xx/85xx/86xx PCI/PCIE support routing.
  3. *
  4. * Copyright 2007-2009 Freescale Semiconductor, Inc.
  5. * Copyright 2008-2009 MontaVista Software, Inc.
  6. *
  7. * Initial author: Xianghua Xiao <x.xiao@freescale.com>
  8. * Recode: ZHANG WEI <wei.zhang@freescale.com>
  9. * Rewrite the routing for Frescale PCI and PCI Express
  10. * Roy Zang <tie-fei.zang@freescale.com>
  11. * MPC83xx PCI-Express support:
  12. * Tony Li <tony.li@freescale.com>
  13. * Anton Vorontsov <avorontsov@ru.mvista.com>
  14. *
  15. * This program is free software; you can redistribute it and/or modify it
  16. * under the terms of the GNU General Public License as published by the
  17. * Free Software Foundation; either version 2 of the License, or (at your
  18. * option) any later version.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/pci.h>
  22. #include <linux/delay.h>
  23. #include <linux/string.h>
  24. #include <linux/init.h>
  25. #include <linux/bootmem.h>
  26. #include <asm/io.h>
  27. #include <asm/prom.h>
  28. #include <asm/pci-bridge.h>
  29. #include <asm/machdep.h>
  30. #include <sysdev/fsl_soc.h>
  31. #include <sysdev/fsl_pci.h>
  32. static int fsl_pcie_bus_fixup;
  33. static void __init quirk_fsl_pcie_header(struct pci_dev *dev)
  34. {
  35. /* if we aren't a PCIe don't bother */
  36. if (!pci_find_capability(dev, PCI_CAP_ID_EXP))
  37. return;
  38. dev->class = PCI_CLASS_BRIDGE_PCI << 8;
  39. fsl_pcie_bus_fixup = 1;
  40. return;
  41. }
  42. static int __init fsl_pcie_check_link(struct pci_controller *hose)
  43. {
  44. u32 val;
  45. early_read_config_dword(hose, 0, 0, PCIE_LTSSM, &val);
  46. if (val < PCIE_LTSSM_L0)
  47. return 1;
  48. return 0;
  49. }
  50. #if defined(CONFIG_PPC_85xx) || defined(CONFIG_PPC_86xx)
  51. static int __init setup_one_atmu(struct ccsr_pci __iomem *pci,
  52. unsigned int index, const struct resource *res,
  53. resource_size_t offset)
  54. {
  55. resource_size_t pci_addr = res->start - offset;
  56. resource_size_t phys_addr = res->start;
  57. resource_size_t size = res->end - res->start + 1;
  58. u32 flags = 0x80044000; /* enable & mem R/W */
  59. unsigned int i;
  60. pr_debug("PCI MEM resource start 0x%016llx, size 0x%016llx.\n",
  61. (u64)res->start, (u64)size);
  62. if (res->flags & IORESOURCE_PREFETCH)
  63. flags |= 0x10000000; /* enable relaxed ordering */
  64. for (i = 0; size > 0; i++) {
  65. unsigned int bits = min(__ilog2(size),
  66. __ffs(pci_addr | phys_addr));
  67. if (index + i >= 5)
  68. return -1;
  69. out_be32(&pci->pow[index + i].potar, pci_addr >> 12);
  70. out_be32(&pci->pow[index + i].potear, (u64)pci_addr >> 44);
  71. out_be32(&pci->pow[index + i].powbar, phys_addr >> 12);
  72. out_be32(&pci->pow[index + i].powar, flags | (bits - 1));
  73. pci_addr += (resource_size_t)1U << bits;
  74. phys_addr += (resource_size_t)1U << bits;
  75. size -= (resource_size_t)1U << bits;
  76. }
  77. return i;
  78. }
  79. /* atmu setup for fsl pci/pcie controller */
  80. static void __init setup_pci_atmu(struct pci_controller *hose,
  81. struct resource *rsrc)
  82. {
  83. struct ccsr_pci __iomem *pci;
  84. int i, j, n;
  85. pr_debug("PCI memory map start 0x%016llx, size 0x%016llx\n",
  86. (u64)rsrc->start, (u64)rsrc->end - (u64)rsrc->start + 1);
  87. pci = ioremap(rsrc->start, rsrc->end - rsrc->start + 1);
  88. if (!pci) {
  89. dev_err(hose->parent, "Unable to map ATMU registers\n");
  90. return;
  91. }
  92. /* Disable all windows (except powar0 since it's ignored) */
  93. for(i = 1; i < 5; i++)
  94. out_be32(&pci->pow[i].powar, 0);
  95. for(i = 0; i < 3; i++)
  96. out_be32(&pci->piw[i].piwar, 0);
  97. /* Setup outbound MEM window */
  98. for(i = 0, j = 1; i < 3; i++) {
  99. if (!(hose->mem_resources[i].flags & IORESOURCE_MEM))
  100. continue;
  101. n = setup_one_atmu(pci, j, &hose->mem_resources[i],
  102. hose->pci_mem_offset);
  103. if (n < 0 || j >= 5) {
  104. pr_err("Ran out of outbound PCI ATMUs for resource %d!\n", i);
  105. hose->mem_resources[i].flags |= IORESOURCE_DISABLED;
  106. } else
  107. j += n;
  108. }
  109. /* Setup outbound IO window */
  110. if (hose->io_resource.flags & IORESOURCE_IO) {
  111. if (j >= 5) {
  112. pr_err("Ran out of outbound PCI ATMUs for IO resource\n");
  113. } else {
  114. pr_debug("PCI IO resource start 0x%016llx, size 0x%016llx, "
  115. "phy base 0x%016llx.\n",
  116. (u64)hose->io_resource.start,
  117. (u64)hose->io_resource.end - (u64)hose->io_resource.start + 1,
  118. (u64)hose->io_base_phys);
  119. out_be32(&pci->pow[j].potar, (hose->io_resource.start >> 12));
  120. out_be32(&pci->pow[j].potear, 0);
  121. out_be32(&pci->pow[j].powbar, (hose->io_base_phys >> 12));
  122. /* Enable, IO R/W */
  123. out_be32(&pci->pow[j].powar, 0x80088000
  124. | (__ilog2(hose->io_resource.end
  125. - hose->io_resource.start + 1) - 1));
  126. }
  127. }
  128. /* Setup 2G inbound Memory Window @ 1 */
  129. out_be32(&pci->piw[2].pitar, 0x00000000);
  130. out_be32(&pci->piw[2].piwbar,0x00000000);
  131. out_be32(&pci->piw[2].piwar, PIWAR_2G);
  132. iounmap(pci);
  133. }
  134. static void __init setup_pci_cmd(struct pci_controller *hose)
  135. {
  136. u16 cmd;
  137. int cap_x;
  138. early_read_config_word(hose, 0, 0, PCI_COMMAND, &cmd);
  139. cmd |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY
  140. | PCI_COMMAND_IO;
  141. early_write_config_word(hose, 0, 0, PCI_COMMAND, cmd);
  142. cap_x = early_find_capability(hose, 0, 0, PCI_CAP_ID_PCIX);
  143. if (cap_x) {
  144. int pci_x_cmd = cap_x + PCI_X_CMD;
  145. cmd = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
  146. | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
  147. early_write_config_word(hose, 0, 0, pci_x_cmd, cmd);
  148. } else {
  149. early_write_config_byte(hose, 0, 0, PCI_LATENCY_TIMER, 0x80);
  150. }
  151. }
  152. static void __init setup_pci_pcsrbar(struct pci_controller *hose)
  153. {
  154. #ifdef CONFIG_PCI_MSI
  155. phys_addr_t immr_base;
  156. immr_base = get_immrbase();
  157. early_write_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, immr_base);
  158. #endif
  159. }
  160. void fsl_pcibios_fixup_bus(struct pci_bus *bus)
  161. {
  162. struct pci_controller *hose = (struct pci_controller *) bus->sysdata;
  163. int i;
  164. if ((bus->parent == hose->bus) &&
  165. ((fsl_pcie_bus_fixup &&
  166. early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) ||
  167. (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK)))
  168. {
  169. for (i = 0; i < 4; ++i) {
  170. struct resource *res = bus->resource[i];
  171. struct resource *par = bus->parent->resource[i];
  172. if (res) {
  173. res->start = 0;
  174. res->end = 0;
  175. res->flags = 0;
  176. }
  177. if (res && par) {
  178. res->start = par->start;
  179. res->end = par->end;
  180. res->flags = par->flags;
  181. }
  182. }
  183. }
  184. }
  185. int __init fsl_add_bridge(struct device_node *dev, int is_primary)
  186. {
  187. int len;
  188. struct pci_controller *hose;
  189. struct resource rsrc;
  190. const int *bus_range;
  191. pr_debug("Adding PCI host bridge %s\n", dev->full_name);
  192. /* Fetch host bridge registers address */
  193. if (of_address_to_resource(dev, 0, &rsrc)) {
  194. printk(KERN_WARNING "Can't get pci register base!");
  195. return -ENOMEM;
  196. }
  197. /* Get bus range if any */
  198. bus_range = of_get_property(dev, "bus-range", &len);
  199. if (bus_range == NULL || len < 2 * sizeof(int))
  200. printk(KERN_WARNING "Can't get bus-range for %s, assume"
  201. " bus 0\n", dev->full_name);
  202. ppc_pci_add_flags(PPC_PCI_REASSIGN_ALL_BUS);
  203. hose = pcibios_alloc_controller(dev);
  204. if (!hose)
  205. return -ENOMEM;
  206. hose->first_busno = bus_range ? bus_range[0] : 0x0;
  207. hose->last_busno = bus_range ? bus_range[1] : 0xff;
  208. setup_indirect_pci(hose, rsrc.start, rsrc.start + 0x4,
  209. PPC_INDIRECT_TYPE_BIG_ENDIAN);
  210. setup_pci_cmd(hose);
  211. /* check PCI express link status */
  212. if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
  213. hose->indirect_type |= PPC_INDIRECT_TYPE_EXT_REG |
  214. PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS;
  215. if (fsl_pcie_check_link(hose))
  216. hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
  217. }
  218. printk(KERN_INFO "Found FSL PCI host bridge at 0x%016llx. "
  219. "Firmware bus number: %d->%d\n",
  220. (unsigned long long)rsrc.start, hose->first_busno,
  221. hose->last_busno);
  222. pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
  223. hose, hose->cfg_addr, hose->cfg_data);
  224. /* Interpret the "ranges" property */
  225. /* This also maps the I/O region and sets isa_io/mem_base */
  226. pci_process_bridge_OF_ranges(hose, dev, is_primary);
  227. /* Setup PEX window registers */
  228. setup_pci_atmu(hose, &rsrc);
  229. /* Setup PEXCSRBAR */
  230. setup_pci_pcsrbar(hose);
  231. return 0;
  232. }
  233. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8548E, quirk_fsl_pcie_header);
  234. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8548, quirk_fsl_pcie_header);
  235. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8543E, quirk_fsl_pcie_header);
  236. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8543, quirk_fsl_pcie_header);
  237. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8547E, quirk_fsl_pcie_header);
  238. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8545E, quirk_fsl_pcie_header);
  239. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8545, quirk_fsl_pcie_header);
  240. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8568E, quirk_fsl_pcie_header);
  241. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8568, quirk_fsl_pcie_header);
  242. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8567E, quirk_fsl_pcie_header);
  243. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8567, quirk_fsl_pcie_header);
  244. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8533E, quirk_fsl_pcie_header);
  245. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8533, quirk_fsl_pcie_header);
  246. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8544E, quirk_fsl_pcie_header);
  247. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8544, quirk_fsl_pcie_header);
  248. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8572E, quirk_fsl_pcie_header);
  249. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8572, quirk_fsl_pcie_header);
  250. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8536E, quirk_fsl_pcie_header);
  251. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8536, quirk_fsl_pcie_header);
  252. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8641, quirk_fsl_pcie_header);
  253. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8641D, quirk_fsl_pcie_header);
  254. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8610, quirk_fsl_pcie_header);
  255. #endif /* CONFIG_PPC_85xx || CONFIG_PPC_86xx */
  256. #if defined(CONFIG_PPC_83xx) || defined(CONFIG_PPC_MPC512x)
  257. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8314E, quirk_fsl_pcie_header);
  258. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8314, quirk_fsl_pcie_header);
  259. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8315E, quirk_fsl_pcie_header);
  260. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8315, quirk_fsl_pcie_header);
  261. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8377E, quirk_fsl_pcie_header);
  262. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8377, quirk_fsl_pcie_header);
  263. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8378E, quirk_fsl_pcie_header);
  264. DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8378, quirk_fsl_pcie_header);
  265. struct mpc83xx_pcie_priv {
  266. void __iomem *cfg_type0;
  267. void __iomem *cfg_type1;
  268. u32 dev_base;
  269. };
  270. /*
  271. * With the convention of u-boot, the PCIE outbound window 0 serves
  272. * as configuration transactions outbound.
  273. */
  274. #define PEX_OUTWIN0_BAR 0xCA4
  275. #define PEX_OUTWIN0_TAL 0xCA8
  276. #define PEX_OUTWIN0_TAH 0xCAC
  277. static int mpc83xx_pcie_exclude_device(struct pci_bus *bus, unsigned int devfn)
  278. {
  279. struct pci_controller *hose = bus->sysdata;
  280. if (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK)
  281. return PCIBIOS_DEVICE_NOT_FOUND;
  282. /*
  283. * Workaround for the HW bug: for Type 0 configure transactions the
  284. * PCI-E controller does not check the device number bits and just
  285. * assumes that the device number bits are 0.
  286. */
  287. if (bus->number == hose->first_busno ||
  288. bus->primary == hose->first_busno) {
  289. if (devfn & 0xf8)
  290. return PCIBIOS_DEVICE_NOT_FOUND;
  291. }
  292. if (ppc_md.pci_exclude_device) {
  293. if (ppc_md.pci_exclude_device(hose, bus->number, devfn))
  294. return PCIBIOS_DEVICE_NOT_FOUND;
  295. }
  296. return PCIBIOS_SUCCESSFUL;
  297. }
  298. static void __iomem *mpc83xx_pcie_remap_cfg(struct pci_bus *bus,
  299. unsigned int devfn, int offset)
  300. {
  301. struct pci_controller *hose = bus->sysdata;
  302. struct mpc83xx_pcie_priv *pcie = hose->dn->data;
  303. u8 bus_no = bus->number - hose->first_busno;
  304. u32 dev_base = bus_no << 24 | devfn << 16;
  305. int ret;
  306. ret = mpc83xx_pcie_exclude_device(bus, devfn);
  307. if (ret)
  308. return NULL;
  309. offset &= 0xfff;
  310. /* Type 0 */
  311. if (bus->number == hose->first_busno)
  312. return pcie->cfg_type0 + offset;
  313. if (pcie->dev_base == dev_base)
  314. goto mapped;
  315. out_le32(pcie->cfg_type0 + PEX_OUTWIN0_TAL, dev_base);
  316. pcie->dev_base = dev_base;
  317. mapped:
  318. return pcie->cfg_type1 + offset;
  319. }
  320. static int mpc83xx_pcie_read_config(struct pci_bus *bus, unsigned int devfn,
  321. int offset, int len, u32 *val)
  322. {
  323. void __iomem *cfg_addr;
  324. cfg_addr = mpc83xx_pcie_remap_cfg(bus, devfn, offset);
  325. if (!cfg_addr)
  326. return PCIBIOS_DEVICE_NOT_FOUND;
  327. switch (len) {
  328. case 1:
  329. *val = in_8(cfg_addr);
  330. break;
  331. case 2:
  332. *val = in_le16(cfg_addr);
  333. break;
  334. default:
  335. *val = in_le32(cfg_addr);
  336. break;
  337. }
  338. return PCIBIOS_SUCCESSFUL;
  339. }
  340. static int mpc83xx_pcie_write_config(struct pci_bus *bus, unsigned int devfn,
  341. int offset, int len, u32 val)
  342. {
  343. void __iomem *cfg_addr;
  344. cfg_addr = mpc83xx_pcie_remap_cfg(bus, devfn, offset);
  345. if (!cfg_addr)
  346. return PCIBIOS_DEVICE_NOT_FOUND;
  347. switch (len) {
  348. case 1:
  349. out_8(cfg_addr, val);
  350. break;
  351. case 2:
  352. out_le16(cfg_addr, val);
  353. break;
  354. default:
  355. out_le32(cfg_addr, val);
  356. break;
  357. }
  358. return PCIBIOS_SUCCESSFUL;
  359. }
  360. static struct pci_ops mpc83xx_pcie_ops = {
  361. .read = mpc83xx_pcie_read_config,
  362. .write = mpc83xx_pcie_write_config,
  363. };
  364. static int __init mpc83xx_pcie_setup(struct pci_controller *hose,
  365. struct resource *reg)
  366. {
  367. struct mpc83xx_pcie_priv *pcie;
  368. u32 cfg_bar;
  369. int ret = -ENOMEM;
  370. pcie = zalloc_maybe_bootmem(sizeof(*pcie), GFP_KERNEL);
  371. if (!pcie)
  372. return ret;
  373. pcie->cfg_type0 = ioremap(reg->start, resource_size(reg));
  374. if (!pcie->cfg_type0)
  375. goto err0;
  376. cfg_bar = in_le32(pcie->cfg_type0 + PEX_OUTWIN0_BAR);
  377. if (!cfg_bar) {
  378. /* PCI-E isn't configured. */
  379. ret = -ENODEV;
  380. goto err1;
  381. }
  382. pcie->cfg_type1 = ioremap(cfg_bar, 0x1000);
  383. if (!pcie->cfg_type1)
  384. goto err1;
  385. WARN_ON(hose->dn->data);
  386. hose->dn->data = pcie;
  387. hose->ops = &mpc83xx_pcie_ops;
  388. out_le32(pcie->cfg_type0 + PEX_OUTWIN0_TAH, 0);
  389. out_le32(pcie->cfg_type0 + PEX_OUTWIN0_TAL, 0);
  390. if (fsl_pcie_check_link(hose))
  391. hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
  392. return 0;
  393. err1:
  394. iounmap(pcie->cfg_type0);
  395. err0:
  396. kfree(pcie);
  397. return ret;
  398. }
  399. int __init mpc83xx_add_bridge(struct device_node *dev)
  400. {
  401. int ret;
  402. int len;
  403. struct pci_controller *hose;
  404. struct resource rsrc_reg;
  405. struct resource rsrc_cfg;
  406. const int *bus_range;
  407. int primary;
  408. if (!of_device_is_available(dev)) {
  409. pr_warning("%s: disabled by the firmware.\n",
  410. dev->full_name);
  411. return -ENODEV;
  412. }
  413. pr_debug("Adding PCI host bridge %s\n", dev->full_name);
  414. /* Fetch host bridge registers address */
  415. if (of_address_to_resource(dev, 0, &rsrc_reg)) {
  416. printk(KERN_WARNING "Can't get pci register base!\n");
  417. return -ENOMEM;
  418. }
  419. memset(&rsrc_cfg, 0, sizeof(rsrc_cfg));
  420. if (of_address_to_resource(dev, 1, &rsrc_cfg)) {
  421. printk(KERN_WARNING
  422. "No pci config register base in dev tree, "
  423. "using default\n");
  424. /*
  425. * MPC83xx supports up to two host controllers
  426. * one at 0x8500 has config space registers at 0x8300
  427. * one at 0x8600 has config space registers at 0x8380
  428. */
  429. if ((rsrc_reg.start & 0xfffff) == 0x8500)
  430. rsrc_cfg.start = (rsrc_reg.start & 0xfff00000) + 0x8300;
  431. else if ((rsrc_reg.start & 0xfffff) == 0x8600)
  432. rsrc_cfg.start = (rsrc_reg.start & 0xfff00000) + 0x8380;
  433. }
  434. /*
  435. * Controller at offset 0x8500 is primary
  436. */
  437. if ((rsrc_reg.start & 0xfffff) == 0x8500)
  438. primary = 1;
  439. else
  440. primary = 0;
  441. /* Get bus range if any */
  442. bus_range = of_get_property(dev, "bus-range", &len);
  443. if (bus_range == NULL || len < 2 * sizeof(int)) {
  444. printk(KERN_WARNING "Can't get bus-range for %s, assume"
  445. " bus 0\n", dev->full_name);
  446. }
  447. ppc_pci_add_flags(PPC_PCI_REASSIGN_ALL_BUS);
  448. hose = pcibios_alloc_controller(dev);
  449. if (!hose)
  450. return -ENOMEM;
  451. hose->first_busno = bus_range ? bus_range[0] : 0;
  452. hose->last_busno = bus_range ? bus_range[1] : 0xff;
  453. if (of_device_is_compatible(dev, "fsl,mpc8314-pcie")) {
  454. ret = mpc83xx_pcie_setup(hose, &rsrc_reg);
  455. if (ret)
  456. goto err0;
  457. } else {
  458. setup_indirect_pci(hose, rsrc_cfg.start,
  459. rsrc_cfg.start + 4, 0);
  460. }
  461. printk(KERN_INFO "Found FSL PCI host bridge at 0x%016llx. "
  462. "Firmware bus number: %d->%d\n",
  463. (unsigned long long)rsrc_reg.start, hose->first_busno,
  464. hose->last_busno);
  465. pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
  466. hose, hose->cfg_addr, hose->cfg_data);
  467. /* Interpret the "ranges" property */
  468. /* This also maps the I/O region and sets isa_io/mem_base */
  469. pci_process_bridge_OF_ranges(hose, dev, primary);
  470. return 0;
  471. err0:
  472. pcibios_free_controller(hose);
  473. return ret;
  474. }
  475. #endif /* CONFIG_PPC_83xx */