pic.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686
  1. /*
  2. * Support for the interrupt controllers found on Power Macintosh,
  3. * currently Apple's "Grand Central" interrupt controller in all
  4. * it's incarnations. OpenPIC support used on newer machines is
  5. * in a separate file
  6. *
  7. * Copyright (C) 1997 Paul Mackerras (paulus@samba.org)
  8. * Copyright (C) 2005 Benjamin Herrenschmidt (benh@kernel.crashing.org)
  9. * IBM, Corp.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. *
  16. */
  17. #include <linux/stddef.h>
  18. #include <linux/init.h>
  19. #include <linux/sched.h>
  20. #include <linux/signal.h>
  21. #include <linux/pci.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/adb.h>
  25. #include <linux/pmu.h>
  26. #include <linux/module.h>
  27. #include <asm/sections.h>
  28. #include <asm/io.h>
  29. #include <asm/smp.h>
  30. #include <asm/prom.h>
  31. #include <asm/pci-bridge.h>
  32. #include <asm/time.h>
  33. #include <asm/pmac_feature.h>
  34. #include <asm/mpic.h>
  35. #include <asm/xmon.h>
  36. #include "pmac.h"
  37. #ifdef CONFIG_PPC32
  38. struct pmac_irq_hw {
  39. unsigned int event;
  40. unsigned int enable;
  41. unsigned int ack;
  42. unsigned int level;
  43. };
  44. /* Default addresses */
  45. static volatile struct pmac_irq_hw __iomem *pmac_irq_hw[4];
  46. #define GC_LEVEL_MASK 0x3ff00000
  47. #define OHARE_LEVEL_MASK 0x1ff00000
  48. #define HEATHROW_LEVEL_MASK 0x1ff00000
  49. static int max_irqs;
  50. static int max_real_irqs;
  51. static u32 level_mask[4];
  52. static DEFINE_SPINLOCK(pmac_pic_lock);
  53. #define NR_MASK_WORDS ((NR_IRQS + 31) / 32)
  54. static unsigned long ppc_lost_interrupts[NR_MASK_WORDS];
  55. static unsigned long ppc_cached_irq_mask[NR_MASK_WORDS];
  56. static int pmac_irq_cascade = -1;
  57. static struct irq_host *pmac_pic_host;
  58. static void __pmac_retrigger(unsigned int irq_nr)
  59. {
  60. if (irq_nr >= max_real_irqs && pmac_irq_cascade > 0) {
  61. __set_bit(irq_nr, ppc_lost_interrupts);
  62. irq_nr = pmac_irq_cascade;
  63. mb();
  64. }
  65. if (!__test_and_set_bit(irq_nr, ppc_lost_interrupts)) {
  66. atomic_inc(&ppc_n_lost_interrupts);
  67. set_dec(1);
  68. }
  69. }
  70. static void pmac_mask_and_ack_irq(unsigned int virq)
  71. {
  72. unsigned int src = irq_map[virq].hwirq;
  73. unsigned long bit = 1UL << (src & 0x1f);
  74. int i = src >> 5;
  75. unsigned long flags;
  76. spin_lock_irqsave(&pmac_pic_lock, flags);
  77. __clear_bit(src, ppc_cached_irq_mask);
  78. if (__test_and_clear_bit(src, ppc_lost_interrupts))
  79. atomic_dec(&ppc_n_lost_interrupts);
  80. out_le32(&pmac_irq_hw[i]->enable, ppc_cached_irq_mask[i]);
  81. out_le32(&pmac_irq_hw[i]->ack, bit);
  82. do {
  83. /* make sure ack gets to controller before we enable
  84. interrupts */
  85. mb();
  86. } while((in_le32(&pmac_irq_hw[i]->enable) & bit)
  87. != (ppc_cached_irq_mask[i] & bit));
  88. spin_unlock_irqrestore(&pmac_pic_lock, flags);
  89. }
  90. static void pmac_ack_irq(unsigned int virq)
  91. {
  92. unsigned int src = irq_map[virq].hwirq;
  93. unsigned long bit = 1UL << (src & 0x1f);
  94. int i = src >> 5;
  95. unsigned long flags;
  96. spin_lock_irqsave(&pmac_pic_lock, flags);
  97. if (__test_and_clear_bit(src, ppc_lost_interrupts))
  98. atomic_dec(&ppc_n_lost_interrupts);
  99. out_le32(&pmac_irq_hw[i]->ack, bit);
  100. (void)in_le32(&pmac_irq_hw[i]->ack);
  101. spin_unlock_irqrestore(&pmac_pic_lock, flags);
  102. }
  103. static void __pmac_set_irq_mask(unsigned int irq_nr, int nokicklost)
  104. {
  105. unsigned long bit = 1UL << (irq_nr & 0x1f);
  106. int i = irq_nr >> 5;
  107. if ((unsigned)irq_nr >= max_irqs)
  108. return;
  109. /* enable unmasked interrupts */
  110. out_le32(&pmac_irq_hw[i]->enable, ppc_cached_irq_mask[i]);
  111. do {
  112. /* make sure mask gets to controller before we
  113. return to user */
  114. mb();
  115. } while((in_le32(&pmac_irq_hw[i]->enable) & bit)
  116. != (ppc_cached_irq_mask[i] & bit));
  117. /*
  118. * Unfortunately, setting the bit in the enable register
  119. * when the device interrupt is already on *doesn't* set
  120. * the bit in the flag register or request another interrupt.
  121. */
  122. if (bit & ppc_cached_irq_mask[i] & in_le32(&pmac_irq_hw[i]->level))
  123. __pmac_retrigger(irq_nr);
  124. }
  125. /* When an irq gets requested for the first client, if it's an
  126. * edge interrupt, we clear any previous one on the controller
  127. */
  128. static unsigned int pmac_startup_irq(unsigned int virq)
  129. {
  130. unsigned long flags;
  131. unsigned int src = irq_map[virq].hwirq;
  132. unsigned long bit = 1UL << (src & 0x1f);
  133. int i = src >> 5;
  134. spin_lock_irqsave(&pmac_pic_lock, flags);
  135. if ((irq_desc[virq].status & IRQ_LEVEL) == 0)
  136. out_le32(&pmac_irq_hw[i]->ack, bit);
  137. __set_bit(src, ppc_cached_irq_mask);
  138. __pmac_set_irq_mask(src, 0);
  139. spin_unlock_irqrestore(&pmac_pic_lock, flags);
  140. return 0;
  141. }
  142. static void pmac_mask_irq(unsigned int virq)
  143. {
  144. unsigned long flags;
  145. unsigned int src = irq_map[virq].hwirq;
  146. spin_lock_irqsave(&pmac_pic_lock, flags);
  147. __clear_bit(src, ppc_cached_irq_mask);
  148. __pmac_set_irq_mask(src, 1);
  149. spin_unlock_irqrestore(&pmac_pic_lock, flags);
  150. }
  151. static void pmac_unmask_irq(unsigned int virq)
  152. {
  153. unsigned long flags;
  154. unsigned int src = irq_map[virq].hwirq;
  155. spin_lock_irqsave(&pmac_pic_lock, flags);
  156. __set_bit(src, ppc_cached_irq_mask);
  157. __pmac_set_irq_mask(src, 0);
  158. spin_unlock_irqrestore(&pmac_pic_lock, flags);
  159. }
  160. static int pmac_retrigger(unsigned int virq)
  161. {
  162. unsigned long flags;
  163. spin_lock_irqsave(&pmac_pic_lock, flags);
  164. __pmac_retrigger(irq_map[virq].hwirq);
  165. spin_unlock_irqrestore(&pmac_pic_lock, flags);
  166. return 1;
  167. }
  168. static struct irq_chip pmac_pic = {
  169. .typename = " PMAC-PIC ",
  170. .startup = pmac_startup_irq,
  171. .mask = pmac_mask_irq,
  172. .ack = pmac_ack_irq,
  173. .mask_ack = pmac_mask_and_ack_irq,
  174. .unmask = pmac_unmask_irq,
  175. .retrigger = pmac_retrigger,
  176. };
  177. static irqreturn_t gatwick_action(int cpl, void *dev_id)
  178. {
  179. unsigned long flags;
  180. int irq, bits;
  181. int rc = IRQ_NONE;
  182. spin_lock_irqsave(&pmac_pic_lock, flags);
  183. for (irq = max_irqs; (irq -= 32) >= max_real_irqs; ) {
  184. int i = irq >> 5;
  185. bits = in_le32(&pmac_irq_hw[i]->event) | ppc_lost_interrupts[i];
  186. /* We must read level interrupts from the level register */
  187. bits |= (in_le32(&pmac_irq_hw[i]->level) & level_mask[i]);
  188. bits &= ppc_cached_irq_mask[i];
  189. if (bits == 0)
  190. continue;
  191. irq += __ilog2(bits);
  192. spin_unlock_irqrestore(&pmac_pic_lock, flags);
  193. __do_IRQ(irq);
  194. spin_lock_irqsave(&pmac_pic_lock, flags);
  195. rc = IRQ_HANDLED;
  196. }
  197. spin_unlock_irqrestore(&pmac_pic_lock, flags);
  198. return rc;
  199. }
  200. static unsigned int pmac_pic_get_irq(void)
  201. {
  202. int irq;
  203. unsigned long bits = 0;
  204. unsigned long flags;
  205. #ifdef CONFIG_SMP
  206. void psurge_smp_message_recv(void);
  207. /* IPI's are a hack on the powersurge -- Cort */
  208. if ( smp_processor_id() != 0 ) {
  209. psurge_smp_message_recv();
  210. return NO_IRQ_IGNORE; /* ignore, already handled */
  211. }
  212. #endif /* CONFIG_SMP */
  213. spin_lock_irqsave(&pmac_pic_lock, flags);
  214. for (irq = max_real_irqs; (irq -= 32) >= 0; ) {
  215. int i = irq >> 5;
  216. bits = in_le32(&pmac_irq_hw[i]->event) | ppc_lost_interrupts[i];
  217. /* We must read level interrupts from the level register */
  218. bits |= (in_le32(&pmac_irq_hw[i]->level) & level_mask[i]);
  219. bits &= ppc_cached_irq_mask[i];
  220. if (bits == 0)
  221. continue;
  222. irq += __ilog2(bits);
  223. break;
  224. }
  225. spin_unlock_irqrestore(&pmac_pic_lock, flags);
  226. if (unlikely(irq < 0))
  227. return NO_IRQ;
  228. return irq_linear_revmap(pmac_pic_host, irq);
  229. }
  230. #ifdef CONFIG_XMON
  231. static struct irqaction xmon_action = {
  232. .handler = xmon_irq,
  233. .flags = 0,
  234. .name = "NMI - XMON"
  235. };
  236. #endif
  237. static struct irqaction gatwick_cascade_action = {
  238. .handler = gatwick_action,
  239. .flags = IRQF_DISABLED,
  240. .name = "cascade",
  241. };
  242. static int pmac_pic_host_match(struct irq_host *h, struct device_node *node)
  243. {
  244. /* We match all, we don't always have a node anyway */
  245. return 1;
  246. }
  247. static int pmac_pic_host_map(struct irq_host *h, unsigned int virq,
  248. irq_hw_number_t hw)
  249. {
  250. struct irq_desc *desc = get_irq_desc(virq);
  251. int level;
  252. if (hw >= max_irqs)
  253. return -EINVAL;
  254. /* Mark level interrupts, set delayed disable for edge ones and set
  255. * handlers
  256. */
  257. level = !!(level_mask[hw >> 5] & (1UL << (hw & 0x1f)));
  258. if (level)
  259. desc->status |= IRQ_LEVEL;
  260. set_irq_chip_and_handler(virq, &pmac_pic, level ?
  261. handle_level_irq : handle_edge_irq);
  262. return 0;
  263. }
  264. static int pmac_pic_host_xlate(struct irq_host *h, struct device_node *ct,
  265. u32 *intspec, unsigned int intsize,
  266. irq_hw_number_t *out_hwirq,
  267. unsigned int *out_flags)
  268. {
  269. *out_flags = IRQ_TYPE_NONE;
  270. *out_hwirq = *intspec;
  271. return 0;
  272. }
  273. static struct irq_host_ops pmac_pic_host_ops = {
  274. .match = pmac_pic_host_match,
  275. .map = pmac_pic_host_map,
  276. .xlate = pmac_pic_host_xlate,
  277. };
  278. static void __init pmac_pic_probe_oldstyle(void)
  279. {
  280. int i;
  281. struct device_node *master = NULL;
  282. struct device_node *slave = NULL;
  283. u8 __iomem *addr;
  284. struct resource r;
  285. /* Set our get_irq function */
  286. ppc_md.get_irq = pmac_pic_get_irq;
  287. /*
  288. * Find the interrupt controller type & node
  289. */
  290. if ((master = of_find_node_by_name(NULL, "gc")) != NULL) {
  291. max_irqs = max_real_irqs = 32;
  292. level_mask[0] = GC_LEVEL_MASK;
  293. } else if ((master = of_find_node_by_name(NULL, "ohare")) != NULL) {
  294. max_irqs = max_real_irqs = 32;
  295. level_mask[0] = OHARE_LEVEL_MASK;
  296. /* We might have a second cascaded ohare */
  297. slave = of_find_node_by_name(NULL, "pci106b,7");
  298. if (slave) {
  299. max_irqs = 64;
  300. level_mask[1] = OHARE_LEVEL_MASK;
  301. }
  302. } else if ((master = of_find_node_by_name(NULL, "mac-io")) != NULL) {
  303. max_irqs = max_real_irqs = 64;
  304. level_mask[0] = HEATHROW_LEVEL_MASK;
  305. level_mask[1] = 0;
  306. /* We might have a second cascaded heathrow */
  307. slave = of_find_node_by_name(master, "mac-io");
  308. /* Check ordering of master & slave */
  309. if (of_device_is_compatible(master, "gatwick")) {
  310. struct device_node *tmp;
  311. BUG_ON(slave == NULL);
  312. tmp = master;
  313. master = slave;
  314. slave = tmp;
  315. }
  316. /* We found a slave */
  317. if (slave) {
  318. max_irqs = 128;
  319. level_mask[2] = HEATHROW_LEVEL_MASK;
  320. level_mask[3] = 0;
  321. }
  322. }
  323. BUG_ON(master == NULL);
  324. /*
  325. * Allocate an irq host
  326. */
  327. pmac_pic_host = irq_alloc_host(master, IRQ_HOST_MAP_LINEAR, max_irqs,
  328. &pmac_pic_host_ops,
  329. max_irqs);
  330. BUG_ON(pmac_pic_host == NULL);
  331. irq_set_default_host(pmac_pic_host);
  332. /* Get addresses of first controller if we have a node for it */
  333. BUG_ON(of_address_to_resource(master, 0, &r));
  334. /* Map interrupts of primary controller */
  335. addr = (u8 __iomem *) ioremap(r.start, 0x40);
  336. i = 0;
  337. pmac_irq_hw[i++] = (volatile struct pmac_irq_hw __iomem *)
  338. (addr + 0x20);
  339. if (max_real_irqs > 32)
  340. pmac_irq_hw[i++] = (volatile struct pmac_irq_hw __iomem *)
  341. (addr + 0x10);
  342. of_node_put(master);
  343. printk(KERN_INFO "irq: Found primary Apple PIC %s for %d irqs\n",
  344. master->full_name, max_real_irqs);
  345. /* Map interrupts of cascaded controller */
  346. if (slave && !of_address_to_resource(slave, 0, &r)) {
  347. addr = (u8 __iomem *)ioremap(r.start, 0x40);
  348. pmac_irq_hw[i++] = (volatile struct pmac_irq_hw __iomem *)
  349. (addr + 0x20);
  350. if (max_irqs > 64)
  351. pmac_irq_hw[i++] =
  352. (volatile struct pmac_irq_hw __iomem *)
  353. (addr + 0x10);
  354. pmac_irq_cascade = irq_of_parse_and_map(slave, 0);
  355. printk(KERN_INFO "irq: Found slave Apple PIC %s for %d irqs"
  356. " cascade: %d\n", slave->full_name,
  357. max_irqs - max_real_irqs, pmac_irq_cascade);
  358. }
  359. of_node_put(slave);
  360. /* Disable all interrupts in all controllers */
  361. for (i = 0; i * 32 < max_irqs; ++i)
  362. out_le32(&pmac_irq_hw[i]->enable, 0);
  363. /* Hookup cascade irq */
  364. if (slave && pmac_irq_cascade != NO_IRQ)
  365. setup_irq(pmac_irq_cascade, &gatwick_cascade_action);
  366. printk(KERN_INFO "irq: System has %d possible interrupts\n", max_irqs);
  367. #ifdef CONFIG_XMON
  368. setup_irq(irq_create_mapping(NULL, 20), &xmon_action);
  369. #endif
  370. }
  371. #endif /* CONFIG_PPC32 */
  372. static void pmac_u3_cascade(unsigned int irq, struct irq_desc *desc)
  373. {
  374. struct mpic *mpic = desc->handler_data;
  375. unsigned int cascade_irq = mpic_get_one_irq(mpic);
  376. if (cascade_irq != NO_IRQ)
  377. generic_handle_irq(cascade_irq);
  378. desc->chip->eoi(irq);
  379. }
  380. static void __init pmac_pic_setup_mpic_nmi(struct mpic *mpic)
  381. {
  382. #if defined(CONFIG_XMON) && defined(CONFIG_PPC32)
  383. struct device_node* pswitch;
  384. int nmi_irq;
  385. pswitch = of_find_node_by_name(NULL, "programmer-switch");
  386. if (pswitch) {
  387. nmi_irq = irq_of_parse_and_map(pswitch, 0);
  388. if (nmi_irq != NO_IRQ) {
  389. mpic_irq_set_priority(nmi_irq, 9);
  390. setup_irq(nmi_irq, &xmon_action);
  391. }
  392. of_node_put(pswitch);
  393. }
  394. #endif /* defined(CONFIG_XMON) && defined(CONFIG_PPC32) */
  395. }
  396. static struct mpic * __init pmac_setup_one_mpic(struct device_node *np,
  397. int master)
  398. {
  399. const char *name = master ? " MPIC 1 " : " MPIC 2 ";
  400. struct resource r;
  401. struct mpic *mpic;
  402. unsigned int flags = master ? MPIC_PRIMARY : 0;
  403. int rc;
  404. rc = of_address_to_resource(np, 0, &r);
  405. if (rc)
  406. return NULL;
  407. pmac_call_feature(PMAC_FTR_ENABLE_MPIC, np, 0, 0);
  408. flags |= MPIC_WANTS_RESET;
  409. if (of_get_property(np, "big-endian", NULL))
  410. flags |= MPIC_BIG_ENDIAN;
  411. /* Primary Big Endian means HT interrupts. This is quite dodgy
  412. * but works until I find a better way
  413. */
  414. if (master && (flags & MPIC_BIG_ENDIAN))
  415. flags |= MPIC_U3_HT_IRQS;
  416. mpic = mpic_alloc(np, r.start, flags, 0, 0, name);
  417. if (mpic == NULL)
  418. return NULL;
  419. mpic_init(mpic);
  420. return mpic;
  421. }
  422. static int __init pmac_pic_probe_mpic(void)
  423. {
  424. struct mpic *mpic1, *mpic2;
  425. struct device_node *np, *master = NULL, *slave = NULL;
  426. unsigned int cascade;
  427. /* We can have up to 2 MPICs cascaded */
  428. for (np = NULL; (np = of_find_node_by_type(np, "open-pic"))
  429. != NULL;) {
  430. if (master == NULL &&
  431. of_get_property(np, "interrupts", NULL) == NULL)
  432. master = of_node_get(np);
  433. else if (slave == NULL)
  434. slave = of_node_get(np);
  435. if (master && slave)
  436. break;
  437. }
  438. /* Check for bogus setups */
  439. if (master == NULL && slave != NULL) {
  440. master = slave;
  441. slave = NULL;
  442. }
  443. /* Not found, default to good old pmac pic */
  444. if (master == NULL)
  445. return -ENODEV;
  446. /* Set master handler */
  447. ppc_md.get_irq = mpic_get_irq;
  448. /* Setup master */
  449. mpic1 = pmac_setup_one_mpic(master, 1);
  450. BUG_ON(mpic1 == NULL);
  451. /* Install NMI if any */
  452. pmac_pic_setup_mpic_nmi(mpic1);
  453. of_node_put(master);
  454. /* No slave, let's go out */
  455. if (slave == NULL)
  456. return 0;
  457. /* Get/Map slave interrupt */
  458. cascade = irq_of_parse_and_map(slave, 0);
  459. if (cascade == NO_IRQ) {
  460. printk(KERN_ERR "Failed to map cascade IRQ\n");
  461. return 0;
  462. }
  463. mpic2 = pmac_setup_one_mpic(slave, 0);
  464. if (mpic2 == NULL) {
  465. printk(KERN_ERR "Failed to setup slave MPIC\n");
  466. of_node_put(slave);
  467. return 0;
  468. }
  469. set_irq_data(cascade, mpic2);
  470. set_irq_chained_handler(cascade, pmac_u3_cascade);
  471. of_node_put(slave);
  472. return 0;
  473. }
  474. void __init pmac_pic_init(void)
  475. {
  476. unsigned int flags = 0;
  477. /* We configure the OF parsing based on our oldworld vs. newworld
  478. * platform type and wether we were booted by BootX.
  479. */
  480. #ifdef CONFIG_PPC32
  481. if (!pmac_newworld)
  482. flags |= OF_IMAP_OLDWORLD_MAC;
  483. if (of_get_property(of_chosen, "linux,bootx", NULL) != NULL)
  484. flags |= OF_IMAP_NO_PHANDLE;
  485. #endif /* CONFIG_PPC_32 */
  486. of_irq_map_init(flags);
  487. /* We first try to detect Apple's new Core99 chipset, since mac-io
  488. * is quite different on those machines and contains an IBM MPIC2.
  489. */
  490. if (pmac_pic_probe_mpic() == 0)
  491. return;
  492. #ifdef CONFIG_PPC32
  493. pmac_pic_probe_oldstyle();
  494. #endif
  495. }
  496. #if defined(CONFIG_PM) && defined(CONFIG_PPC32)
  497. /*
  498. * These procedures are used in implementing sleep on the powerbooks.
  499. * sleep_save_intrs() saves the states of all interrupt enables
  500. * and disables all interrupts except for the nominated one.
  501. * sleep_restore_intrs() restores the states of all interrupt enables.
  502. */
  503. unsigned long sleep_save_mask[2];
  504. /* This used to be passed by the PMU driver but that link got
  505. * broken with the new driver model. We use this tweak for now...
  506. * We really want to do things differently though...
  507. */
  508. static int pmacpic_find_viaint(void)
  509. {
  510. int viaint = -1;
  511. #ifdef CONFIG_ADB_PMU
  512. struct device_node *np;
  513. if (pmu_get_model() != PMU_OHARE_BASED)
  514. goto not_found;
  515. np = of_find_node_by_name(NULL, "via-pmu");
  516. if (np == NULL)
  517. goto not_found;
  518. viaint = irq_of_parse_and_map(np, 0);;
  519. not_found:
  520. #endif /* CONFIG_ADB_PMU */
  521. return viaint;
  522. }
  523. static int pmacpic_suspend(struct sys_device *sysdev, pm_message_t state)
  524. {
  525. int viaint = pmacpic_find_viaint();
  526. sleep_save_mask[0] = ppc_cached_irq_mask[0];
  527. sleep_save_mask[1] = ppc_cached_irq_mask[1];
  528. ppc_cached_irq_mask[0] = 0;
  529. ppc_cached_irq_mask[1] = 0;
  530. if (viaint > 0)
  531. set_bit(viaint, ppc_cached_irq_mask);
  532. out_le32(&pmac_irq_hw[0]->enable, ppc_cached_irq_mask[0]);
  533. if (max_real_irqs > 32)
  534. out_le32(&pmac_irq_hw[1]->enable, ppc_cached_irq_mask[1]);
  535. (void)in_le32(&pmac_irq_hw[0]->event);
  536. /* make sure mask gets to controller before we return to caller */
  537. mb();
  538. (void)in_le32(&pmac_irq_hw[0]->enable);
  539. return 0;
  540. }
  541. static int pmacpic_resume(struct sys_device *sysdev)
  542. {
  543. int i;
  544. out_le32(&pmac_irq_hw[0]->enable, 0);
  545. if (max_real_irqs > 32)
  546. out_le32(&pmac_irq_hw[1]->enable, 0);
  547. mb();
  548. for (i = 0; i < max_real_irqs; ++i)
  549. if (test_bit(i, sleep_save_mask))
  550. pmac_unmask_irq(i);
  551. return 0;
  552. }
  553. #endif /* CONFIG_PM && CONFIG_PPC32 */
  554. static struct sysdev_class pmacpic_sysclass = {
  555. .name = "pmac_pic",
  556. };
  557. static struct sys_device device_pmacpic = {
  558. .id = 0,
  559. .cls = &pmacpic_sysclass,
  560. };
  561. static struct sysdev_driver driver_pmacpic = {
  562. #if defined(CONFIG_PM) && defined(CONFIG_PPC32)
  563. .suspend = &pmacpic_suspend,
  564. .resume = &pmacpic_resume,
  565. #endif /* CONFIG_PM && CONFIG_PPC32 */
  566. };
  567. static int __init init_pmacpic_sysfs(void)
  568. {
  569. #ifdef CONFIG_PPC32
  570. if (max_irqs == 0)
  571. return -ENODEV;
  572. #endif
  573. printk(KERN_DEBUG "Registering pmac pic with sysfs...\n");
  574. sysdev_class_register(&pmacpic_sysclass);
  575. sysdev_register(&device_pmacpic);
  576. sysdev_driver_register(&pmacpic_sysclass, &driver_pmacpic);
  577. return 0;
  578. }
  579. machine_subsys_initcall(powermac, init_pmacpic_sysfs);