cpufreq_32.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723
  1. /*
  2. * Copyright (C) 2002 - 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>
  3. * Copyright (C) 2004 John Steele Scott <toojays@toojays.net>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * TODO: Need a big cleanup here. Basically, we need to have different
  10. * cpufreq_driver structures for the different type of HW instead of the
  11. * current mess. We also need to better deal with the detection of the
  12. * type of machine.
  13. *
  14. */
  15. #include <linux/module.h>
  16. #include <linux/types.h>
  17. #include <linux/errno.h>
  18. #include <linux/kernel.h>
  19. #include <linux/delay.h>
  20. #include <linux/sched.h>
  21. #include <linux/adb.h>
  22. #include <linux/pmu.h>
  23. #include <linux/slab.h>
  24. #include <linux/cpufreq.h>
  25. #include <linux/init.h>
  26. #include <linux/sysdev.h>
  27. #include <linux/hardirq.h>
  28. #include <asm/prom.h>
  29. #include <asm/machdep.h>
  30. #include <asm/irq.h>
  31. #include <asm/pmac_feature.h>
  32. #include <asm/mmu_context.h>
  33. #include <asm/sections.h>
  34. #include <asm/cputable.h>
  35. #include <asm/time.h>
  36. #include <asm/system.h>
  37. #include <asm/mpic.h>
  38. #include <asm/keylargo.h>
  39. /* WARNING !!! This will cause calibrate_delay() to be called,
  40. * but this is an __init function ! So you MUST go edit
  41. * init/main.c to make it non-init before enabling DEBUG_FREQ
  42. */
  43. #undef DEBUG_FREQ
  44. /*
  45. * There is a problem with the core cpufreq code on SMP kernels,
  46. * it won't recalculate the Bogomips properly
  47. */
  48. #ifdef CONFIG_SMP
  49. #warning "WARNING, CPUFREQ not recommended on SMP kernels"
  50. #endif
  51. extern void low_choose_7447a_dfs(int dfs);
  52. extern void low_choose_750fx_pll(int pll);
  53. extern void low_sleep_handler(void);
  54. /*
  55. * Currently, PowerMac cpufreq supports only high & low frequencies
  56. * that are set by the firmware
  57. */
  58. static unsigned int low_freq;
  59. static unsigned int hi_freq;
  60. static unsigned int cur_freq;
  61. static unsigned int sleep_freq;
  62. /*
  63. * Different models uses different mechanisms to switch the frequency
  64. */
  65. static int (*set_speed_proc)(int low_speed);
  66. static unsigned int (*get_speed_proc)(void);
  67. /*
  68. * Some definitions used by the various speedprocs
  69. */
  70. static u32 voltage_gpio;
  71. static u32 frequency_gpio;
  72. static u32 slew_done_gpio;
  73. static int no_schedule;
  74. static int has_cpu_l2lve;
  75. static int is_pmu_based;
  76. /* There are only two frequency states for each processor. Values
  77. * are in kHz for the time being.
  78. */
  79. #define CPUFREQ_HIGH 0
  80. #define CPUFREQ_LOW 1
  81. static struct cpufreq_frequency_table pmac_cpu_freqs[] = {
  82. {CPUFREQ_HIGH, 0},
  83. {CPUFREQ_LOW, 0},
  84. {0, CPUFREQ_TABLE_END},
  85. };
  86. static struct freq_attr* pmac_cpu_freqs_attr[] = {
  87. &cpufreq_freq_attr_scaling_available_freqs,
  88. NULL,
  89. };
  90. static inline void local_delay(unsigned long ms)
  91. {
  92. if (no_schedule)
  93. mdelay(ms);
  94. else
  95. msleep(ms);
  96. }
  97. #ifdef DEBUG_FREQ
  98. static inline void debug_calc_bogomips(void)
  99. {
  100. /* This will cause a recalc of bogomips and display the
  101. * result. We backup/restore the value to avoid affecting the
  102. * core cpufreq framework's own calculation.
  103. */
  104. unsigned long save_lpj = loops_per_jiffy;
  105. calibrate_delay();
  106. loops_per_jiffy = save_lpj;
  107. }
  108. #endif /* DEBUG_FREQ */
  109. /* Switch CPU speed under 750FX CPU control
  110. */
  111. static int cpu_750fx_cpu_speed(int low_speed)
  112. {
  113. u32 hid2;
  114. if (low_speed == 0) {
  115. /* ramping up, set voltage first */
  116. pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, voltage_gpio, 0x05);
  117. /* Make sure we sleep for at least 1ms */
  118. local_delay(10);
  119. /* tweak L2 for high voltage */
  120. if (has_cpu_l2lve) {
  121. hid2 = mfspr(SPRN_HID2);
  122. hid2 &= ~0x2000;
  123. mtspr(SPRN_HID2, hid2);
  124. }
  125. }
  126. #ifdef CONFIG_6xx
  127. low_choose_750fx_pll(low_speed);
  128. #endif
  129. if (low_speed == 1) {
  130. /* tweak L2 for low voltage */
  131. if (has_cpu_l2lve) {
  132. hid2 = mfspr(SPRN_HID2);
  133. hid2 |= 0x2000;
  134. mtspr(SPRN_HID2, hid2);
  135. }
  136. /* ramping down, set voltage last */
  137. pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, voltage_gpio, 0x04);
  138. local_delay(10);
  139. }
  140. return 0;
  141. }
  142. static unsigned int cpu_750fx_get_cpu_speed(void)
  143. {
  144. if (mfspr(SPRN_HID1) & HID1_PS)
  145. return low_freq;
  146. else
  147. return hi_freq;
  148. }
  149. /* Switch CPU speed using DFS */
  150. static int dfs_set_cpu_speed(int low_speed)
  151. {
  152. if (low_speed == 0) {
  153. /* ramping up, set voltage first */
  154. pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, voltage_gpio, 0x05);
  155. /* Make sure we sleep for at least 1ms */
  156. local_delay(1);
  157. }
  158. /* set frequency */
  159. #ifdef CONFIG_6xx
  160. low_choose_7447a_dfs(low_speed);
  161. #endif
  162. udelay(100);
  163. if (low_speed == 1) {
  164. /* ramping down, set voltage last */
  165. pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, voltage_gpio, 0x04);
  166. local_delay(1);
  167. }
  168. return 0;
  169. }
  170. static unsigned int dfs_get_cpu_speed(void)
  171. {
  172. if (mfspr(SPRN_HID1) & HID1_DFS)
  173. return low_freq;
  174. else
  175. return hi_freq;
  176. }
  177. /* Switch CPU speed using slewing GPIOs
  178. */
  179. static int gpios_set_cpu_speed(int low_speed)
  180. {
  181. int gpio, timeout = 0;
  182. /* If ramping up, set voltage first */
  183. if (low_speed == 0) {
  184. pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, voltage_gpio, 0x05);
  185. /* Delay is way too big but it's ok, we schedule */
  186. local_delay(10);
  187. }
  188. /* Set frequency */
  189. gpio = pmac_call_feature(PMAC_FTR_READ_GPIO, NULL, frequency_gpio, 0);
  190. if (low_speed == ((gpio & 0x01) == 0))
  191. goto skip;
  192. pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, frequency_gpio,
  193. low_speed ? 0x04 : 0x05);
  194. udelay(200);
  195. do {
  196. if (++timeout > 100)
  197. break;
  198. local_delay(1);
  199. gpio = pmac_call_feature(PMAC_FTR_READ_GPIO, NULL, slew_done_gpio, 0);
  200. } while((gpio & 0x02) == 0);
  201. skip:
  202. /* If ramping down, set voltage last */
  203. if (low_speed == 1) {
  204. pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, voltage_gpio, 0x04);
  205. /* Delay is way too big but it's ok, we schedule */
  206. local_delay(10);
  207. }
  208. #ifdef DEBUG_FREQ
  209. debug_calc_bogomips();
  210. #endif
  211. return 0;
  212. }
  213. /* Switch CPU speed under PMU control
  214. */
  215. static int pmu_set_cpu_speed(int low_speed)
  216. {
  217. struct adb_request req;
  218. unsigned long save_l2cr;
  219. unsigned long save_l3cr;
  220. unsigned int pic_prio;
  221. unsigned long flags;
  222. preempt_disable();
  223. #ifdef DEBUG_FREQ
  224. printk(KERN_DEBUG "HID1, before: %x\n", mfspr(SPRN_HID1));
  225. #endif
  226. pmu_suspend();
  227. /* Disable all interrupt sources on openpic */
  228. pic_prio = mpic_cpu_get_priority();
  229. mpic_cpu_set_priority(0xf);
  230. /* Make sure the decrementer won't interrupt us */
  231. asm volatile("mtdec %0" : : "r" (0x7fffffff));
  232. /* Make sure any pending DEC interrupt occurring while we did
  233. * the above didn't re-enable the DEC */
  234. mb();
  235. asm volatile("mtdec %0" : : "r" (0x7fffffff));
  236. /* We can now disable MSR_EE */
  237. local_irq_save(flags);
  238. /* Giveup the FPU & vec */
  239. enable_kernel_fp();
  240. #ifdef CONFIG_ALTIVEC
  241. if (cpu_has_feature(CPU_FTR_ALTIVEC))
  242. enable_kernel_altivec();
  243. #endif /* CONFIG_ALTIVEC */
  244. /* Save & disable L2 and L3 caches */
  245. save_l3cr = _get_L3CR(); /* (returns -1 if not available) */
  246. save_l2cr = _get_L2CR(); /* (returns -1 if not available) */
  247. /* Send the new speed command. My assumption is that this command
  248. * will cause PLL_CFG[0..3] to be changed next time CPU goes to sleep
  249. */
  250. pmu_request(&req, NULL, 6, PMU_CPU_SPEED, 'W', 'O', 'O', 'F', low_speed);
  251. while (!req.complete)
  252. pmu_poll();
  253. /* Prepare the northbridge for the speed transition */
  254. pmac_call_feature(PMAC_FTR_SLEEP_STATE,NULL,1,1);
  255. /* Call low level code to backup CPU state and recover from
  256. * hardware reset
  257. */
  258. low_sleep_handler();
  259. /* Restore the northbridge */
  260. pmac_call_feature(PMAC_FTR_SLEEP_STATE,NULL,1,0);
  261. /* Restore L2 cache */
  262. if (save_l2cr != 0xffffffff && (save_l2cr & L2CR_L2E) != 0)
  263. _set_L2CR(save_l2cr);
  264. /* Restore L3 cache */
  265. if (save_l3cr != 0xffffffff && (save_l3cr & L3CR_L3E) != 0)
  266. _set_L3CR(save_l3cr);
  267. /* Restore userland MMU context */
  268. switch_mmu_context(NULL, current->active_mm);
  269. #ifdef DEBUG_FREQ
  270. printk(KERN_DEBUG "HID1, after: %x\n", mfspr(SPRN_HID1));
  271. #endif
  272. /* Restore low level PMU operations */
  273. pmu_unlock();
  274. /* Restore decrementer */
  275. wakeup_decrementer();
  276. /* Restore interrupts */
  277. mpic_cpu_set_priority(pic_prio);
  278. /* Let interrupts flow again ... */
  279. local_irq_restore(flags);
  280. #ifdef DEBUG_FREQ
  281. debug_calc_bogomips();
  282. #endif
  283. pmu_resume();
  284. preempt_enable();
  285. return 0;
  286. }
  287. static int do_set_cpu_speed(int speed_mode, int notify)
  288. {
  289. struct cpufreq_freqs freqs;
  290. unsigned long l3cr;
  291. static unsigned long prev_l3cr;
  292. freqs.old = cur_freq;
  293. freqs.new = (speed_mode == CPUFREQ_HIGH) ? hi_freq : low_freq;
  294. freqs.cpu = smp_processor_id();
  295. if (freqs.old == freqs.new)
  296. return 0;
  297. if (notify)
  298. cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
  299. if (speed_mode == CPUFREQ_LOW &&
  300. cpu_has_feature(CPU_FTR_L3CR)) {
  301. l3cr = _get_L3CR();
  302. if (l3cr & L3CR_L3E) {
  303. prev_l3cr = l3cr;
  304. _set_L3CR(0);
  305. }
  306. }
  307. set_speed_proc(speed_mode == CPUFREQ_LOW);
  308. if (speed_mode == CPUFREQ_HIGH &&
  309. cpu_has_feature(CPU_FTR_L3CR)) {
  310. l3cr = _get_L3CR();
  311. if ((prev_l3cr & L3CR_L3E) && l3cr != prev_l3cr)
  312. _set_L3CR(prev_l3cr);
  313. }
  314. if (notify)
  315. cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
  316. cur_freq = (speed_mode == CPUFREQ_HIGH) ? hi_freq : low_freq;
  317. return 0;
  318. }
  319. static unsigned int pmac_cpufreq_get_speed(unsigned int cpu)
  320. {
  321. return cur_freq;
  322. }
  323. static int pmac_cpufreq_verify(struct cpufreq_policy *policy)
  324. {
  325. return cpufreq_frequency_table_verify(policy, pmac_cpu_freqs);
  326. }
  327. static int pmac_cpufreq_target( struct cpufreq_policy *policy,
  328. unsigned int target_freq,
  329. unsigned int relation)
  330. {
  331. unsigned int newstate = 0;
  332. int rc;
  333. if (cpufreq_frequency_table_target(policy, pmac_cpu_freqs,
  334. target_freq, relation, &newstate))
  335. return -EINVAL;
  336. rc = do_set_cpu_speed(newstate, 1);
  337. ppc_proc_freq = cur_freq * 1000ul;
  338. return rc;
  339. }
  340. static int pmac_cpufreq_cpu_init(struct cpufreq_policy *policy)
  341. {
  342. if (policy->cpu != 0)
  343. return -ENODEV;
  344. policy->cpuinfo.transition_latency = CPUFREQ_ETERNAL;
  345. policy->cur = cur_freq;
  346. cpufreq_frequency_table_get_attr(pmac_cpu_freqs, policy->cpu);
  347. return cpufreq_frequency_table_cpuinfo(policy, pmac_cpu_freqs);
  348. }
  349. static u32 read_gpio(struct device_node *np)
  350. {
  351. const u32 *reg = of_get_property(np, "reg", NULL);
  352. u32 offset;
  353. if (reg == NULL)
  354. return 0;
  355. /* That works for all keylargos but shall be fixed properly
  356. * some day... The problem is that it seems we can't rely
  357. * on the "reg" property of the GPIO nodes, they are either
  358. * relative to the base of KeyLargo or to the base of the
  359. * GPIO space, and the device-tree doesn't help.
  360. */
  361. offset = *reg;
  362. if (offset < KEYLARGO_GPIO_LEVELS0)
  363. offset += KEYLARGO_GPIO_LEVELS0;
  364. return offset;
  365. }
  366. static int pmac_cpufreq_suspend(struct cpufreq_policy *policy, pm_message_t pmsg)
  367. {
  368. /* Ok, this could be made a bit smarter, but let's be robust for now. We
  369. * always force a speed change to high speed before sleep, to make sure
  370. * we have appropriate voltage and/or bus speed for the wakeup process,
  371. * and to make sure our loops_per_jiffies are "good enough", that is will
  372. * not cause too short delays if we sleep in low speed and wake in high
  373. * speed..
  374. */
  375. no_schedule = 1;
  376. sleep_freq = cur_freq;
  377. if (cur_freq == low_freq && !is_pmu_based)
  378. do_set_cpu_speed(CPUFREQ_HIGH, 0);
  379. return 0;
  380. }
  381. static int pmac_cpufreq_resume(struct cpufreq_policy *policy)
  382. {
  383. /* If we resume, first check if we have a get() function */
  384. if (get_speed_proc)
  385. cur_freq = get_speed_proc();
  386. else
  387. cur_freq = 0;
  388. /* We don't, hrm... we don't really know our speed here, best
  389. * is that we force a switch to whatever it was, which is
  390. * probably high speed due to our suspend() routine
  391. */
  392. do_set_cpu_speed(sleep_freq == low_freq ?
  393. CPUFREQ_LOW : CPUFREQ_HIGH, 0);
  394. ppc_proc_freq = cur_freq * 1000ul;
  395. no_schedule = 0;
  396. return 0;
  397. }
  398. static struct cpufreq_driver pmac_cpufreq_driver = {
  399. .verify = pmac_cpufreq_verify,
  400. .target = pmac_cpufreq_target,
  401. .get = pmac_cpufreq_get_speed,
  402. .init = pmac_cpufreq_cpu_init,
  403. .suspend = pmac_cpufreq_suspend,
  404. .resume = pmac_cpufreq_resume,
  405. .flags = CPUFREQ_PM_NO_WARN,
  406. .attr = pmac_cpu_freqs_attr,
  407. .name = "powermac",
  408. .owner = THIS_MODULE,
  409. };
  410. static int pmac_cpufreq_init_MacRISC3(struct device_node *cpunode)
  411. {
  412. struct device_node *volt_gpio_np = of_find_node_by_name(NULL,
  413. "voltage-gpio");
  414. struct device_node *freq_gpio_np = of_find_node_by_name(NULL,
  415. "frequency-gpio");
  416. struct device_node *slew_done_gpio_np = of_find_node_by_name(NULL,
  417. "slewing-done");
  418. const u32 *value;
  419. /*
  420. * Check to see if it's GPIO driven or PMU only
  421. *
  422. * The way we extract the GPIO address is slightly hackish, but it
  423. * works well enough for now. We need to abstract the whole GPIO
  424. * stuff sooner or later anyway
  425. */
  426. if (volt_gpio_np)
  427. voltage_gpio = read_gpio(volt_gpio_np);
  428. if (freq_gpio_np)
  429. frequency_gpio = read_gpio(freq_gpio_np);
  430. if (slew_done_gpio_np)
  431. slew_done_gpio = read_gpio(slew_done_gpio_np);
  432. /* If we use the frequency GPIOs, calculate the min/max speeds based
  433. * on the bus frequencies
  434. */
  435. if (frequency_gpio && slew_done_gpio) {
  436. int lenp, rc;
  437. const u32 *freqs, *ratio;
  438. freqs = of_get_property(cpunode, "bus-frequencies", &lenp);
  439. lenp /= sizeof(u32);
  440. if (freqs == NULL || lenp != 2) {
  441. printk(KERN_ERR "cpufreq: bus-frequencies incorrect or missing\n");
  442. return 1;
  443. }
  444. ratio = of_get_property(cpunode, "processor-to-bus-ratio*2",
  445. NULL);
  446. if (ratio == NULL) {
  447. printk(KERN_ERR "cpufreq: processor-to-bus-ratio*2 missing\n");
  448. return 1;
  449. }
  450. /* Get the min/max bus frequencies */
  451. low_freq = min(freqs[0], freqs[1]);
  452. hi_freq = max(freqs[0], freqs[1]);
  453. /* Grrrr.. It _seems_ that the device-tree is lying on the low bus
  454. * frequency, it claims it to be around 84Mhz on some models while
  455. * it appears to be approx. 101Mhz on all. Let's hack around here...
  456. * fortunately, we don't need to be too precise
  457. */
  458. if (low_freq < 98000000)
  459. low_freq = 101000000;
  460. /* Convert those to CPU core clocks */
  461. low_freq = (low_freq * (*ratio)) / 2000;
  462. hi_freq = (hi_freq * (*ratio)) / 2000;
  463. /* Now we get the frequencies, we read the GPIO to see what is out current
  464. * speed
  465. */
  466. rc = pmac_call_feature(PMAC_FTR_READ_GPIO, NULL, frequency_gpio, 0);
  467. cur_freq = (rc & 0x01) ? hi_freq : low_freq;
  468. set_speed_proc = gpios_set_cpu_speed;
  469. return 1;
  470. }
  471. /* If we use the PMU, look for the min & max frequencies in the
  472. * device-tree
  473. */
  474. value = of_get_property(cpunode, "min-clock-frequency", NULL);
  475. if (!value)
  476. return 1;
  477. low_freq = (*value) / 1000;
  478. /* The PowerBook G4 12" (PowerBook6,1) has an error in the device-tree
  479. * here */
  480. if (low_freq < 100000)
  481. low_freq *= 10;
  482. value = of_get_property(cpunode, "max-clock-frequency", NULL);
  483. if (!value)
  484. return 1;
  485. hi_freq = (*value) / 1000;
  486. set_speed_proc = pmu_set_cpu_speed;
  487. is_pmu_based = 1;
  488. return 0;
  489. }
  490. static int pmac_cpufreq_init_7447A(struct device_node *cpunode)
  491. {
  492. struct device_node *volt_gpio_np;
  493. if (of_get_property(cpunode, "dynamic-power-step", NULL) == NULL)
  494. return 1;
  495. volt_gpio_np = of_find_node_by_name(NULL, "cpu-vcore-select");
  496. if (volt_gpio_np)
  497. voltage_gpio = read_gpio(volt_gpio_np);
  498. if (!voltage_gpio){
  499. printk(KERN_ERR "cpufreq: missing cpu-vcore-select gpio\n");
  500. return 1;
  501. }
  502. /* OF only reports the high frequency */
  503. hi_freq = cur_freq;
  504. low_freq = cur_freq/2;
  505. /* Read actual frequency from CPU */
  506. cur_freq = dfs_get_cpu_speed();
  507. set_speed_proc = dfs_set_cpu_speed;
  508. get_speed_proc = dfs_get_cpu_speed;
  509. return 0;
  510. }
  511. static int pmac_cpufreq_init_750FX(struct device_node *cpunode)
  512. {
  513. struct device_node *volt_gpio_np;
  514. u32 pvr;
  515. const u32 *value;
  516. if (of_get_property(cpunode, "dynamic-power-step", NULL) == NULL)
  517. return 1;
  518. hi_freq = cur_freq;
  519. value = of_get_property(cpunode, "reduced-clock-frequency", NULL);
  520. if (!value)
  521. return 1;
  522. low_freq = (*value) / 1000;
  523. volt_gpio_np = of_find_node_by_name(NULL, "cpu-vcore-select");
  524. if (volt_gpio_np)
  525. voltage_gpio = read_gpio(volt_gpio_np);
  526. pvr = mfspr(SPRN_PVR);
  527. has_cpu_l2lve = !((pvr & 0xf00) == 0x100);
  528. set_speed_proc = cpu_750fx_cpu_speed;
  529. get_speed_proc = cpu_750fx_get_cpu_speed;
  530. cur_freq = cpu_750fx_get_cpu_speed();
  531. return 0;
  532. }
  533. /* Currently, we support the following machines:
  534. *
  535. * - Titanium PowerBook 1Ghz (PMU based, 667Mhz & 1Ghz)
  536. * - Titanium PowerBook 800 (PMU based, 667Mhz & 800Mhz)
  537. * - Titanium PowerBook 400 (PMU based, 300Mhz & 400Mhz)
  538. * - Titanium PowerBook 500 (PMU based, 300Mhz & 500Mhz)
  539. * - iBook2 500/600 (PMU based, 400Mhz & 500/600Mhz)
  540. * - iBook2 700 (CPU based, 400Mhz & 700Mhz, support low voltage)
  541. * - Recent MacRISC3 laptops
  542. * - All new machines with 7447A CPUs
  543. */
  544. static int __init pmac_cpufreq_setup(void)
  545. {
  546. struct device_node *cpunode;
  547. const u32 *value;
  548. if (strstr(cmd_line, "nocpufreq"))
  549. return 0;
  550. /* Assume only one CPU */
  551. cpunode = of_find_node_by_type(NULL, "cpu");
  552. if (!cpunode)
  553. goto out;
  554. /* Get current cpu clock freq */
  555. value = of_get_property(cpunode, "clock-frequency", NULL);
  556. if (!value)
  557. goto out;
  558. cur_freq = (*value) / 1000;
  559. /* Check for 7447A based MacRISC3 */
  560. if (machine_is_compatible("MacRISC3") &&
  561. of_get_property(cpunode, "dynamic-power-step", NULL) &&
  562. PVR_VER(mfspr(SPRN_PVR)) == 0x8003) {
  563. pmac_cpufreq_init_7447A(cpunode);
  564. /* Check for other MacRISC3 machines */
  565. } else if (machine_is_compatible("PowerBook3,4") ||
  566. machine_is_compatible("PowerBook3,5") ||
  567. machine_is_compatible("MacRISC3")) {
  568. pmac_cpufreq_init_MacRISC3(cpunode);
  569. /* Else check for iBook2 500/600 */
  570. } else if (machine_is_compatible("PowerBook4,1")) {
  571. hi_freq = cur_freq;
  572. low_freq = 400000;
  573. set_speed_proc = pmu_set_cpu_speed;
  574. is_pmu_based = 1;
  575. }
  576. /* Else check for TiPb 550 */
  577. else if (machine_is_compatible("PowerBook3,3") && cur_freq == 550000) {
  578. hi_freq = cur_freq;
  579. low_freq = 500000;
  580. set_speed_proc = pmu_set_cpu_speed;
  581. is_pmu_based = 1;
  582. }
  583. /* Else check for TiPb 400 & 500 */
  584. else if (machine_is_compatible("PowerBook3,2")) {
  585. /* We only know about the 400 MHz and the 500Mhz model
  586. * they both have 300 MHz as low frequency
  587. */
  588. if (cur_freq < 350000 || cur_freq > 550000)
  589. goto out;
  590. hi_freq = cur_freq;
  591. low_freq = 300000;
  592. set_speed_proc = pmu_set_cpu_speed;
  593. is_pmu_based = 1;
  594. }
  595. /* Else check for 750FX */
  596. else if (PVR_VER(mfspr(SPRN_PVR)) == 0x7000)
  597. pmac_cpufreq_init_750FX(cpunode);
  598. out:
  599. of_node_put(cpunode);
  600. if (set_speed_proc == NULL)
  601. return -ENODEV;
  602. pmac_cpu_freqs[CPUFREQ_LOW].frequency = low_freq;
  603. pmac_cpu_freqs[CPUFREQ_HIGH].frequency = hi_freq;
  604. ppc_proc_freq = cur_freq * 1000ul;
  605. printk(KERN_INFO "Registering PowerMac CPU frequency driver\n");
  606. printk(KERN_INFO "Low: %d Mhz, High: %d Mhz, Boot: %d Mhz\n",
  607. low_freq/1000, hi_freq/1000, cur_freq/1000);
  608. return cpufreq_register_driver(&pmac_cpufreq_driver);
  609. }
  610. module_init(pmac_cpufreq_setup);