setup.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. /*
  2. * Copyright (C) 2006-2007 PA Semi, Inc
  3. *
  4. * Authors: Kip Walker, PA Semi
  5. * Olof Johansson, PA Semi
  6. *
  7. * Maintained by: Olof Johansson <olof@lixom.net>
  8. *
  9. * Based on arch/powerpc/platforms/maple/setup.c
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. */
  24. #include <linux/errno.h>
  25. #include <linux/kernel.h>
  26. #include <linux/delay.h>
  27. #include <linux/console.h>
  28. #include <linux/pci.h>
  29. #include <linux/of_platform.h>
  30. #include <asm/prom.h>
  31. #include <asm/system.h>
  32. #include <asm/iommu.h>
  33. #include <asm/machdep.h>
  34. #include <asm/mpic.h>
  35. #include <asm/smp.h>
  36. #include <asm/time.h>
  37. #include <asm/mmu.h>
  38. #include <pcmcia/ss.h>
  39. #include <pcmcia/cistpl.h>
  40. #include <pcmcia/ds.h>
  41. #include "pasemi.h"
  42. #if !defined(CONFIG_SMP)
  43. static void smp_send_stop(void) {}
  44. #endif
  45. /* SDC reset register, must be pre-mapped at reset time */
  46. static void __iomem *reset_reg;
  47. /* Various error status registers, must be pre-mapped at MCE time */
  48. #define MAX_MCE_REGS 32
  49. struct mce_regs {
  50. char *name;
  51. void __iomem *addr;
  52. };
  53. static struct mce_regs mce_regs[MAX_MCE_REGS];
  54. static int num_mce_regs;
  55. static int nmi_virq = NO_IRQ;
  56. static void pas_restart(char *cmd)
  57. {
  58. /* Need to put others cpu in hold loop so they're not sleeping */
  59. smp_send_stop();
  60. udelay(10000);
  61. printk("Restarting...\n");
  62. while (1)
  63. out_le32(reset_reg, 0x6000000);
  64. }
  65. #ifdef CONFIG_SMP
  66. static DEFINE_SPINLOCK(timebase_lock);
  67. static unsigned long timebase;
  68. static void __devinit pas_give_timebase(void)
  69. {
  70. spin_lock(&timebase_lock);
  71. mtspr(SPRN_TBCTL, TBCTL_FREEZE);
  72. isync();
  73. timebase = get_tb();
  74. spin_unlock(&timebase_lock);
  75. while (timebase)
  76. barrier();
  77. mtspr(SPRN_TBCTL, TBCTL_RESTART);
  78. }
  79. static void __devinit pas_take_timebase(void)
  80. {
  81. while (!timebase)
  82. smp_rmb();
  83. spin_lock(&timebase_lock);
  84. set_tb(timebase >> 32, timebase & 0xffffffff);
  85. timebase = 0;
  86. spin_unlock(&timebase_lock);
  87. }
  88. struct smp_ops_t pas_smp_ops = {
  89. .probe = smp_mpic_probe,
  90. .message_pass = smp_mpic_message_pass,
  91. .kick_cpu = smp_generic_kick_cpu,
  92. .setup_cpu = smp_mpic_setup_cpu,
  93. .give_timebase = pas_give_timebase,
  94. .take_timebase = pas_take_timebase,
  95. };
  96. #endif /* CONFIG_SMP */
  97. void __init pas_setup_arch(void)
  98. {
  99. #ifdef CONFIG_SMP
  100. /* Setup SMP callback */
  101. smp_ops = &pas_smp_ops;
  102. #endif
  103. /* Lookup PCI hosts */
  104. pas_pci_init();
  105. #ifdef CONFIG_DUMMY_CONSOLE
  106. conswitchp = &dummy_con;
  107. #endif
  108. /* Remap SDC register for doing reset */
  109. /* XXXOJN This should maybe come out of the device tree */
  110. reset_reg = ioremap(0xfc101100, 4);
  111. }
  112. static int __init pas_setup_mce_regs(void)
  113. {
  114. struct pci_dev *dev;
  115. int reg;
  116. /* Remap various SoC status registers for use by the MCE handler */
  117. reg = 0;
  118. dev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa00a, NULL);
  119. while (dev && reg < MAX_MCE_REGS) {
  120. mce_regs[reg].name = kasprintf(GFP_KERNEL,
  121. "mc%d_mcdebug_errsta", reg);
  122. mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x730);
  123. dev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa00a, dev);
  124. reg++;
  125. }
  126. dev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa001, NULL);
  127. if (dev && reg+4 < MAX_MCE_REGS) {
  128. mce_regs[reg].name = "iobdbg_IntStatus1";
  129. mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x438);
  130. reg++;
  131. mce_regs[reg].name = "iobdbg_IOCTbusIntDbgReg";
  132. mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x454);
  133. reg++;
  134. mce_regs[reg].name = "iobiom_IntStatus";
  135. mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0xc10);
  136. reg++;
  137. mce_regs[reg].name = "iobiom_IntDbgReg";
  138. mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0xc1c);
  139. reg++;
  140. }
  141. dev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa009, NULL);
  142. if (dev && reg+2 < MAX_MCE_REGS) {
  143. mce_regs[reg].name = "l2csts_IntStatus";
  144. mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x200);
  145. reg++;
  146. mce_regs[reg].name = "l2csts_Cnt";
  147. mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x214);
  148. reg++;
  149. }
  150. num_mce_regs = reg;
  151. return 0;
  152. }
  153. machine_device_initcall(pasemi, pas_setup_mce_regs);
  154. static __init void pas_init_IRQ(void)
  155. {
  156. struct device_node *np;
  157. struct device_node *root, *mpic_node;
  158. unsigned long openpic_addr;
  159. const unsigned int *opprop;
  160. int naddr, opplen;
  161. int mpic_flags;
  162. const unsigned int *nmiprop;
  163. struct mpic *mpic;
  164. mpic_node = NULL;
  165. for_each_node_by_type(np, "interrupt-controller")
  166. if (of_device_is_compatible(np, "open-pic")) {
  167. mpic_node = np;
  168. break;
  169. }
  170. if (!mpic_node)
  171. for_each_node_by_type(np, "open-pic") {
  172. mpic_node = np;
  173. break;
  174. }
  175. if (!mpic_node) {
  176. printk(KERN_ERR
  177. "Failed to locate the MPIC interrupt controller\n");
  178. return;
  179. }
  180. /* Find address list in /platform-open-pic */
  181. root = of_find_node_by_path("/");
  182. naddr = of_n_addr_cells(root);
  183. opprop = of_get_property(root, "platform-open-pic", &opplen);
  184. if (!opprop) {
  185. printk(KERN_ERR "No platform-open-pic property.\n");
  186. of_node_put(root);
  187. return;
  188. }
  189. openpic_addr = of_read_number(opprop, naddr);
  190. printk(KERN_DEBUG "OpenPIC addr: %lx\n", openpic_addr);
  191. mpic_flags = MPIC_PRIMARY | MPIC_LARGE_VECTORS | MPIC_NO_BIAS;
  192. nmiprop = of_get_property(mpic_node, "nmi-source", NULL);
  193. if (nmiprop)
  194. mpic_flags |= MPIC_ENABLE_MCK;
  195. mpic = mpic_alloc(mpic_node, openpic_addr,
  196. mpic_flags, 0, 0, "PASEMI-OPIC");
  197. BUG_ON(!mpic);
  198. mpic_assign_isu(mpic, 0, openpic_addr + 0x10000);
  199. mpic_init(mpic);
  200. /* The NMI/MCK source needs to be prio 15 */
  201. if (nmiprop) {
  202. nmi_virq = irq_create_mapping(NULL, *nmiprop);
  203. mpic_irq_set_priority(nmi_virq, 15);
  204. set_irq_type(nmi_virq, IRQ_TYPE_EDGE_RISING);
  205. mpic_unmask_irq(nmi_virq);
  206. }
  207. of_node_put(mpic_node);
  208. of_node_put(root);
  209. }
  210. static void __init pas_progress(char *s, unsigned short hex)
  211. {
  212. printk("[%04x] : %s\n", hex, s ? s : "");
  213. }
  214. static int pas_machine_check_handler(struct pt_regs *regs)
  215. {
  216. int cpu = smp_processor_id();
  217. unsigned long srr0, srr1, dsisr;
  218. int dump_slb = 0;
  219. int i;
  220. srr0 = regs->nip;
  221. srr1 = regs->msr;
  222. if (nmi_virq != NO_IRQ && mpic_get_mcirq() == nmi_virq) {
  223. printk(KERN_ERR "NMI delivered\n");
  224. debugger(regs);
  225. mpic_end_irq(nmi_virq);
  226. goto out;
  227. }
  228. dsisr = mfspr(SPRN_DSISR);
  229. printk(KERN_ERR "Machine Check on CPU %d\n", cpu);
  230. printk(KERN_ERR "SRR0 0x%016lx SRR1 0x%016lx\n", srr0, srr1);
  231. printk(KERN_ERR "DSISR 0x%016lx DAR 0x%016lx\n", dsisr, regs->dar);
  232. printk(KERN_ERR "BER 0x%016lx MER 0x%016lx\n", mfspr(SPRN_PA6T_BER),
  233. mfspr(SPRN_PA6T_MER));
  234. printk(KERN_ERR "IER 0x%016lx DER 0x%016lx\n", mfspr(SPRN_PA6T_IER),
  235. mfspr(SPRN_PA6T_DER));
  236. printk(KERN_ERR "Cause:\n");
  237. if (srr1 & 0x200000)
  238. printk(KERN_ERR "Signalled by SDC\n");
  239. if (srr1 & 0x100000) {
  240. printk(KERN_ERR "Load/Store detected error:\n");
  241. if (dsisr & 0x8000)
  242. printk(KERN_ERR "D-cache ECC double-bit error or bus error\n");
  243. if (dsisr & 0x4000)
  244. printk(KERN_ERR "LSU snoop response error\n");
  245. if (dsisr & 0x2000) {
  246. printk(KERN_ERR "MMU SLB multi-hit or invalid B field\n");
  247. dump_slb = 1;
  248. }
  249. if (dsisr & 0x1000)
  250. printk(KERN_ERR "Recoverable Duptags\n");
  251. if (dsisr & 0x800)
  252. printk(KERN_ERR "Recoverable D-cache parity error count overflow\n");
  253. if (dsisr & 0x400)
  254. printk(KERN_ERR "TLB parity error count overflow\n");
  255. }
  256. if (srr1 & 0x80000)
  257. printk(KERN_ERR "Bus Error\n");
  258. if (srr1 & 0x40000) {
  259. printk(KERN_ERR "I-side SLB multiple hit\n");
  260. dump_slb = 1;
  261. }
  262. if (srr1 & 0x20000)
  263. printk(KERN_ERR "I-cache parity error hit\n");
  264. if (num_mce_regs == 0)
  265. printk(KERN_ERR "No MCE registers mapped yet, can't dump\n");
  266. else
  267. printk(KERN_ERR "SoC debug registers:\n");
  268. for (i = 0; i < num_mce_regs; i++)
  269. printk(KERN_ERR "%s: 0x%08x\n", mce_regs[i].name,
  270. in_le32(mce_regs[i].addr));
  271. if (dump_slb) {
  272. unsigned long e, v;
  273. int i;
  274. printk(KERN_ERR "slb contents:\n");
  275. for (i = 0; i < mmu_slb_size; i++) {
  276. asm volatile("slbmfee %0,%1" : "=r" (e) : "r" (i));
  277. asm volatile("slbmfev %0,%1" : "=r" (v) : "r" (i));
  278. printk(KERN_ERR "%02d %016lx %016lx\n", i, e, v);
  279. }
  280. }
  281. out:
  282. /* SRR1[62] is from MSR[62] if recoverable, so pass that back */
  283. return !!(srr1 & 0x2);
  284. }
  285. static void __init pas_init_early(void)
  286. {
  287. iommu_init_early_pasemi();
  288. }
  289. #ifdef CONFIG_PCMCIA
  290. static int pcmcia_notify(struct notifier_block *nb, unsigned long action,
  291. void *data)
  292. {
  293. struct device *dev = data;
  294. struct device *parent;
  295. struct pcmcia_device *pdev = to_pcmcia_dev(dev);
  296. /* We are only intereted in device addition */
  297. if (action != BUS_NOTIFY_ADD_DEVICE)
  298. return 0;
  299. parent = pdev->socket->dev.parent;
  300. /* We know electra_cf devices will always have of_node set, since
  301. * electra_cf is an of_platform driver.
  302. */
  303. if (!parent->archdata.of_node)
  304. return 0;
  305. if (!of_device_is_compatible(parent->archdata.of_node, "electra-cf"))
  306. return 0;
  307. /* We use the direct ops for localbus */
  308. dev->archdata.dma_ops = &dma_direct_ops;
  309. return 0;
  310. }
  311. static struct notifier_block pcmcia_notifier = {
  312. .notifier_call = pcmcia_notify,
  313. };
  314. static inline void pasemi_pcmcia_init(void)
  315. {
  316. extern struct bus_type pcmcia_bus_type;
  317. bus_register_notifier(&pcmcia_bus_type, &pcmcia_notifier);
  318. }
  319. #else
  320. static inline void pasemi_pcmcia_init(void)
  321. {
  322. }
  323. #endif
  324. static struct of_device_id pasemi_bus_ids[] = {
  325. /* Unfortunately needed for legacy firmwares */
  326. { .type = "localbus", },
  327. { .type = "sdc", },
  328. /* These are the proper entries, which newer firmware uses */
  329. { .compatible = "pasemi,localbus", },
  330. { .compatible = "pasemi,sdc", },
  331. {},
  332. };
  333. static int __init pasemi_publish_devices(void)
  334. {
  335. pasemi_pcmcia_init();
  336. /* Publish OF platform devices for SDC and other non-PCI devices */
  337. of_platform_bus_probe(NULL, pasemi_bus_ids, NULL);
  338. return 0;
  339. }
  340. machine_device_initcall(pasemi, pasemi_publish_devices);
  341. /*
  342. * Called very early, MMU is off, device-tree isn't unflattened
  343. */
  344. static int __init pas_probe(void)
  345. {
  346. unsigned long root = of_get_flat_dt_root();
  347. if (!of_flat_dt_is_compatible(root, "PA6T-1682M") &&
  348. !of_flat_dt_is_compatible(root, "pasemi,pwrficient"))
  349. return 0;
  350. hpte_init_native();
  351. alloc_iobmap_l2();
  352. return 1;
  353. }
  354. define_machine(pasemi) {
  355. .name = "PA Semi PWRficient",
  356. .probe = pas_probe,
  357. .setup_arch = pas_setup_arch,
  358. .init_early = pas_init_early,
  359. .init_IRQ = pas_init_IRQ,
  360. .get_irq = mpic_get_irq,
  361. .restart = pas_restart,
  362. .get_boot_time = pas_get_boot_time,
  363. .calibrate_decr = generic_calibrate_decr,
  364. .progress = pas_progress,
  365. .machine_check_exception = pas_machine_check_handler,
  366. };