spu_priv1_mmio.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182
  1. /*
  2. * spu hypervisor abstraction for direct hardware access.
  3. *
  4. * (C) Copyright IBM Deutschland Entwicklung GmbH 2005
  5. * Copyright 2006 Sony Corp.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/interrupt.h>
  21. #include <linux/list.h>
  22. #include <linux/module.h>
  23. #include <linux/ptrace.h>
  24. #include <linux/slab.h>
  25. #include <linux/wait.h>
  26. #include <linux/mm.h>
  27. #include <linux/io.h>
  28. #include <linux/mutex.h>
  29. #include <linux/device.h>
  30. #include <linux/sched.h>
  31. #include <asm/spu.h>
  32. #include <asm/spu_priv1.h>
  33. #include <asm/firmware.h>
  34. #include <asm/prom.h>
  35. #include "interrupt.h"
  36. #include "spu_priv1_mmio.h"
  37. static void int_mask_and(struct spu *spu, int class, u64 mask)
  38. {
  39. u64 old_mask;
  40. old_mask = in_be64(&spu->priv1->int_mask_RW[class]);
  41. out_be64(&spu->priv1->int_mask_RW[class], old_mask & mask);
  42. }
  43. static void int_mask_or(struct spu *spu, int class, u64 mask)
  44. {
  45. u64 old_mask;
  46. old_mask = in_be64(&spu->priv1->int_mask_RW[class]);
  47. out_be64(&spu->priv1->int_mask_RW[class], old_mask | mask);
  48. }
  49. static void int_mask_set(struct spu *spu, int class, u64 mask)
  50. {
  51. out_be64(&spu->priv1->int_mask_RW[class], mask);
  52. }
  53. static u64 int_mask_get(struct spu *spu, int class)
  54. {
  55. return in_be64(&spu->priv1->int_mask_RW[class]);
  56. }
  57. static void int_stat_clear(struct spu *spu, int class, u64 stat)
  58. {
  59. out_be64(&spu->priv1->int_stat_RW[class], stat);
  60. }
  61. static u64 int_stat_get(struct spu *spu, int class)
  62. {
  63. return in_be64(&spu->priv1->int_stat_RW[class]);
  64. }
  65. static void cpu_affinity_set(struct spu *spu, int cpu)
  66. {
  67. u64 target;
  68. u64 route;
  69. if (nr_cpus_node(spu->node)) {
  70. const struct cpumask *spumask = cpumask_of_node(spu->node),
  71. *cpumask = cpumask_of_node(cpu_to_node(cpu));
  72. if (!cpumask_intersects(spumask, cpumask))
  73. return;
  74. }
  75. target = iic_get_target_id(cpu);
  76. route = target << 48 | target << 32 | target << 16;
  77. out_be64(&spu->priv1->int_route_RW, route);
  78. }
  79. static u64 mfc_dar_get(struct spu *spu)
  80. {
  81. return in_be64(&spu->priv1->mfc_dar_RW);
  82. }
  83. static u64 mfc_dsisr_get(struct spu *spu)
  84. {
  85. return in_be64(&spu->priv1->mfc_dsisr_RW);
  86. }
  87. static void mfc_dsisr_set(struct spu *spu, u64 dsisr)
  88. {
  89. out_be64(&spu->priv1->mfc_dsisr_RW, dsisr);
  90. }
  91. static void mfc_sdr_setup(struct spu *spu)
  92. {
  93. out_be64(&spu->priv1->mfc_sdr_RW, mfspr(SPRN_SDR1));
  94. }
  95. static void mfc_sr1_set(struct spu *spu, u64 sr1)
  96. {
  97. out_be64(&spu->priv1->mfc_sr1_RW, sr1);
  98. }
  99. static u64 mfc_sr1_get(struct spu *spu)
  100. {
  101. return in_be64(&spu->priv1->mfc_sr1_RW);
  102. }
  103. static void mfc_tclass_id_set(struct spu *spu, u64 tclass_id)
  104. {
  105. out_be64(&spu->priv1->mfc_tclass_id_RW, tclass_id);
  106. }
  107. static u64 mfc_tclass_id_get(struct spu *spu)
  108. {
  109. return in_be64(&spu->priv1->mfc_tclass_id_RW);
  110. }
  111. static void tlb_invalidate(struct spu *spu)
  112. {
  113. out_be64(&spu->priv1->tlb_invalidate_entry_W, 0ul);
  114. }
  115. static void resource_allocation_groupID_set(struct spu *spu, u64 id)
  116. {
  117. out_be64(&spu->priv1->resource_allocation_groupID_RW, id);
  118. }
  119. static u64 resource_allocation_groupID_get(struct spu *spu)
  120. {
  121. return in_be64(&spu->priv1->resource_allocation_groupID_RW);
  122. }
  123. static void resource_allocation_enable_set(struct spu *spu, u64 enable)
  124. {
  125. out_be64(&spu->priv1->resource_allocation_enable_RW, enable);
  126. }
  127. static u64 resource_allocation_enable_get(struct spu *spu)
  128. {
  129. return in_be64(&spu->priv1->resource_allocation_enable_RW);
  130. }
  131. const struct spu_priv1_ops spu_priv1_mmio_ops =
  132. {
  133. .int_mask_and = int_mask_and,
  134. .int_mask_or = int_mask_or,
  135. .int_mask_set = int_mask_set,
  136. .int_mask_get = int_mask_get,
  137. .int_stat_clear = int_stat_clear,
  138. .int_stat_get = int_stat_get,
  139. .cpu_affinity_set = cpu_affinity_set,
  140. .mfc_dar_get = mfc_dar_get,
  141. .mfc_dsisr_get = mfc_dsisr_get,
  142. .mfc_dsisr_set = mfc_dsisr_set,
  143. .mfc_sdr_setup = mfc_sdr_setup,
  144. .mfc_sr1_set = mfc_sr1_set,
  145. .mfc_sr1_get = mfc_sr1_get,
  146. .mfc_tclass_id_set = mfc_tclass_id_set,
  147. .mfc_tclass_id_get = mfc_tclass_id_get,
  148. .tlb_invalidate = tlb_invalidate,
  149. .resource_allocation_groupID_set = resource_allocation_groupID_set,
  150. .resource_allocation_groupID_get = resource_allocation_groupID_get,
  151. .resource_allocation_enable_set = resource_allocation_enable_set,
  152. .resource_allocation_enable_get = resource_allocation_enable_get,
  153. };