m8xx_setup.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * Copyright (C) 1995 Linus Torvalds
  3. * Adapted from 'alpha' version by Gary Thomas
  4. * Modified by Cort Dougan (cort@cs.nmt.edu)
  5. * Modified for MBX using prep/chrp/pmac functions by Dan (dmalek@jlc.net)
  6. * Further modified for generic 8xx by Dan.
  7. */
  8. /*
  9. * bootup setup stuff..
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/slab.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/init.h>
  15. #include <linux/time.h>
  16. #include <linux/rtc.h>
  17. #include <linux/fsl_devices.h>
  18. #include <asm/io.h>
  19. #include <asm/mpc8xx.h>
  20. #include <asm/8xx_immap.h>
  21. #include <asm/prom.h>
  22. #include <asm/fs_pd.h>
  23. #include <mm/mmu_decl.h>
  24. #include <sysdev/mpc8xx_pic.h>
  25. #include "mpc8xx.h"
  26. struct mpc8xx_pcmcia_ops m8xx_pcmcia_ops;
  27. extern int cpm_pic_init(void);
  28. extern int cpm_get_irq(void);
  29. /* A place holder for time base interrupts, if they are ever enabled. */
  30. static irqreturn_t timebase_interrupt(int irq, void *dev)
  31. {
  32. printk ("timebase_interrupt()\n");
  33. return IRQ_HANDLED;
  34. }
  35. static struct irqaction tbint_irqaction = {
  36. .handler = timebase_interrupt,
  37. .name = "tbint",
  38. };
  39. /* per-board overridable init_internal_rtc() function. */
  40. void __init __attribute__ ((weak))
  41. init_internal_rtc(void)
  42. {
  43. sit8xx_t __iomem *sys_tmr = immr_map(im_sit);
  44. /* Disable the RTC one second and alarm interrupts. */
  45. clrbits16(&sys_tmr->sit_rtcsc, (RTCSC_SIE | RTCSC_ALE));
  46. /* Enable the RTC */
  47. setbits16(&sys_tmr->sit_rtcsc, (RTCSC_RTF | RTCSC_RTE));
  48. immr_unmap(sys_tmr);
  49. }
  50. static int __init get_freq(char *name, unsigned long *val)
  51. {
  52. struct device_node *cpu;
  53. const unsigned int *fp;
  54. int found = 0;
  55. /* The cpu node should have timebase and clock frequency properties */
  56. cpu = of_find_node_by_type(NULL, "cpu");
  57. if (cpu) {
  58. fp = of_get_property(cpu, name, NULL);
  59. if (fp) {
  60. found = 1;
  61. *val = *fp;
  62. }
  63. of_node_put(cpu);
  64. }
  65. return found;
  66. }
  67. /* The decrementer counts at the system (internal) clock frequency divided by
  68. * sixteen, or external oscillator divided by four. We force the processor
  69. * to use system clock divided by sixteen.
  70. */
  71. void __init mpc8xx_calibrate_decr(void)
  72. {
  73. struct device_node *cpu;
  74. cark8xx_t __iomem *clk_r1;
  75. car8xx_t __iomem *clk_r2;
  76. sitk8xx_t __iomem *sys_tmr1;
  77. sit8xx_t __iomem *sys_tmr2;
  78. int irq, virq;
  79. clk_r1 = immr_map(im_clkrstk);
  80. /* Unlock the SCCR. */
  81. out_be32(&clk_r1->cark_sccrk, ~KAPWR_KEY);
  82. out_be32(&clk_r1->cark_sccrk, KAPWR_KEY);
  83. immr_unmap(clk_r1);
  84. /* Force all 8xx processors to use divide by 16 processor clock. */
  85. clk_r2 = immr_map(im_clkrst);
  86. setbits32(&clk_r2->car_sccr, 0x02000000);
  87. immr_unmap(clk_r2);
  88. /* Processor frequency is MHz.
  89. */
  90. ppc_proc_freq = 50000000;
  91. if (!get_freq("clock-frequency", &ppc_proc_freq))
  92. printk(KERN_ERR "WARNING: Estimating processor frequency "
  93. "(not found)\n");
  94. ppc_tb_freq = ppc_proc_freq / 16;
  95. printk("Decrementer Frequency = 0x%lx\n", ppc_tb_freq);
  96. /* Perform some more timer/timebase initialization. This used
  97. * to be done elsewhere, but other changes caused it to get
  98. * called more than once....that is a bad thing.
  99. *
  100. * First, unlock all of the registers we are going to modify.
  101. * To protect them from corruption during power down, registers
  102. * that are maintained by keep alive power are "locked". To
  103. * modify these registers we have to write the key value to
  104. * the key location associated with the register.
  105. * Some boards power up with these unlocked, while others
  106. * are locked. Writing anything (including the unlock code?)
  107. * to the unlocked registers will lock them again. So, here
  108. * we guarantee the registers are locked, then we unlock them
  109. * for our use.
  110. */
  111. sys_tmr1 = immr_map(im_sitk);
  112. out_be32(&sys_tmr1->sitk_tbscrk, ~KAPWR_KEY);
  113. out_be32(&sys_tmr1->sitk_rtcsck, ~KAPWR_KEY);
  114. out_be32(&sys_tmr1->sitk_tbk, ~KAPWR_KEY);
  115. out_be32(&sys_tmr1->sitk_tbscrk, KAPWR_KEY);
  116. out_be32(&sys_tmr1->sitk_rtcsck, KAPWR_KEY);
  117. out_be32(&sys_tmr1->sitk_tbk, KAPWR_KEY);
  118. immr_unmap(sys_tmr1);
  119. init_internal_rtc();
  120. /* Enabling the decrementer also enables the timebase interrupts
  121. * (or from the other point of view, to get decrementer interrupts
  122. * we have to enable the timebase). The decrementer interrupt
  123. * is wired into the vector table, nothing to do here for that.
  124. */
  125. cpu = of_find_node_by_type(NULL, "cpu");
  126. virq= irq_of_parse_and_map(cpu, 0);
  127. irq = irq_map[virq].hwirq;
  128. sys_tmr2 = immr_map(im_sit);
  129. out_be16(&sys_tmr2->sit_tbscr, ((1 << (7 - (irq/2))) << 8) |
  130. (TBSCR_TBF | TBSCR_TBE));
  131. immr_unmap(sys_tmr2);
  132. if (setup_irq(virq, &tbint_irqaction))
  133. panic("Could not allocate timer IRQ!");
  134. }
  135. /* The RTC on the MPC8xx is an internal register.
  136. * We want to protect this during power down, so we need to unlock,
  137. * modify, and re-lock.
  138. */
  139. int mpc8xx_set_rtc_time(struct rtc_time *tm)
  140. {
  141. sitk8xx_t __iomem *sys_tmr1;
  142. sit8xx_t __iomem *sys_tmr2;
  143. int time;
  144. sys_tmr1 = immr_map(im_sitk);
  145. sys_tmr2 = immr_map(im_sit);
  146. time = mktime(tm->tm_year+1900, tm->tm_mon+1, tm->tm_mday,
  147. tm->tm_hour, tm->tm_min, tm->tm_sec);
  148. out_be32(&sys_tmr1->sitk_rtck, KAPWR_KEY);
  149. out_be32(&sys_tmr2->sit_rtc, time);
  150. out_be32(&sys_tmr1->sitk_rtck, ~KAPWR_KEY);
  151. immr_unmap(sys_tmr2);
  152. immr_unmap(sys_tmr1);
  153. return 0;
  154. }
  155. void mpc8xx_get_rtc_time(struct rtc_time *tm)
  156. {
  157. unsigned long data;
  158. sit8xx_t __iomem *sys_tmr = immr_map(im_sit);
  159. /* Get time from the RTC. */
  160. data = in_be32(&sys_tmr->sit_rtc);
  161. to_tm(data, tm);
  162. tm->tm_year -= 1900;
  163. tm->tm_mon -= 1;
  164. immr_unmap(sys_tmr);
  165. return;
  166. }
  167. void mpc8xx_restart(char *cmd)
  168. {
  169. car8xx_t __iomem *clk_r = immr_map(im_clkrst);
  170. local_irq_disable();
  171. setbits32(&clk_r->car_plprcr, 0x00000080);
  172. /* Clear the ME bit in MSR to cause checkstop on machine check
  173. */
  174. mtmsr(mfmsr() & ~0x1000);
  175. in_8(&clk_r->res[0]);
  176. panic("Restart failed\n");
  177. }
  178. static void cpm_cascade(unsigned int irq, struct irq_desc *desc)
  179. {
  180. int cascade_irq;
  181. if ((cascade_irq = cpm_get_irq()) >= 0) {
  182. struct irq_desc *cdesc = irq_desc + cascade_irq;
  183. generic_handle_irq(cascade_irq);
  184. cdesc->chip->eoi(cascade_irq);
  185. }
  186. desc->chip->eoi(irq);
  187. }
  188. /* Initialize the internal interrupt controllers. The number of
  189. * interrupts supported can vary with the processor type, and the
  190. * 82xx family can have up to 64.
  191. * External interrupts can be either edge or level triggered, and
  192. * need to be initialized by the appropriate driver.
  193. */
  194. void __init mpc8xx_pics_init(void)
  195. {
  196. int irq;
  197. if (mpc8xx_pic_init()) {
  198. printk(KERN_ERR "Failed interrupt 8xx controller initialization\n");
  199. return;
  200. }
  201. irq = cpm_pic_init();
  202. if (irq != NO_IRQ)
  203. set_irq_chained_handler(irq, cpm_cascade);
  204. }