pci-bridge.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. #ifndef _ASM_POWERPC_PCI_BRIDGE_H
  2. #define _ASM_POWERPC_PCI_BRIDGE_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. #include <linux/pci.h>
  11. #include <linux/list.h>
  12. #include <linux/ioport.h>
  13. struct device_node;
  14. enum {
  15. /* Force re-assigning all resources (ignore firmware
  16. * setup completely)
  17. */
  18. PPC_PCI_REASSIGN_ALL_RSRC = 0x00000001,
  19. /* Re-assign all bus numbers */
  20. PPC_PCI_REASSIGN_ALL_BUS = 0x00000002,
  21. /* Do not try to assign, just use existing setup */
  22. PPC_PCI_PROBE_ONLY = 0x00000004,
  23. /* Don't bother with ISA alignment unless the bridge has
  24. * ISA forwarding enabled
  25. */
  26. PPC_PCI_CAN_SKIP_ISA_ALIGN = 0x00000008,
  27. /* Enable domain numbers in /proc */
  28. PPC_PCI_ENABLE_PROC_DOMAINS = 0x00000010,
  29. /* ... except for domain 0 */
  30. PPC_PCI_COMPAT_DOMAIN_0 = 0x00000020,
  31. };
  32. #ifdef CONFIG_PCI
  33. extern unsigned int ppc_pci_flags;
  34. static inline void ppc_pci_set_flags(int flags)
  35. {
  36. ppc_pci_flags = flags;
  37. }
  38. static inline void ppc_pci_add_flags(int flags)
  39. {
  40. ppc_pci_flags |= flags;
  41. }
  42. static inline int ppc_pci_has_flag(int flag)
  43. {
  44. return (ppc_pci_flags & flag);
  45. }
  46. #else
  47. static inline void ppc_pci_set_flags(int flags) { }
  48. static inline void ppc_pci_add_flags(int flags) { }
  49. static inline int ppc_pci_has_flag(int flag)
  50. {
  51. return 0;
  52. }
  53. #endif
  54. /*
  55. * Structure of a PCI controller (host bridge)
  56. */
  57. struct pci_controller {
  58. struct pci_bus *bus;
  59. char is_dynamic;
  60. #ifdef CONFIG_PPC64
  61. int node;
  62. #endif
  63. struct device_node *dn;
  64. struct list_head list_node;
  65. struct device *parent;
  66. int first_busno;
  67. int last_busno;
  68. #ifndef CONFIG_PPC64
  69. int self_busno;
  70. #endif
  71. void __iomem *io_base_virt;
  72. #ifdef CONFIG_PPC64
  73. void *io_base_alloc;
  74. #endif
  75. resource_size_t io_base_phys;
  76. #ifndef CONFIG_PPC64
  77. resource_size_t pci_io_size;
  78. #endif
  79. /* Some machines (PReP) have a non 1:1 mapping of
  80. * the PCI memory space in the CPU bus space
  81. */
  82. resource_size_t pci_mem_offset;
  83. #ifdef CONFIG_PPC64
  84. unsigned long pci_io_size;
  85. #endif
  86. /* Some machines have a special region to forward the ISA
  87. * "memory" cycles such as VGA memory regions. Left to 0
  88. * if unsupported
  89. */
  90. resource_size_t isa_mem_phys;
  91. resource_size_t isa_mem_size;
  92. struct pci_ops *ops;
  93. unsigned int __iomem *cfg_addr;
  94. void __iomem *cfg_data;
  95. #ifndef CONFIG_PPC64
  96. /*
  97. * Used for variants of PCI indirect handling and possible quirks:
  98. * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
  99. * EXT_REG - provides access to PCI-e extended registers
  100. * SURPRESS_PRIMARY_BUS - we surpress the setting of PCI_PRIMARY_BUS
  101. * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
  102. * to determine which bus number to match on when generating type0
  103. * config cycles
  104. * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
  105. * hanging if we don't have link and try to do config cycles to
  106. * anything but the PHB. Only allow talking to the PHB if this is
  107. * set.
  108. * BIG_ENDIAN - cfg_addr is a big endian register
  109. * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on
  110. * the PLB4. Effectively disable MRM commands by setting this.
  111. */
  112. #define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
  113. #define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
  114. #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
  115. #define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
  116. #define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
  117. #define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020
  118. u32 indirect_type;
  119. #endif /* !CONFIG_PPC64 */
  120. /* Currently, we limit ourselves to 1 IO range and 3 mem
  121. * ranges since the common pci_bus structure can't handle more
  122. */
  123. struct resource io_resource;
  124. struct resource mem_resources[3];
  125. int global_number; /* PCI domain number */
  126. #ifdef CONFIG_PPC64
  127. unsigned long buid;
  128. unsigned long dma_window_base_cur;
  129. unsigned long dma_window_size;
  130. void *private_data;
  131. #endif /* CONFIG_PPC64 */
  132. };
  133. #ifndef CONFIG_PPC64
  134. static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
  135. {
  136. return bus->sysdata;
  137. }
  138. static inline int isa_vaddr_is_ioport(void __iomem *address)
  139. {
  140. /* No specific ISA handling on ppc32 at this stage, it
  141. * all goes through PCI
  142. */
  143. return 0;
  144. }
  145. /* These are used for config access before all the PCI probing
  146. has been done. */
  147. extern int early_read_config_byte(struct pci_controller *hose, int bus,
  148. int dev_fn, int where, u8 *val);
  149. extern int early_read_config_word(struct pci_controller *hose, int bus,
  150. int dev_fn, int where, u16 *val);
  151. extern int early_read_config_dword(struct pci_controller *hose, int bus,
  152. int dev_fn, int where, u32 *val);
  153. extern int early_write_config_byte(struct pci_controller *hose, int bus,
  154. int dev_fn, int where, u8 val);
  155. extern int early_write_config_word(struct pci_controller *hose, int bus,
  156. int dev_fn, int where, u16 val);
  157. extern int early_write_config_dword(struct pci_controller *hose, int bus,
  158. int dev_fn, int where, u32 val);
  159. extern int early_find_capability(struct pci_controller *hose, int bus,
  160. int dev_fn, int cap);
  161. extern void setup_indirect_pci(struct pci_controller* hose,
  162. resource_size_t cfg_addr,
  163. resource_size_t cfg_data, u32 flags);
  164. extern void setup_grackle(struct pci_controller *hose);
  165. #else /* CONFIG_PPC64 */
  166. /*
  167. * PCI stuff, for nodes representing PCI devices, pointed to
  168. * by device_node->data.
  169. */
  170. struct iommu_table;
  171. struct pci_dn {
  172. int busno; /* pci bus number */
  173. int devfn; /* pci device and function number */
  174. struct pci_controller *phb; /* for pci devices */
  175. struct iommu_table *iommu_table; /* for phb's or bridges */
  176. struct device_node *node; /* back-pointer to the device_node */
  177. int pci_ext_config_space; /* for pci devices */
  178. #ifdef CONFIG_EEH
  179. struct pci_dev *pcidev; /* back-pointer to the pci device */
  180. int class_code; /* pci device class */
  181. int eeh_mode; /* See eeh.h for possible EEH_MODEs */
  182. int eeh_config_addr;
  183. int eeh_pe_config_addr; /* new-style partition endpoint address */
  184. int eeh_check_count; /* # times driver ignored error */
  185. int eeh_freeze_count; /* # times this device froze up. */
  186. int eeh_false_positives; /* # times this device reported #ff's */
  187. u32 config_space[16]; /* saved PCI config space */
  188. #endif
  189. };
  190. /* Get the pointer to a device_node's pci_dn */
  191. #define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
  192. extern struct device_node *fetch_dev_dn(struct pci_dev *dev);
  193. /* Get a device_node from a pci_dev. This code must be fast except
  194. * in the case where the sysdata is incorrect and needs to be fixed
  195. * up (this will only happen once).
  196. * In this case the sysdata will have been inherited from a PCI host
  197. * bridge or a PCI-PCI bridge further up the tree, so it will point
  198. * to a valid struct pci_dn, just not the one we want.
  199. */
  200. static inline struct device_node *pci_device_to_OF_node(struct pci_dev *dev)
  201. {
  202. struct device_node *dn = dev->sysdata;
  203. struct pci_dn *pdn = dn->data;
  204. if (pdn && pdn->devfn == dev->devfn && pdn->busno == dev->bus->number)
  205. return dn; /* fast path. sysdata is good */
  206. return fetch_dev_dn(dev);
  207. }
  208. static inline int pci_device_from_OF_node(struct device_node *np,
  209. u8 *bus, u8 *devfn)
  210. {
  211. if (!PCI_DN(np))
  212. return -ENODEV;
  213. *bus = PCI_DN(np)->busno;
  214. *devfn = PCI_DN(np)->devfn;
  215. return 0;
  216. }
  217. static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
  218. {
  219. if (bus->self)
  220. return pci_device_to_OF_node(bus->self);
  221. else
  222. return bus->sysdata; /* Must be root bus (PHB) */
  223. }
  224. /** Find the bus corresponding to the indicated device node */
  225. extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
  226. /** Remove all of the PCI devices under this bus */
  227. extern void pcibios_remove_pci_devices(struct pci_bus *bus);
  228. /** Discover new pci devices under this bus, and add them */
  229. extern void pcibios_add_pci_devices(struct pci_bus *bus);
  230. static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
  231. {
  232. struct device_node *busdn = bus->sysdata;
  233. BUG_ON(busdn == NULL);
  234. return PCI_DN(busdn)->phb;
  235. }
  236. extern void isa_bridge_find_early(struct pci_controller *hose);
  237. static inline int isa_vaddr_is_ioport(void __iomem *address)
  238. {
  239. /* Check if address hits the reserved legacy IO range */
  240. unsigned long ea = (unsigned long)address;
  241. return ea >= ISA_IO_BASE && ea < ISA_IO_END;
  242. }
  243. extern int pcibios_unmap_io_space(struct pci_bus *bus);
  244. extern int pcibios_map_io_space(struct pci_bus *bus);
  245. /* Return values for ppc_md.pci_probe_mode function */
  246. #define PCI_PROBE_NONE -1 /* Don't look at this bus at all */
  247. #define PCI_PROBE_NORMAL 0 /* Do normal PCI probing */
  248. #define PCI_PROBE_DEVTREE 1 /* Instantiate from device tree */
  249. #ifdef CONFIG_NUMA
  250. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
  251. #else
  252. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
  253. #endif
  254. #endif /* CONFIG_PPC64 */
  255. /* Get the PCI host controller for an OF device */
  256. extern struct pci_controller *pci_find_hose_for_OF_device(
  257. struct device_node* node);
  258. /* Fill up host controller resources from the OF node */
  259. extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  260. struct device_node *dev, int primary);
  261. /* Allocate & free a PCI host bridge structure */
  262. extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
  263. extern void pcibios_free_controller(struct pci_controller *phb);
  264. extern void pcibios_setup_phb_resources(struct pci_controller *hose);
  265. #ifdef CONFIG_PCI
  266. extern unsigned long pci_address_to_pio(phys_addr_t address);
  267. extern int pcibios_vaddr_is_ioport(void __iomem *address);
  268. #else
  269. static inline unsigned long pci_address_to_pio(phys_addr_t address)
  270. {
  271. return (unsigned long)-1;
  272. }
  273. static inline int pcibios_vaddr_is_ioport(void __iomem *address)
  274. {
  275. return 0;
  276. }
  277. #endif /* CONFIG_PCI */
  278. #endif /* __KERNEL__ */
  279. #endif /* _ASM_POWERPC_PCI_BRIDGE_H */