io.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786
  1. #ifndef _ASM_POWERPC_IO_H
  2. #define _ASM_POWERPC_IO_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. /* Check of existence of legacy devices */
  11. extern int check_legacy_ioport(unsigned long base_port);
  12. #define I8042_DATA_REG 0x60
  13. #define FDC_BASE 0x3f0
  14. /* only relevant for PReP */
  15. #define _PIDXR 0x279
  16. #define _PNPWRP 0xa79
  17. #define PNPBIOS_BASE 0xf000
  18. #include <linux/device.h>
  19. #include <linux/io.h>
  20. #include <linux/compiler.h>
  21. #include <asm/page.h>
  22. #include <asm/byteorder.h>
  23. #include <asm/synch.h>
  24. #include <asm/delay.h>
  25. #include <asm/mmu.h>
  26. #include <asm-generic/iomap.h>
  27. #ifdef CONFIG_PPC64
  28. #include <asm/paca.h>
  29. #endif
  30. #define SIO_CONFIG_RA 0x398
  31. #define SIO_CONFIG_RD 0x399
  32. #define SLOW_DOWN_IO
  33. /* 32 bits uses slightly different variables for the various IO
  34. * bases. Most of this file only uses _IO_BASE though which we
  35. * define properly based on the platform
  36. */
  37. #ifndef CONFIG_PCI
  38. #define _IO_BASE 0
  39. #define _ISA_MEM_BASE 0
  40. #define PCI_DRAM_OFFSET 0
  41. #elif defined(CONFIG_PPC32)
  42. #define _IO_BASE isa_io_base
  43. #define _ISA_MEM_BASE isa_mem_base
  44. #define PCI_DRAM_OFFSET pci_dram_offset
  45. #else
  46. #define _IO_BASE pci_io_base
  47. #define _ISA_MEM_BASE isa_mem_base
  48. #define PCI_DRAM_OFFSET 0
  49. #endif
  50. extern unsigned long isa_io_base;
  51. extern unsigned long pci_io_base;
  52. extern unsigned long pci_dram_offset;
  53. extern resource_size_t isa_mem_base;
  54. #if defined(CONFIG_PPC32) && defined(CONFIG_PPC_INDIRECT_IO)
  55. #error CONFIG_PPC_INDIRECT_IO is not yet supported on 32 bits
  56. #endif
  57. /*
  58. *
  59. * Low level MMIO accessors
  60. *
  61. * This provides the non-bus specific accessors to MMIO. Those are PowerPC
  62. * specific and thus shouldn't be used in generic code. The accessors
  63. * provided here are:
  64. *
  65. * in_8, in_le16, in_be16, in_le32, in_be32, in_le64, in_be64
  66. * out_8, out_le16, out_be16, out_le32, out_be32, out_le64, out_be64
  67. * _insb, _insw_ns, _insl_ns, _outsb, _outsw_ns, _outsl_ns
  68. *
  69. * Those operate directly on a kernel virtual address. Note that the prototype
  70. * for the out_* accessors has the arguments in opposite order from the usual
  71. * linux PCI accessors. Unlike those, they take the address first and the value
  72. * next.
  73. *
  74. * Note: I might drop the _ns suffix on the stream operations soon as it is
  75. * simply normal for stream operations to not swap in the first place.
  76. *
  77. */
  78. #ifdef CONFIG_PPC64
  79. #define IO_SET_SYNC_FLAG() do { local_paca->io_sync = 1; } while(0)
  80. #else
  81. #define IO_SET_SYNC_FLAG()
  82. #endif
  83. /* gcc 4.0 and older doesn't have 'Z' constraint */
  84. #if __GNUC__ < 4 || (__GNUC__ == 4 && __GNUC_MINOR__ == 0)
  85. #define DEF_MMIO_IN_LE(name, size, insn) \
  86. static inline u##size name(const volatile u##size __iomem *addr) \
  87. { \
  88. u##size ret; \
  89. __asm__ __volatile__("sync;"#insn" %0,0,%1;twi 0,%0,0;isync" \
  90. : "=r" (ret) : "r" (addr), "m" (*addr) : "memory"); \
  91. return ret; \
  92. }
  93. #define DEF_MMIO_OUT_LE(name, size, insn) \
  94. static inline void name(volatile u##size __iomem *addr, u##size val) \
  95. { \
  96. __asm__ __volatile__("sync;"#insn" %1,0,%2" \
  97. : "=m" (*addr) : "r" (val), "r" (addr) : "memory"); \
  98. IO_SET_SYNC_FLAG(); \
  99. }
  100. #else /* newer gcc */
  101. #define DEF_MMIO_IN_LE(name, size, insn) \
  102. static inline u##size name(const volatile u##size __iomem *addr) \
  103. { \
  104. u##size ret; \
  105. __asm__ __volatile__("sync;"#insn" %0,%y1;twi 0,%0,0;isync" \
  106. : "=r" (ret) : "Z" (*addr) : "memory"); \
  107. return ret; \
  108. }
  109. #define DEF_MMIO_OUT_LE(name, size, insn) \
  110. static inline void name(volatile u##size __iomem *addr, u##size val) \
  111. { \
  112. __asm__ __volatile__("sync;"#insn" %1,%y0" \
  113. : "=Z" (*addr) : "r" (val) : "memory"); \
  114. IO_SET_SYNC_FLAG(); \
  115. }
  116. #endif
  117. #define DEF_MMIO_IN_BE(name, size, insn) \
  118. static inline u##size name(const volatile u##size __iomem *addr) \
  119. { \
  120. u##size ret; \
  121. __asm__ __volatile__("sync;"#insn"%U1%X1 %0,%1;twi 0,%0,0;isync"\
  122. : "=r" (ret) : "m" (*addr) : "memory"); \
  123. return ret; \
  124. }
  125. #define DEF_MMIO_OUT_BE(name, size, insn) \
  126. static inline void name(volatile u##size __iomem *addr, u##size val) \
  127. { \
  128. __asm__ __volatile__("sync;"#insn"%U0%X0 %1,%0" \
  129. : "=m" (*addr) : "r" (val) : "memory"); \
  130. IO_SET_SYNC_FLAG(); \
  131. }
  132. DEF_MMIO_IN_BE(in_8, 8, lbz);
  133. DEF_MMIO_IN_BE(in_be16, 16, lhz);
  134. DEF_MMIO_IN_BE(in_be32, 32, lwz);
  135. DEF_MMIO_IN_LE(in_le16, 16, lhbrx);
  136. DEF_MMIO_IN_LE(in_le32, 32, lwbrx);
  137. DEF_MMIO_OUT_BE(out_8, 8, stb);
  138. DEF_MMIO_OUT_BE(out_be16, 16, sth);
  139. DEF_MMIO_OUT_BE(out_be32, 32, stw);
  140. DEF_MMIO_OUT_LE(out_le16, 16, sthbrx);
  141. DEF_MMIO_OUT_LE(out_le32, 32, stwbrx);
  142. #ifdef __powerpc64__
  143. DEF_MMIO_OUT_BE(out_be64, 64, std);
  144. DEF_MMIO_IN_BE(in_be64, 64, ld);
  145. /* There is no asm instructions for 64 bits reverse loads and stores */
  146. static inline u64 in_le64(const volatile u64 __iomem *addr)
  147. {
  148. return swab64(in_be64(addr));
  149. }
  150. static inline void out_le64(volatile u64 __iomem *addr, u64 val)
  151. {
  152. out_be64(addr, swab64(val));
  153. }
  154. #endif /* __powerpc64__ */
  155. /*
  156. * Low level IO stream instructions are defined out of line for now
  157. */
  158. extern void _insb(const volatile u8 __iomem *addr, void *buf, long count);
  159. extern void _outsb(volatile u8 __iomem *addr,const void *buf,long count);
  160. extern void _insw_ns(const volatile u16 __iomem *addr, void *buf, long count);
  161. extern void _outsw_ns(volatile u16 __iomem *addr, const void *buf, long count);
  162. extern void _insl_ns(const volatile u32 __iomem *addr, void *buf, long count);
  163. extern void _outsl_ns(volatile u32 __iomem *addr, const void *buf, long count);
  164. /* The _ns naming is historical and will be removed. For now, just #define
  165. * the non _ns equivalent names
  166. */
  167. #define _insw _insw_ns
  168. #define _insl _insl_ns
  169. #define _outsw _outsw_ns
  170. #define _outsl _outsl_ns
  171. /*
  172. * memset_io, memcpy_toio, memcpy_fromio base implementations are out of line
  173. */
  174. extern void _memset_io(volatile void __iomem *addr, int c, unsigned long n);
  175. extern void _memcpy_fromio(void *dest, const volatile void __iomem *src,
  176. unsigned long n);
  177. extern void _memcpy_toio(volatile void __iomem *dest, const void *src,
  178. unsigned long n);
  179. /*
  180. *
  181. * PCI and standard ISA accessors
  182. *
  183. * Those are globally defined linux accessors for devices on PCI or ISA
  184. * busses. They follow the Linux defined semantics. The current implementation
  185. * for PowerPC is as close as possible to the x86 version of these, and thus
  186. * provides fairly heavy weight barriers for the non-raw versions
  187. *
  188. * In addition, they support a hook mechanism when CONFIG_PPC_INDIRECT_IO
  189. * allowing the platform to provide its own implementation of some or all
  190. * of the accessors.
  191. */
  192. /*
  193. * Include the EEH definitions when EEH is enabled only so they don't get
  194. * in the way when building for 32 bits
  195. */
  196. #ifdef CONFIG_EEH
  197. #include <asm/eeh.h>
  198. #endif
  199. /* Shortcut to the MMIO argument pointer */
  200. #define PCI_IO_ADDR volatile void __iomem *
  201. /* Indirect IO address tokens:
  202. *
  203. * When CONFIG_PPC_INDIRECT_IO is set, the platform can provide hooks
  204. * on all IOs. (Note that this is all 64 bits only for now)
  205. *
  206. * To help platforms who may need to differenciate MMIO addresses in
  207. * their hooks, a bitfield is reserved for use by the platform near the
  208. * top of MMIO addresses (not PIO, those have to cope the hard way).
  209. *
  210. * This bit field is 12 bits and is at the top of the IO virtual
  211. * addresses PCI_IO_INDIRECT_TOKEN_MASK.
  212. *
  213. * The kernel virtual space is thus:
  214. *
  215. * 0xD000000000000000 : vmalloc
  216. * 0xD000080000000000 : PCI PHB IO space
  217. * 0xD000080080000000 : ioremap
  218. * 0xD0000fffffffffff : end of ioremap region
  219. *
  220. * Since the top 4 bits are reserved as the region ID, we use thus
  221. * the next 12 bits and keep 4 bits available for the future if the
  222. * virtual address space is ever to be extended.
  223. *
  224. * The direct IO mapping operations will then mask off those bits
  225. * before doing the actual access, though that only happen when
  226. * CONFIG_PPC_INDIRECT_IO is set, thus be careful when you use that
  227. * mechanism
  228. */
  229. #ifdef CONFIG_PPC_INDIRECT_IO
  230. #define PCI_IO_IND_TOKEN_MASK 0x0fff000000000000ul
  231. #define PCI_IO_IND_TOKEN_SHIFT 48
  232. #define PCI_FIX_ADDR(addr) \
  233. ((PCI_IO_ADDR)(((unsigned long)(addr)) & ~PCI_IO_IND_TOKEN_MASK))
  234. #define PCI_GET_ADDR_TOKEN(addr) \
  235. (((unsigned long)(addr) & PCI_IO_IND_TOKEN_MASK) >> \
  236. PCI_IO_IND_TOKEN_SHIFT)
  237. #define PCI_SET_ADDR_TOKEN(addr, token) \
  238. do { \
  239. unsigned long __a = (unsigned long)(addr); \
  240. __a &= ~PCI_IO_IND_TOKEN_MASK; \
  241. __a |= ((unsigned long)(token)) << PCI_IO_IND_TOKEN_SHIFT; \
  242. (addr) = (void __iomem *)__a; \
  243. } while(0)
  244. #else
  245. #define PCI_FIX_ADDR(addr) (addr)
  246. #endif
  247. /*
  248. * Non ordered and non-swapping "raw" accessors
  249. */
  250. static inline unsigned char __raw_readb(const volatile void __iomem *addr)
  251. {
  252. return *(volatile unsigned char __force *)PCI_FIX_ADDR(addr);
  253. }
  254. static inline unsigned short __raw_readw(const volatile void __iomem *addr)
  255. {
  256. return *(volatile unsigned short __force *)PCI_FIX_ADDR(addr);
  257. }
  258. static inline unsigned int __raw_readl(const volatile void __iomem *addr)
  259. {
  260. return *(volatile unsigned int __force *)PCI_FIX_ADDR(addr);
  261. }
  262. static inline void __raw_writeb(unsigned char v, volatile void __iomem *addr)
  263. {
  264. *(volatile unsigned char __force *)PCI_FIX_ADDR(addr) = v;
  265. }
  266. static inline void __raw_writew(unsigned short v, volatile void __iomem *addr)
  267. {
  268. *(volatile unsigned short __force *)PCI_FIX_ADDR(addr) = v;
  269. }
  270. static inline void __raw_writel(unsigned int v, volatile void __iomem *addr)
  271. {
  272. *(volatile unsigned int __force *)PCI_FIX_ADDR(addr) = v;
  273. }
  274. #ifdef __powerpc64__
  275. static inline unsigned long __raw_readq(const volatile void __iomem *addr)
  276. {
  277. return *(volatile unsigned long __force *)PCI_FIX_ADDR(addr);
  278. }
  279. static inline void __raw_writeq(unsigned long v, volatile void __iomem *addr)
  280. {
  281. *(volatile unsigned long __force *)PCI_FIX_ADDR(addr) = v;
  282. }
  283. #endif /* __powerpc64__ */
  284. /*
  285. *
  286. * PCI PIO and MMIO accessors.
  287. *
  288. *
  289. * On 32 bits, PIO operations have a recovery mechanism in case they trigger
  290. * machine checks (which they occasionally do when probing non existing
  291. * IO ports on some platforms, like PowerMac and 8xx).
  292. * I always found it to be of dubious reliability and I am tempted to get
  293. * rid of it one of these days. So if you think it's important to keep it,
  294. * please voice up asap. We never had it for 64 bits and I do not intend
  295. * to port it over
  296. */
  297. #ifdef CONFIG_PPC32
  298. #define __do_in_asm(name, op) \
  299. static inline unsigned int name(unsigned int port) \
  300. { \
  301. unsigned int x; \
  302. __asm__ __volatile__( \
  303. "sync\n" \
  304. "0:" op " %0,0,%1\n" \
  305. "1: twi 0,%0,0\n" \
  306. "2: isync\n" \
  307. "3: nop\n" \
  308. "4:\n" \
  309. ".section .fixup,\"ax\"\n" \
  310. "5: li %0,-1\n" \
  311. " b 4b\n" \
  312. ".previous\n" \
  313. ".section __ex_table,\"a\"\n" \
  314. " .align 2\n" \
  315. " .long 0b,5b\n" \
  316. " .long 1b,5b\n" \
  317. " .long 2b,5b\n" \
  318. " .long 3b,5b\n" \
  319. ".previous" \
  320. : "=&r" (x) \
  321. : "r" (port + _IO_BASE) \
  322. : "memory"); \
  323. return x; \
  324. }
  325. #define __do_out_asm(name, op) \
  326. static inline void name(unsigned int val, unsigned int port) \
  327. { \
  328. __asm__ __volatile__( \
  329. "sync\n" \
  330. "0:" op " %0,0,%1\n" \
  331. "1: sync\n" \
  332. "2:\n" \
  333. ".section __ex_table,\"a\"\n" \
  334. " .align 2\n" \
  335. " .long 0b,2b\n" \
  336. " .long 1b,2b\n" \
  337. ".previous" \
  338. : : "r" (val), "r" (port + _IO_BASE) \
  339. : "memory"); \
  340. }
  341. __do_in_asm(_rec_inb, "lbzx")
  342. __do_in_asm(_rec_inw, "lhbrx")
  343. __do_in_asm(_rec_inl, "lwbrx")
  344. __do_out_asm(_rec_outb, "stbx")
  345. __do_out_asm(_rec_outw, "sthbrx")
  346. __do_out_asm(_rec_outl, "stwbrx")
  347. #endif /* CONFIG_PPC32 */
  348. /* The "__do_*" operations below provide the actual "base" implementation
  349. * for each of the defined acccessor. Some of them use the out_* functions
  350. * directly, some of them still use EEH, though we might change that in the
  351. * future. Those macros below provide the necessary argument swapping and
  352. * handling of the IO base for PIO.
  353. *
  354. * They are themselves used by the macros that define the actual accessors
  355. * and can be used by the hooks if any.
  356. *
  357. * Note that PIO operations are always defined in terms of their corresonding
  358. * MMIO operations. That allows platforms like iSeries who want to modify the
  359. * behaviour of both to only hook on the MMIO version and get both. It's also
  360. * possible to hook directly at the toplevel PIO operation if they have to
  361. * be handled differently
  362. */
  363. #define __do_writeb(val, addr) out_8(PCI_FIX_ADDR(addr), val)
  364. #define __do_writew(val, addr) out_le16(PCI_FIX_ADDR(addr), val)
  365. #define __do_writel(val, addr) out_le32(PCI_FIX_ADDR(addr), val)
  366. #define __do_writeq(val, addr) out_le64(PCI_FIX_ADDR(addr), val)
  367. #define __do_writew_be(val, addr) out_be16(PCI_FIX_ADDR(addr), val)
  368. #define __do_writel_be(val, addr) out_be32(PCI_FIX_ADDR(addr), val)
  369. #define __do_writeq_be(val, addr) out_be64(PCI_FIX_ADDR(addr), val)
  370. #ifdef CONFIG_EEH
  371. #define __do_readb(addr) eeh_readb(PCI_FIX_ADDR(addr))
  372. #define __do_readw(addr) eeh_readw(PCI_FIX_ADDR(addr))
  373. #define __do_readl(addr) eeh_readl(PCI_FIX_ADDR(addr))
  374. #define __do_readq(addr) eeh_readq(PCI_FIX_ADDR(addr))
  375. #define __do_readw_be(addr) eeh_readw_be(PCI_FIX_ADDR(addr))
  376. #define __do_readl_be(addr) eeh_readl_be(PCI_FIX_ADDR(addr))
  377. #define __do_readq_be(addr) eeh_readq_be(PCI_FIX_ADDR(addr))
  378. #else /* CONFIG_EEH */
  379. #define __do_readb(addr) in_8(PCI_FIX_ADDR(addr))
  380. #define __do_readw(addr) in_le16(PCI_FIX_ADDR(addr))
  381. #define __do_readl(addr) in_le32(PCI_FIX_ADDR(addr))
  382. #define __do_readq(addr) in_le64(PCI_FIX_ADDR(addr))
  383. #define __do_readw_be(addr) in_be16(PCI_FIX_ADDR(addr))
  384. #define __do_readl_be(addr) in_be32(PCI_FIX_ADDR(addr))
  385. #define __do_readq_be(addr) in_be64(PCI_FIX_ADDR(addr))
  386. #endif /* !defined(CONFIG_EEH) */
  387. #ifdef CONFIG_PPC32
  388. #define __do_outb(val, port) _rec_outb(val, port)
  389. #define __do_outw(val, port) _rec_outw(val, port)
  390. #define __do_outl(val, port) _rec_outl(val, port)
  391. #define __do_inb(port) _rec_inb(port)
  392. #define __do_inw(port) _rec_inw(port)
  393. #define __do_inl(port) _rec_inl(port)
  394. #else /* CONFIG_PPC32 */
  395. #define __do_outb(val, port) writeb(val,(PCI_IO_ADDR)_IO_BASE+port);
  396. #define __do_outw(val, port) writew(val,(PCI_IO_ADDR)_IO_BASE+port);
  397. #define __do_outl(val, port) writel(val,(PCI_IO_ADDR)_IO_BASE+port);
  398. #define __do_inb(port) readb((PCI_IO_ADDR)_IO_BASE + port);
  399. #define __do_inw(port) readw((PCI_IO_ADDR)_IO_BASE + port);
  400. #define __do_inl(port) readl((PCI_IO_ADDR)_IO_BASE + port);
  401. #endif /* !CONFIG_PPC32 */
  402. #ifdef CONFIG_EEH
  403. #define __do_readsb(a, b, n) eeh_readsb(PCI_FIX_ADDR(a), (b), (n))
  404. #define __do_readsw(a, b, n) eeh_readsw(PCI_FIX_ADDR(a), (b), (n))
  405. #define __do_readsl(a, b, n) eeh_readsl(PCI_FIX_ADDR(a), (b), (n))
  406. #else /* CONFIG_EEH */
  407. #define __do_readsb(a, b, n) _insb(PCI_FIX_ADDR(a), (b), (n))
  408. #define __do_readsw(a, b, n) _insw(PCI_FIX_ADDR(a), (b), (n))
  409. #define __do_readsl(a, b, n) _insl(PCI_FIX_ADDR(a), (b), (n))
  410. #endif /* !CONFIG_EEH */
  411. #define __do_writesb(a, b, n) _outsb(PCI_FIX_ADDR(a),(b),(n))
  412. #define __do_writesw(a, b, n) _outsw(PCI_FIX_ADDR(a),(b),(n))
  413. #define __do_writesl(a, b, n) _outsl(PCI_FIX_ADDR(a),(b),(n))
  414. #define __do_insb(p, b, n) readsb((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
  415. #define __do_insw(p, b, n) readsw((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
  416. #define __do_insl(p, b, n) readsl((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
  417. #define __do_outsb(p, b, n) writesb((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
  418. #define __do_outsw(p, b, n) writesw((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
  419. #define __do_outsl(p, b, n) writesl((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
  420. #define __do_memset_io(addr, c, n) \
  421. _memset_io(PCI_FIX_ADDR(addr), c, n)
  422. #define __do_memcpy_toio(dst, src, n) \
  423. _memcpy_toio(PCI_FIX_ADDR(dst), src, n)
  424. #ifdef CONFIG_EEH
  425. #define __do_memcpy_fromio(dst, src, n) \
  426. eeh_memcpy_fromio(dst, PCI_FIX_ADDR(src), n)
  427. #else /* CONFIG_EEH */
  428. #define __do_memcpy_fromio(dst, src, n) \
  429. _memcpy_fromio(dst,PCI_FIX_ADDR(src),n)
  430. #endif /* !CONFIG_EEH */
  431. #ifdef CONFIG_PPC_INDIRECT_IO
  432. #define DEF_PCI_HOOK(x) x
  433. #else
  434. #define DEF_PCI_HOOK(x) NULL
  435. #endif
  436. /* Structure containing all the hooks */
  437. extern struct ppc_pci_io {
  438. #define DEF_PCI_AC_RET(name, ret, at, al, space, aa) ret (*name) at;
  439. #define DEF_PCI_AC_NORET(name, at, al, space, aa) void (*name) at;
  440. #include <asm/io-defs.h>
  441. #undef DEF_PCI_AC_RET
  442. #undef DEF_PCI_AC_NORET
  443. } ppc_pci_io;
  444. /* The inline wrappers */
  445. #define DEF_PCI_AC_RET(name, ret, at, al, space, aa) \
  446. static inline ret name at \
  447. { \
  448. if (DEF_PCI_HOOK(ppc_pci_io.name) != NULL) \
  449. return ppc_pci_io.name al; \
  450. return __do_##name al; \
  451. }
  452. #define DEF_PCI_AC_NORET(name, at, al, space, aa) \
  453. static inline void name at \
  454. { \
  455. if (DEF_PCI_HOOK(ppc_pci_io.name) != NULL) \
  456. ppc_pci_io.name al; \
  457. else \
  458. __do_##name al; \
  459. }
  460. #include <asm/io-defs.h>
  461. #undef DEF_PCI_AC_RET
  462. #undef DEF_PCI_AC_NORET
  463. /* Some drivers check for the presence of readq & writeq with
  464. * a #ifdef, so we make them happy here.
  465. */
  466. #ifdef __powerpc64__
  467. #define readq readq
  468. #define writeq writeq
  469. #endif
  470. /*
  471. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  472. * access
  473. */
  474. #define xlate_dev_mem_ptr(p) __va(p)
  475. /*
  476. * Convert a virtual cached pointer to an uncached pointer
  477. */
  478. #define xlate_dev_kmem_ptr(p) p
  479. /*
  480. * We don't do relaxed operations yet, at least not with this semantic
  481. */
  482. #define readb_relaxed(addr) readb(addr)
  483. #define readw_relaxed(addr) readw(addr)
  484. #define readl_relaxed(addr) readl(addr)
  485. #define readq_relaxed(addr) readq(addr)
  486. #ifdef CONFIG_PPC32
  487. #define mmiowb()
  488. #else
  489. /*
  490. * Enforce synchronisation of stores vs. spin_unlock
  491. * (this does it explicitly, though our implementation of spin_unlock
  492. * does it implicitely too)
  493. */
  494. static inline void mmiowb(void)
  495. {
  496. unsigned long tmp;
  497. __asm__ __volatile__("sync; li %0,0; stb %0,%1(13)"
  498. : "=&r" (tmp) : "i" (offsetof(struct paca_struct, io_sync))
  499. : "memory");
  500. }
  501. #endif /* !CONFIG_PPC32 */
  502. static inline void iosync(void)
  503. {
  504. __asm__ __volatile__ ("sync" : : : "memory");
  505. }
  506. /* Enforce in-order execution of data I/O.
  507. * No distinction between read/write on PPC; use eieio for all three.
  508. * Those are fairly week though. They don't provide a barrier between
  509. * MMIO and cacheable storage nor do they provide a barrier vs. locks,
  510. * they only provide barriers between 2 __raw MMIO operations and
  511. * possibly break write combining.
  512. */
  513. #define iobarrier_rw() eieio()
  514. #define iobarrier_r() eieio()
  515. #define iobarrier_w() eieio()
  516. /*
  517. * output pause versions need a delay at least for the
  518. * w83c105 ide controller in a p610.
  519. */
  520. #define inb_p(port) inb(port)
  521. #define outb_p(val, port) (udelay(1), outb((val), (port)))
  522. #define inw_p(port) inw(port)
  523. #define outw_p(val, port) (udelay(1), outw((val), (port)))
  524. #define inl_p(port) inl(port)
  525. #define outl_p(val, port) (udelay(1), outl((val), (port)))
  526. #define IO_SPACE_LIMIT ~(0UL)
  527. /**
  528. * ioremap - map bus memory into CPU space
  529. * @address: bus address of the memory
  530. * @size: size of the resource to map
  531. *
  532. * ioremap performs a platform specific sequence of operations to
  533. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  534. * writew/writel functions and the other mmio helpers. The returned
  535. * address is not guaranteed to be usable directly as a virtual
  536. * address.
  537. *
  538. * We provide a few variations of it:
  539. *
  540. * * ioremap is the standard one and provides non-cacheable guarded mappings
  541. * and can be hooked by the platform via ppc_md
  542. *
  543. * * ioremap_flags allows to specify the page flags as an argument and can
  544. * also be hooked by the platform via ppc_md. ioremap_prot is the exact
  545. * same thing as ioremap_flags.
  546. *
  547. * * ioremap_nocache is identical to ioremap
  548. *
  549. * * iounmap undoes such a mapping and can be hooked
  550. *
  551. * * __ioremap_at (and the pending __iounmap_at) are low level functions to
  552. * create hand-made mappings for use only by the PCI code and cannot
  553. * currently be hooked. Must be page aligned.
  554. *
  555. * * __ioremap is the low level implementation used by ioremap and
  556. * ioremap_flags and cannot be hooked (but can be used by a hook on one
  557. * of the previous ones)
  558. *
  559. * * __ioremap_caller is the same as above but takes an explicit caller
  560. * reference rather than using __builtin_return_address(0)
  561. *
  562. * * __iounmap, is the low level implementation used by iounmap and cannot
  563. * be hooked (but can be used by a hook on iounmap)
  564. *
  565. */
  566. extern void __iomem *ioremap(phys_addr_t address, unsigned long size);
  567. extern void __iomem *ioremap_flags(phys_addr_t address, unsigned long size,
  568. unsigned long flags);
  569. #define ioremap_nocache(addr, size) ioremap((addr), (size))
  570. #define ioremap_prot(addr, size, prot) ioremap_flags((addr), (size), (prot))
  571. extern void iounmap(volatile void __iomem *addr);
  572. extern void __iomem *__ioremap(phys_addr_t, unsigned long size,
  573. unsigned long flags);
  574. extern void __iomem *__ioremap_caller(phys_addr_t, unsigned long size,
  575. unsigned long flags, void *caller);
  576. extern void __iounmap(volatile void __iomem *addr);
  577. extern void __iomem * __ioremap_at(phys_addr_t pa, void *ea,
  578. unsigned long size, unsigned long flags);
  579. extern void __iounmap_at(void *ea, unsigned long size);
  580. /*
  581. * When CONFIG_PPC_INDIRECT_IO is set, we use the generic iomap implementation
  582. * which needs some additional definitions here. They basically allow PIO
  583. * space overall to be 1GB. This will work as long as we never try to use
  584. * iomap to map MMIO below 1GB which should be fine on ppc64
  585. */
  586. #define HAVE_ARCH_PIO_SIZE 1
  587. #define PIO_OFFSET 0x00000000UL
  588. #define PIO_MASK (FULL_IO_SIZE - 1)
  589. #define PIO_RESERVED (FULL_IO_SIZE)
  590. #define mmio_read16be(addr) readw_be(addr)
  591. #define mmio_read32be(addr) readl_be(addr)
  592. #define mmio_write16be(val, addr) writew_be(val, addr)
  593. #define mmio_write32be(val, addr) writel_be(val, addr)
  594. #define mmio_insb(addr, dst, count) readsb(addr, dst, count)
  595. #define mmio_insw(addr, dst, count) readsw(addr, dst, count)
  596. #define mmio_insl(addr, dst, count) readsl(addr, dst, count)
  597. #define mmio_outsb(addr, src, count) writesb(addr, src, count)
  598. #define mmio_outsw(addr, src, count) writesw(addr, src, count)
  599. #define mmio_outsl(addr, src, count) writesl(addr, src, count)
  600. /**
  601. * virt_to_phys - map virtual addresses to physical
  602. * @address: address to remap
  603. *
  604. * The returned physical address is the physical (CPU) mapping for
  605. * the memory address given. It is only valid to use this function on
  606. * addresses directly mapped or allocated via kmalloc.
  607. *
  608. * This function does not give bus mappings for DMA transfers. In
  609. * almost all conceivable cases a device driver should not be using
  610. * this function
  611. */
  612. static inline unsigned long virt_to_phys(volatile void * address)
  613. {
  614. return __pa((unsigned long)address);
  615. }
  616. /**
  617. * phys_to_virt - map physical address to virtual
  618. * @address: address to remap
  619. *
  620. * The returned virtual address is a current CPU mapping for
  621. * the memory address given. It is only valid to use this function on
  622. * addresses that have a kernel mapping
  623. *
  624. * This function does not handle bus mappings for DMA transfers. In
  625. * almost all conceivable cases a device driver should not be using
  626. * this function
  627. */
  628. static inline void * phys_to_virt(unsigned long address)
  629. {
  630. return (void *)__va(address);
  631. }
  632. /*
  633. * Change "struct page" to physical address.
  634. */
  635. #define page_to_phys(page) ((phys_addr_t)page_to_pfn(page) << PAGE_SHIFT)
  636. /*
  637. * 32 bits still uses virt_to_bus() for it's implementation of DMA
  638. * mappings se we have to keep it defined here. We also have some old
  639. * drivers (shame shame shame) that use bus_to_virt() and haven't been
  640. * fixed yet so I need to define it here.
  641. */
  642. #ifdef CONFIG_PPC32
  643. static inline unsigned long virt_to_bus(volatile void * address)
  644. {
  645. if (address == NULL)
  646. return 0;
  647. return __pa(address) + PCI_DRAM_OFFSET;
  648. }
  649. static inline void * bus_to_virt(unsigned long address)
  650. {
  651. if (address == 0)
  652. return NULL;
  653. return __va(address - PCI_DRAM_OFFSET);
  654. }
  655. #define page_to_bus(page) (page_to_phys(page) + PCI_DRAM_OFFSET)
  656. #endif /* CONFIG_PPC32 */
  657. /* access ports */
  658. #define setbits32(_addr, _v) out_be32((_addr), in_be32(_addr) | (_v))
  659. #define clrbits32(_addr, _v) out_be32((_addr), in_be32(_addr) & ~(_v))
  660. #define setbits16(_addr, _v) out_be16((_addr), in_be16(_addr) | (_v))
  661. #define clrbits16(_addr, _v) out_be16((_addr), in_be16(_addr) & ~(_v))
  662. #define setbits8(_addr, _v) out_8((_addr), in_8(_addr) | (_v))
  663. #define clrbits8(_addr, _v) out_8((_addr), in_8(_addr) & ~(_v))
  664. /* Clear and set bits in one shot. These macros can be used to clear and
  665. * set multiple bits in a register using a single read-modify-write. These
  666. * macros can also be used to set a multiple-bit bit pattern using a mask,
  667. * by specifying the mask in the 'clear' parameter and the new bit pattern
  668. * in the 'set' parameter.
  669. */
  670. #define clrsetbits(type, addr, clear, set) \
  671. out_##type((addr), (in_##type(addr) & ~(clear)) | (set))
  672. #ifdef __powerpc64__
  673. #define clrsetbits_be64(addr, clear, set) clrsetbits(be64, addr, clear, set)
  674. #define clrsetbits_le64(addr, clear, set) clrsetbits(le64, addr, clear, set)
  675. #endif
  676. #define clrsetbits_be32(addr, clear, set) clrsetbits(be32, addr, clear, set)
  677. #define clrsetbits_le32(addr, clear, set) clrsetbits(le32, addr, clear, set)
  678. #define clrsetbits_be16(addr, clear, set) clrsetbits(be16, addr, clear, set)
  679. #define clrsetbits_le16(addr, clear, set) clrsetbits(le16, addr, clear, set)
  680. #define clrsetbits_8(addr, clear, set) clrsetbits(8, addr, clear, set)
  681. void __iomem *devm_ioremap_prot(struct device *dev, resource_size_t offset,
  682. size_t size, unsigned long flags);
  683. #endif /* __KERNEL__ */
  684. #endif /* _ASM_POWERPC_IO_H */