dma.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360
  1. #ifndef _ASM_POWERPC_DMA_H
  2. #define _ASM_POWERPC_DMA_H
  3. #ifdef __KERNEL__
  4. /*
  5. * Defines for using and allocating dma channels.
  6. * Written by Hennus Bergman, 1992.
  7. * High DMA channel support & info by Hannu Savolainen
  8. * and John Boyd, Nov. 1992.
  9. * Changes for ppc sound by Christoph Nadig
  10. */
  11. /*
  12. * Note: Adapted for PowerPC by Gary Thomas
  13. * Modified by Cort Dougan <cort@cs.nmt.edu>
  14. *
  15. * None of this really applies for Power Macintoshes. There is
  16. * basically just enough here to get kernel/dma.c to compile.
  17. *
  18. * There may be some comments or restrictions made here which are
  19. * not valid for the PReP platform. Take what you read
  20. * with a grain of salt.
  21. */
  22. #include <asm/io.h>
  23. #include <linux/spinlock.h>
  24. #include <asm/system.h>
  25. #ifndef MAX_DMA_CHANNELS
  26. #define MAX_DMA_CHANNELS 8
  27. #endif
  28. /* The maximum address that we can perform a DMA transfer to on this platform */
  29. /* Doesn't really apply... */
  30. #define MAX_DMA_ADDRESS (~0UL)
  31. #if !defined(CONFIG_PPC_ISERIES) || defined(CONFIG_PCI)
  32. #ifdef HAVE_REALLY_SLOW_DMA_CONTROLLER
  33. #define dma_outb outb_p
  34. #else
  35. #define dma_outb outb
  36. #endif
  37. #define dma_inb inb
  38. /*
  39. * NOTES about DMA transfers:
  40. *
  41. * controller 1: channels 0-3, byte operations, ports 00-1F
  42. * controller 2: channels 4-7, word operations, ports C0-DF
  43. *
  44. * - ALL registers are 8 bits only, regardless of transfer size
  45. * - channel 4 is not used - cascades 1 into 2.
  46. * - channels 0-3 are byte - addresses/counts are for physical bytes
  47. * - channels 5-7 are word - addresses/counts are for physical words
  48. * - transfers must not cross physical 64K (0-3) or 128K (5-7) boundaries
  49. * - transfer count loaded to registers is 1 less than actual count
  50. * - controller 2 offsets are all even (2x offsets for controller 1)
  51. * - page registers for 5-7 don't use data bit 0, represent 128K pages
  52. * - page registers for 0-3 use bit 0, represent 64K pages
  53. *
  54. * On PReP, DMA transfers are limited to the lower 16MB of _physical_ memory.
  55. * On CHRP, the W83C553F (and VLSI Tollgate?) support full 32 bit addressing.
  56. * Note that addresses loaded into registers must be _physical_ addresses,
  57. * not logical addresses (which may differ if paging is active).
  58. *
  59. * Address mapping for channels 0-3:
  60. *
  61. * A23 ... A16 A15 ... A8 A7 ... A0 (Physical addresses)
  62. * | ... | | ... | | ... |
  63. * | ... | | ... | | ... |
  64. * | ... | | ... | | ... |
  65. * P7 ... P0 A7 ... A0 A7 ... A0
  66. * | Page | Addr MSB | Addr LSB | (DMA registers)
  67. *
  68. * Address mapping for channels 5-7:
  69. *
  70. * A23 ... A17 A16 A15 ... A9 A8 A7 ... A1 A0 (Physical addresses)
  71. * | ... | \ \ ... \ \ \ ... \ \
  72. * | ... | \ \ ... \ \ \ ... \ (not used)
  73. * | ... | \ \ ... \ \ \ ... \
  74. * P7 ... P1 (0) A7 A6 ... A0 A7 A6 ... A0
  75. * | Page | Addr MSB | Addr LSB | (DMA registers)
  76. *
  77. * Again, channels 5-7 transfer _physical_ words (16 bits), so addresses
  78. * and counts _must_ be word-aligned (the lowest address bit is _ignored_ at
  79. * the hardware level, so odd-byte transfers aren't possible).
  80. *
  81. * Transfer count (_not # bytes_) is limited to 64K, represented as actual
  82. * count - 1 : 64K => 0xFFFF, 1 => 0x0000. Thus, count is always 1 or more,
  83. * and up to 128K bytes may be transferred on channels 5-7 in one operation.
  84. *
  85. */
  86. /* 8237 DMA controllers */
  87. #define IO_DMA1_BASE 0x00 /* 8 bit slave DMA, channels 0..3 */
  88. #define IO_DMA2_BASE 0xC0 /* 16 bit master DMA, ch 4(=slave input)..7 */
  89. /* DMA controller registers */
  90. #define DMA1_CMD_REG 0x08 /* command register (w) */
  91. #define DMA1_STAT_REG 0x08 /* status register (r) */
  92. #define DMA1_REQ_REG 0x09 /* request register (w) */
  93. #define DMA1_MASK_REG 0x0A /* single-channel mask (w) */
  94. #define DMA1_MODE_REG 0x0B /* mode register (w) */
  95. #define DMA1_CLEAR_FF_REG 0x0C /* clear pointer flip-flop (w) */
  96. #define DMA1_TEMP_REG 0x0D /* Temporary Register (r) */
  97. #define DMA1_RESET_REG 0x0D /* Master Clear (w) */
  98. #define DMA1_CLR_MASK_REG 0x0E /* Clear Mask */
  99. #define DMA1_MASK_ALL_REG 0x0F /* all-channels mask (w) */
  100. #define DMA2_CMD_REG 0xD0 /* command register (w) */
  101. #define DMA2_STAT_REG 0xD0 /* status register (r) */
  102. #define DMA2_REQ_REG 0xD2 /* request register (w) */
  103. #define DMA2_MASK_REG 0xD4 /* single-channel mask (w) */
  104. #define DMA2_MODE_REG 0xD6 /* mode register (w) */
  105. #define DMA2_CLEAR_FF_REG 0xD8 /* clear pointer flip-flop (w) */
  106. #define DMA2_TEMP_REG 0xDA /* Temporary Register (r) */
  107. #define DMA2_RESET_REG 0xDA /* Master Clear (w) */
  108. #define DMA2_CLR_MASK_REG 0xDC /* Clear Mask */
  109. #define DMA2_MASK_ALL_REG 0xDE /* all-channels mask (w) */
  110. #define DMA_ADDR_0 0x00 /* DMA address registers */
  111. #define DMA_ADDR_1 0x02
  112. #define DMA_ADDR_2 0x04
  113. #define DMA_ADDR_3 0x06
  114. #define DMA_ADDR_4 0xC0
  115. #define DMA_ADDR_5 0xC4
  116. #define DMA_ADDR_6 0xC8
  117. #define DMA_ADDR_7 0xCC
  118. #define DMA_CNT_0 0x01 /* DMA count registers */
  119. #define DMA_CNT_1 0x03
  120. #define DMA_CNT_2 0x05
  121. #define DMA_CNT_3 0x07
  122. #define DMA_CNT_4 0xC2
  123. #define DMA_CNT_5 0xC6
  124. #define DMA_CNT_6 0xCA
  125. #define DMA_CNT_7 0xCE
  126. #define DMA_LO_PAGE_0 0x87 /* DMA page registers */
  127. #define DMA_LO_PAGE_1 0x83
  128. #define DMA_LO_PAGE_2 0x81
  129. #define DMA_LO_PAGE_3 0x82
  130. #define DMA_LO_PAGE_5 0x8B
  131. #define DMA_LO_PAGE_6 0x89
  132. #define DMA_LO_PAGE_7 0x8A
  133. #define DMA_HI_PAGE_0 0x487 /* DMA page registers */
  134. #define DMA_HI_PAGE_1 0x483
  135. #define DMA_HI_PAGE_2 0x481
  136. #define DMA_HI_PAGE_3 0x482
  137. #define DMA_HI_PAGE_5 0x48B
  138. #define DMA_HI_PAGE_6 0x489
  139. #define DMA_HI_PAGE_7 0x48A
  140. #define DMA1_EXT_REG 0x40B
  141. #define DMA2_EXT_REG 0x4D6
  142. #ifndef __powerpc64__
  143. /* in arch/ppc/kernel/setup.c -- Cort */
  144. extern unsigned int DMA_MODE_WRITE;
  145. extern unsigned int DMA_MODE_READ;
  146. extern unsigned long ISA_DMA_THRESHOLD;
  147. #else
  148. #define DMA_MODE_READ 0x44 /* I/O to memory, no autoinit, increment, single mode */
  149. #define DMA_MODE_WRITE 0x48 /* memory to I/O, no autoinit, increment, single mode */
  150. #endif
  151. #define DMA_MODE_CASCADE 0xC0 /* pass thru DREQ->HRQ, DACK<-HLDA only */
  152. #define DMA_AUTOINIT 0x10
  153. extern spinlock_t dma_spin_lock;
  154. static __inline__ unsigned long claim_dma_lock(void)
  155. {
  156. unsigned long flags;
  157. spin_lock_irqsave(&dma_spin_lock, flags);
  158. return flags;
  159. }
  160. static __inline__ void release_dma_lock(unsigned long flags)
  161. {
  162. spin_unlock_irqrestore(&dma_spin_lock, flags);
  163. }
  164. /* enable/disable a specific DMA channel */
  165. static __inline__ void enable_dma(unsigned int dmanr)
  166. {
  167. unsigned char ucDmaCmd = 0x00;
  168. if (dmanr != 4) {
  169. dma_outb(0, DMA2_MASK_REG); /* This may not be enabled */
  170. dma_outb(ucDmaCmd, DMA2_CMD_REG); /* Enable group */
  171. }
  172. if (dmanr <= 3) {
  173. dma_outb(dmanr, DMA1_MASK_REG);
  174. dma_outb(ucDmaCmd, DMA1_CMD_REG); /* Enable group */
  175. } else {
  176. dma_outb(dmanr & 3, DMA2_MASK_REG);
  177. }
  178. }
  179. static __inline__ void disable_dma(unsigned int dmanr)
  180. {
  181. if (dmanr <= 3)
  182. dma_outb(dmanr | 4, DMA1_MASK_REG);
  183. else
  184. dma_outb((dmanr & 3) | 4, DMA2_MASK_REG);
  185. }
  186. /* Clear the 'DMA Pointer Flip Flop'.
  187. * Write 0 for LSB/MSB, 1 for MSB/LSB access.
  188. * Use this once to initialize the FF to a known state.
  189. * After that, keep track of it. :-)
  190. * --- In order to do that, the DMA routines below should ---
  191. * --- only be used while interrupts are disabled! ---
  192. */
  193. static __inline__ void clear_dma_ff(unsigned int dmanr)
  194. {
  195. if (dmanr <= 3)
  196. dma_outb(0, DMA1_CLEAR_FF_REG);
  197. else
  198. dma_outb(0, DMA2_CLEAR_FF_REG);
  199. }
  200. /* set mode (above) for a specific DMA channel */
  201. static __inline__ void set_dma_mode(unsigned int dmanr, char mode)
  202. {
  203. if (dmanr <= 3)
  204. dma_outb(mode | dmanr, DMA1_MODE_REG);
  205. else
  206. dma_outb(mode | (dmanr & 3), DMA2_MODE_REG);
  207. }
  208. /* Set only the page register bits of the transfer address.
  209. * This is used for successive transfers when we know the contents of
  210. * the lower 16 bits of the DMA current address register, but a 64k boundary
  211. * may have been crossed.
  212. */
  213. static __inline__ void set_dma_page(unsigned int dmanr, int pagenr)
  214. {
  215. switch (dmanr) {
  216. case 0:
  217. dma_outb(pagenr, DMA_LO_PAGE_0);
  218. dma_outb(pagenr >> 8, DMA_HI_PAGE_0);
  219. break;
  220. case 1:
  221. dma_outb(pagenr, DMA_LO_PAGE_1);
  222. dma_outb(pagenr >> 8, DMA_HI_PAGE_1);
  223. break;
  224. case 2:
  225. dma_outb(pagenr, DMA_LO_PAGE_2);
  226. dma_outb(pagenr >> 8, DMA_HI_PAGE_2);
  227. break;
  228. case 3:
  229. dma_outb(pagenr, DMA_LO_PAGE_3);
  230. dma_outb(pagenr >> 8, DMA_HI_PAGE_3);
  231. break;
  232. case 5:
  233. dma_outb(pagenr & 0xfe, DMA_LO_PAGE_5);
  234. dma_outb(pagenr >> 8, DMA_HI_PAGE_5);
  235. break;
  236. case 6:
  237. dma_outb(pagenr & 0xfe, DMA_LO_PAGE_6);
  238. dma_outb(pagenr >> 8, DMA_HI_PAGE_6);
  239. break;
  240. case 7:
  241. dma_outb(pagenr & 0xfe, DMA_LO_PAGE_7);
  242. dma_outb(pagenr >> 8, DMA_HI_PAGE_7);
  243. break;
  244. }
  245. }
  246. /* Set transfer address & page bits for specific DMA channel.
  247. * Assumes dma flipflop is clear.
  248. */
  249. static __inline__ void set_dma_addr(unsigned int dmanr, unsigned int phys)
  250. {
  251. if (dmanr <= 3) {
  252. dma_outb(phys & 0xff,
  253. ((dmanr & 3) << 1) + IO_DMA1_BASE);
  254. dma_outb((phys >> 8) & 0xff,
  255. ((dmanr & 3) << 1) + IO_DMA1_BASE);
  256. } else {
  257. dma_outb((phys >> 1) & 0xff,
  258. ((dmanr & 3) << 2) + IO_DMA2_BASE);
  259. dma_outb((phys >> 9) & 0xff,
  260. ((dmanr & 3) << 2) + IO_DMA2_BASE);
  261. }
  262. set_dma_page(dmanr, phys >> 16);
  263. }
  264. /* Set transfer size (max 64k for DMA1..3, 128k for DMA5..7) for
  265. * a specific DMA channel.
  266. * You must ensure the parameters are valid.
  267. * NOTE: from a manual: "the number of transfers is one more
  268. * than the initial word count"! This is taken into account.
  269. * Assumes dma flip-flop is clear.
  270. * NOTE 2: "count" represents _bytes_ and must be even for channels 5-7.
  271. */
  272. static __inline__ void set_dma_count(unsigned int dmanr, unsigned int count)
  273. {
  274. count--;
  275. if (dmanr <= 3) {
  276. dma_outb(count & 0xff,
  277. ((dmanr & 3) << 1) + 1 + IO_DMA1_BASE);
  278. dma_outb((count >> 8) & 0xff,
  279. ((dmanr & 3) << 1) + 1 + IO_DMA1_BASE);
  280. } else {
  281. dma_outb((count >> 1) & 0xff,
  282. ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE);
  283. dma_outb((count >> 9) & 0xff,
  284. ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE);
  285. }
  286. }
  287. /* Get DMA residue count. After a DMA transfer, this
  288. * should return zero. Reading this while a DMA transfer is
  289. * still in progress will return unpredictable results.
  290. * If called before the channel has been used, it may return 1.
  291. * Otherwise, it returns the number of _bytes_ left to transfer.
  292. *
  293. * Assumes DMA flip-flop is clear.
  294. */
  295. static __inline__ int get_dma_residue(unsigned int dmanr)
  296. {
  297. unsigned int io_port = (dmanr <= 3)
  298. ? ((dmanr & 3) << 1) + 1 + IO_DMA1_BASE
  299. : ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE;
  300. /* using short to get 16-bit wrap around */
  301. unsigned short count;
  302. count = 1 + dma_inb(io_port);
  303. count += dma_inb(io_port) << 8;
  304. return (dmanr <= 3) ? count : (count << 1);
  305. }
  306. /* These are in kernel/dma.c: */
  307. /* reserve a DMA channel */
  308. extern int request_dma(unsigned int dmanr, const char *device_id);
  309. /* release it again */
  310. extern void free_dma(unsigned int dmanr);
  311. #ifdef CONFIG_PCI
  312. extern int isa_dma_bridge_buggy;
  313. #else
  314. #define isa_dma_bridge_buggy (0)
  315. #endif
  316. #endif /* !defined(CONFIG_PPC_ISERIES) || defined(CONFIG_PCI) */
  317. #endif /* __KERNEL__ */
  318. #endif /* _ASM_POWERPC_DMA_H */