sbc8641d.dts 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449
  1. /*
  2. * SBC8641D Device Tree Source
  3. *
  4. * Copyright 2008 Wind River Systems Inc.
  5. *
  6. * Paul Gortmaker (see MAINTAINERS for contact information)
  7. *
  8. * Based largely on the mpc8641_hpcn.dts by Freescale Semiconductor Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. /dts-v1/;
  16. / {
  17. model = "SBC8641D";
  18. compatible = "wind,sbc8641";
  19. #address-cells = <1>;
  20. #size-cells = <1>;
  21. aliases {
  22. ethernet0 = &enet0;
  23. ethernet1 = &enet1;
  24. ethernet2 = &enet2;
  25. ethernet3 = &enet3;
  26. serial0 = &serial0;
  27. serial1 = &serial1;
  28. pci0 = &pci0;
  29. pci1 = &pci1;
  30. };
  31. cpus {
  32. #address-cells = <1>;
  33. #size-cells = <0>;
  34. PowerPC,8641@0 {
  35. device_type = "cpu";
  36. reg = <0>;
  37. d-cache-line-size = <32>;
  38. i-cache-line-size = <32>;
  39. d-cache-size = <32768>; // L1
  40. i-cache-size = <32768>; // L1
  41. timebase-frequency = <0>; // From uboot
  42. bus-frequency = <0>; // From uboot
  43. clock-frequency = <0>; // From uboot
  44. };
  45. PowerPC,8641@1 {
  46. device_type = "cpu";
  47. reg = <1>;
  48. d-cache-line-size = <32>;
  49. i-cache-line-size = <32>;
  50. d-cache-size = <32768>;
  51. i-cache-size = <32768>;
  52. timebase-frequency = <0>; // From uboot
  53. bus-frequency = <0>; // From uboot
  54. clock-frequency = <0>; // From uboot
  55. };
  56. };
  57. memory {
  58. device_type = "memory";
  59. reg = <0x00000000 0x20000000>; // 512M at 0x0
  60. };
  61. localbus@f8005000 {
  62. #address-cells = <2>;
  63. #size-cells = <1>;
  64. compatible = "fsl,mpc8641-localbus", "simple-bus";
  65. reg = <0xf8005000 0x1000>;
  66. interrupts = <19 2>;
  67. interrupt-parent = <&mpic>;
  68. ranges = <0 0 0xff000000 0x01000000 // 16MB Boot flash
  69. 1 0 0xf0000000 0x00010000 // 64KB EEPROM
  70. 2 0 0xf1000000 0x00100000 // EPLD (1MB)
  71. 3 0 0xe0000000 0x04000000 // 64MB LB SDRAM (CS3)
  72. 4 0 0xe4000000 0x04000000 // 64MB LB SDRAM (CS4)
  73. 6 0 0xf4000000 0x00100000 // LCD display (1MB)
  74. 7 0 0xe8000000 0x04000000>; // 64MB OneNAND
  75. flash@0,0 {
  76. compatible = "cfi-flash";
  77. reg = <0 0 0x01000000>;
  78. bank-width = <2>;
  79. device-width = <2>;
  80. #address-cells = <1>;
  81. #size-cells = <1>;
  82. partition@0 {
  83. label = "dtb";
  84. reg = <0x00000000 0x00100000>;
  85. read-only;
  86. };
  87. partition@300000 {
  88. label = "kernel";
  89. reg = <0x00100000 0x00400000>;
  90. read-only;
  91. };
  92. partition@400000 {
  93. label = "fs";
  94. reg = <0x00500000 0x00a00000>;
  95. };
  96. partition@700000 {
  97. label = "firmware";
  98. reg = <0x00f00000 0x00100000>;
  99. read-only;
  100. };
  101. };
  102. epld@2,0 {
  103. compatible = "wrs,epld-localbus";
  104. #address-cells = <2>;
  105. #size-cells = <1>;
  106. reg = <2 0 0x100000>;
  107. ranges = <0 0 5 0 1 // User switches
  108. 1 0 5 1 1 // Board ID/Rev
  109. 3 0 5 3 1>; // LEDs
  110. };
  111. };
  112. soc@f8000000 {
  113. #address-cells = <1>;
  114. #size-cells = <1>;
  115. device_type = "soc";
  116. compatible = "simple-bus";
  117. ranges = <0x00000000 0xf8000000 0x00100000>;
  118. reg = <0xf8000000 0x00001000>; // CCSRBAR
  119. bus-frequency = <0>;
  120. i2c@3000 {
  121. #address-cells = <1>;
  122. #size-cells = <0>;
  123. cell-index = <0>;
  124. compatible = "fsl-i2c";
  125. reg = <0x3000 0x100>;
  126. interrupts = <43 2>;
  127. interrupt-parent = <&mpic>;
  128. dfsrr;
  129. };
  130. i2c@3100 {
  131. #address-cells = <1>;
  132. #size-cells = <0>;
  133. cell-index = <1>;
  134. compatible = "fsl-i2c";
  135. reg = <0x3100 0x100>;
  136. interrupts = <43 2>;
  137. interrupt-parent = <&mpic>;
  138. dfsrr;
  139. };
  140. dma@21300 {
  141. #address-cells = <1>;
  142. #size-cells = <1>;
  143. compatible = "fsl,mpc8641-dma", "fsl,eloplus-dma";
  144. reg = <0x21300 0x4>;
  145. ranges = <0x0 0x21100 0x200>;
  146. cell-index = <0>;
  147. dma-channel@0 {
  148. compatible = "fsl,mpc8641-dma-channel",
  149. "fsl,eloplus-dma-channel";
  150. reg = <0x0 0x80>;
  151. cell-index = <0>;
  152. interrupt-parent = <&mpic>;
  153. interrupts = <20 2>;
  154. };
  155. dma-channel@80 {
  156. compatible = "fsl,mpc8641-dma-channel",
  157. "fsl,eloplus-dma-channel";
  158. reg = <0x80 0x80>;
  159. cell-index = <1>;
  160. interrupt-parent = <&mpic>;
  161. interrupts = <21 2>;
  162. };
  163. dma-channel@100 {
  164. compatible = "fsl,mpc8641-dma-channel",
  165. "fsl,eloplus-dma-channel";
  166. reg = <0x100 0x80>;
  167. cell-index = <2>;
  168. interrupt-parent = <&mpic>;
  169. interrupts = <22 2>;
  170. };
  171. dma-channel@180 {
  172. compatible = "fsl,mpc8641-dma-channel",
  173. "fsl,eloplus-dma-channel";
  174. reg = <0x180 0x80>;
  175. cell-index = <3>;
  176. interrupt-parent = <&mpic>;
  177. interrupts = <23 2>;
  178. };
  179. };
  180. enet0: ethernet@24000 {
  181. #address-cells = <1>;
  182. #size-cells = <1>;
  183. cell-index = <0>;
  184. device_type = "network";
  185. model = "TSEC";
  186. compatible = "gianfar";
  187. reg = <0x24000 0x1000>;
  188. ranges = <0x0 0x24000 0x1000>;
  189. local-mac-address = [ 00 00 00 00 00 00 ];
  190. interrupts = <29 2 30 2 34 2>;
  191. interrupt-parent = <&mpic>;
  192. tbi-handle = <&tbi0>;
  193. phy-handle = <&phy0>;
  194. phy-connection-type = "rgmii-id";
  195. mdio@520 {
  196. #address-cells = <1>;
  197. #size-cells = <0>;
  198. compatible = "fsl,gianfar-mdio";
  199. reg = <0x520 0x20>;
  200. phy0: ethernet-phy@1f {
  201. interrupt-parent = <&mpic>;
  202. interrupts = <10 1>;
  203. reg = <0x1f>;
  204. device_type = "ethernet-phy";
  205. };
  206. phy1: ethernet-phy@0 {
  207. interrupt-parent = <&mpic>;
  208. interrupts = <10 1>;
  209. reg = <0>;
  210. device_type = "ethernet-phy";
  211. };
  212. phy2: ethernet-phy@1 {
  213. interrupt-parent = <&mpic>;
  214. interrupts = <10 1>;
  215. reg = <1>;
  216. device_type = "ethernet-phy";
  217. };
  218. phy3: ethernet-phy@2 {
  219. interrupt-parent = <&mpic>;
  220. interrupts = <10 1>;
  221. reg = <2>;
  222. device_type = "ethernet-phy";
  223. };
  224. tbi0: tbi-phy@11 {
  225. reg = <0x11>;
  226. device_type = "tbi-phy";
  227. };
  228. };
  229. };
  230. enet1: ethernet@25000 {
  231. #address-cells = <1>;
  232. #size-cells = <1>;
  233. cell-index = <1>;
  234. device_type = "network";
  235. model = "TSEC";
  236. compatible = "gianfar";
  237. reg = <0x25000 0x1000>;
  238. ranges = <0x0 0x25000 0x1000>;
  239. local-mac-address = [ 00 00 00 00 00 00 ];
  240. interrupts = <35 2 36 2 40 2>;
  241. interrupt-parent = <&mpic>;
  242. tbi-handle = <&tbi1>;
  243. phy-handle = <&phy1>;
  244. phy-connection-type = "rgmii-id";
  245. mdio@520 {
  246. #address-cells = <1>;
  247. #size-cells = <0>;
  248. compatible = "fsl,gianfar-tbi";
  249. reg = <0x520 0x20>;
  250. tbi1: tbi-phy@11 {
  251. reg = <0x11>;
  252. device_type = "tbi-phy";
  253. };
  254. };
  255. };
  256. enet2: ethernet@26000 {
  257. #address-cells = <1>;
  258. #size-cells = <1>;
  259. cell-index = <2>;
  260. device_type = "network";
  261. model = "TSEC";
  262. compatible = "gianfar";
  263. reg = <0x26000 0x1000>;
  264. ranges = <0x0 0x26000 0x1000>;
  265. local-mac-address = [ 00 00 00 00 00 00 ];
  266. interrupts = <31 2 32 2 33 2>;
  267. interrupt-parent = <&mpic>;
  268. tbi-handle = <&tbi2>;
  269. phy-handle = <&phy2>;
  270. phy-connection-type = "rgmii-id";
  271. mdio@520 {
  272. #address-cells = <1>;
  273. #size-cells = <0>;
  274. compatible = "fsl,gianfar-tbi";
  275. reg = <0x520 0x20>;
  276. tbi2: tbi-phy@11 {
  277. reg = <0x11>;
  278. device_type = "tbi-phy";
  279. };
  280. };
  281. };
  282. enet3: ethernet@27000 {
  283. #address-cells = <1>;
  284. #size-cells = <1>;
  285. cell-index = <3>;
  286. device_type = "network";
  287. model = "TSEC";
  288. compatible = "gianfar";
  289. reg = <0x27000 0x1000>;
  290. ranges = <0x0 0x27000 0x1000>;
  291. local-mac-address = [ 00 00 00 00 00 00 ];
  292. interrupts = <37 2 38 2 39 2>;
  293. interrupt-parent = <&mpic>;
  294. tbi-handle = <&tbi3>;
  295. phy-handle = <&phy3>;
  296. phy-connection-type = "rgmii-id";
  297. mdio@520 {
  298. #address-cells = <1>;
  299. #size-cells = <0>;
  300. compatible = "fsl,gianfar-tbi";
  301. reg = <0x520 0x20>;
  302. tbi3: tbi-phy@11 {
  303. reg = <0x11>;
  304. device_type = "tbi-phy";
  305. };
  306. };
  307. };
  308. serial0: serial@4500 {
  309. cell-index = <0>;
  310. device_type = "serial";
  311. compatible = "ns16550";
  312. reg = <0x4500 0x100>;
  313. clock-frequency = <0>;
  314. interrupts = <42 2>;
  315. interrupt-parent = <&mpic>;
  316. };
  317. serial1: serial@4600 {
  318. cell-index = <1>;
  319. device_type = "serial";
  320. compatible = "ns16550";
  321. reg = <0x4600 0x100>;
  322. clock-frequency = <0>;
  323. interrupts = <28 2>;
  324. interrupt-parent = <&mpic>;
  325. };
  326. mpic: pic@40000 {
  327. clock-frequency = <0>;
  328. interrupt-controller;
  329. #address-cells = <0>;
  330. #interrupt-cells = <2>;
  331. reg = <0x40000 0x40000>;
  332. compatible = "chrp,open-pic";
  333. device_type = "open-pic";
  334. big-endian;
  335. };
  336. global-utilities@e0000 {
  337. compatible = "fsl,mpc8641-guts";
  338. reg = <0xe0000 0x1000>;
  339. fsl,has-rstcr;
  340. };
  341. };
  342. pci0: pcie@f8008000 {
  343. cell-index = <0>;
  344. compatible = "fsl,mpc8641-pcie";
  345. device_type = "pci";
  346. #interrupt-cells = <1>;
  347. #size-cells = <2>;
  348. #address-cells = <3>;
  349. reg = <0xf8008000 0x1000>;
  350. bus-range = <0x0 0xff>;
  351. ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x20000000
  352. 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
  353. clock-frequency = <33333333>;
  354. interrupt-parent = <&mpic>;
  355. interrupts = <24 2>;
  356. interrupt-map-mask = <0xff00 0 0 7>;
  357. interrupt-map = <
  358. /* IDSEL 0x0 */
  359. 0x0000 0 0 1 &mpic 0 1
  360. 0x0000 0 0 2 &mpic 1 1
  361. 0x0000 0 0 3 &mpic 2 1
  362. 0x0000 0 0 4 &mpic 3 1
  363. >;
  364. pcie@0 {
  365. reg = <0 0 0 0 0>;
  366. #size-cells = <2>;
  367. #address-cells = <3>;
  368. device_type = "pci";
  369. ranges = <0x02000000 0x0 0x80000000
  370. 0x02000000 0x0 0x80000000
  371. 0x0 0x20000000
  372. 0x01000000 0x0 0x00000000
  373. 0x01000000 0x0 0x00000000
  374. 0x0 0x00100000>;
  375. };
  376. };
  377. pci1: pcie@f8009000 {
  378. cell-index = <1>;
  379. compatible = "fsl,mpc8641-pcie";
  380. device_type = "pci";
  381. #interrupt-cells = <1>;
  382. #size-cells = <2>;
  383. #address-cells = <3>;
  384. reg = <0xf8009000 0x1000>;
  385. bus-range = <0 0xff>;
  386. ranges = <0x02000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
  387. 0x01000000 0x0 0x00000000 0xe3000000 0x0 0x00100000>;
  388. clock-frequency = <33333333>;
  389. interrupt-parent = <&mpic>;
  390. interrupts = <25 2>;
  391. interrupt-map-mask = <0xf800 0 0 7>;
  392. interrupt-map = <
  393. /* IDSEL 0x0 */
  394. 0x0000 0 0 1 &mpic 4 1
  395. 0x0000 0 0 2 &mpic 5 1
  396. 0x0000 0 0 3 &mpic 6 1
  397. 0x0000 0 0 4 &mpic 7 1
  398. >;
  399. pcie@0 {
  400. reg = <0 0 0 0 0>;
  401. #size-cells = <2>;
  402. #address-cells = <3>;
  403. device_type = "pci";
  404. ranges = <0x02000000 0x0 0xa0000000
  405. 0x02000000 0x0 0xa0000000
  406. 0x0 0x20000000
  407. 0x01000000 0x0 0x00000000
  408. 0x01000000 0x0 0x00000000
  409. 0x0 0x00100000>;
  410. };
  411. };
  412. };