irq.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122
  1. /*
  2. * Interrupt handing routines for NEC VR4100 series.
  3. *
  4. * Copyright (C) 2005-2007 Yoichi Yuasa <yoichi_yuasa@tripeaks.co.jp>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/interrupt.h>
  21. #include <linux/module.h>
  22. #include <asm/irq_cpu.h>
  23. #include <asm/system.h>
  24. #include <asm/vr41xx/irq.h>
  25. typedef struct irq_cascade {
  26. int (*get_irq)(unsigned int);
  27. } irq_cascade_t;
  28. static irq_cascade_t irq_cascade[NR_IRQS] __cacheline_aligned;
  29. static struct irqaction cascade_irqaction = {
  30. .handler = no_action,
  31. .name = "cascade",
  32. };
  33. int cascade_irq(unsigned int irq, int (*get_irq)(unsigned int))
  34. {
  35. int retval = 0;
  36. if (irq >= NR_IRQS)
  37. return -EINVAL;
  38. if (irq_cascade[irq].get_irq != NULL)
  39. free_irq(irq, NULL);
  40. irq_cascade[irq].get_irq = get_irq;
  41. if (get_irq != NULL) {
  42. retval = setup_irq(irq, &cascade_irqaction);
  43. if (retval < 0)
  44. irq_cascade[irq].get_irq = NULL;
  45. }
  46. return retval;
  47. }
  48. EXPORT_SYMBOL_GPL(cascade_irq);
  49. static void irq_dispatch(unsigned int irq)
  50. {
  51. irq_cascade_t *cascade;
  52. struct irq_desc *desc;
  53. if (irq >= NR_IRQS) {
  54. atomic_inc(&irq_err_count);
  55. return;
  56. }
  57. cascade = irq_cascade + irq;
  58. if (cascade->get_irq != NULL) {
  59. unsigned int source_irq = irq;
  60. int ret;
  61. desc = irq_desc + source_irq;
  62. if (desc->chip->mask_ack)
  63. desc->chip->mask_ack(source_irq);
  64. else {
  65. desc->chip->mask(source_irq);
  66. desc->chip->ack(source_irq);
  67. }
  68. ret = cascade->get_irq(irq);
  69. irq = ret;
  70. if (ret < 0)
  71. atomic_inc(&irq_err_count);
  72. else
  73. irq_dispatch(irq);
  74. if (!(desc->status & IRQ_DISABLED) && desc->chip->unmask)
  75. desc->chip->unmask(source_irq);
  76. } else
  77. do_IRQ(irq);
  78. }
  79. asmlinkage void plat_irq_dispatch(void)
  80. {
  81. unsigned int pending = read_c0_cause() & read_c0_status() & ST0_IM;
  82. if (pending & CAUSEF_IP7)
  83. do_IRQ(TIMER_IRQ);
  84. else if (pending & 0x7800) {
  85. if (pending & CAUSEF_IP3)
  86. irq_dispatch(INT1_IRQ);
  87. else if (pending & CAUSEF_IP4)
  88. irq_dispatch(INT2_IRQ);
  89. else if (pending & CAUSEF_IP5)
  90. irq_dispatch(INT3_IRQ);
  91. else if (pending & CAUSEF_IP6)
  92. irq_dispatch(INT4_IRQ);
  93. } else if (pending & CAUSEF_IP2)
  94. irq_dispatch(INT0_IRQ);
  95. else if (pending & CAUSEF_IP0)
  96. do_IRQ(MIPS_SOFTINT0_IRQ);
  97. else if (pending & CAUSEF_IP1)
  98. do_IRQ(MIPS_SOFTINT1_IRQ);
  99. else
  100. spurious_interrupt();
  101. }
  102. void __init arch_init_irq(void)
  103. {
  104. mips_cpu_irq_init();
  105. }