irq_tx4939.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215
  1. /*
  2. * TX4939 irq routines
  3. * Based on linux/arch/mips/kernel/irq_txx9.c,
  4. * and RBTX49xx patch from CELF patch archive.
  5. *
  6. * Copyright 2001, 2003-2005 MontaVista Software Inc.
  7. * Author: MontaVista Software, Inc.
  8. * ahennessy@mvista.com
  9. * source@mvista.com
  10. * Copyright (C) 2000-2001,2005-2007 Toshiba Corporation
  11. *
  12. * This file is subject to the terms and conditions of the GNU General Public
  13. * License. See the file "COPYING" in the main directory of this archive
  14. * for more details.
  15. */
  16. /*
  17. * TX4939 defines 64 IRQs.
  18. * Similer to irq_txx9.c but different register layouts.
  19. */
  20. #include <linux/init.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/types.h>
  23. #include <asm/irq_cpu.h>
  24. #include <asm/txx9irq.h>
  25. #include <asm/txx9/tx4939.h>
  26. /* IRCER : Int. Control Enable */
  27. #define TXx9_IRCER_ICE 0x00000001
  28. /* IRCR : Int. Control */
  29. #define TXx9_IRCR_LOW 0x00000000
  30. #define TXx9_IRCR_HIGH 0x00000001
  31. #define TXx9_IRCR_DOWN 0x00000002
  32. #define TXx9_IRCR_UP 0x00000003
  33. #define TXx9_IRCR_EDGE(cr) ((cr) & 0x00000002)
  34. /* IRSCR : Int. Status Control */
  35. #define TXx9_IRSCR_EIClrE 0x00000100
  36. #define TXx9_IRSCR_EIClr_MASK 0x0000000f
  37. /* IRCSR : Int. Current Status */
  38. #define TXx9_IRCSR_IF 0x00010000
  39. #define irc_dlevel 0
  40. #define irc_elevel 1
  41. static struct {
  42. unsigned char level;
  43. unsigned char mode;
  44. } tx4939irq[TX4939_NUM_IR] __read_mostly;
  45. static void tx4939_irq_unmask(unsigned int irq)
  46. {
  47. unsigned int irq_nr = irq - TXX9_IRQ_BASE;
  48. u32 __iomem *lvlp;
  49. int ofs;
  50. if (irq_nr < 32) {
  51. irq_nr--;
  52. lvlp = &tx4939_ircptr->lvl[(irq_nr % 16) / 2].r;
  53. } else {
  54. irq_nr -= 32;
  55. lvlp = &tx4939_ircptr->lvl[8 + (irq_nr % 16) / 2].r;
  56. }
  57. ofs = (irq_nr & 16) + (irq_nr & 1) * 8;
  58. __raw_writel((__raw_readl(lvlp) & ~(0xff << ofs))
  59. | (tx4939irq[irq_nr].level << ofs),
  60. lvlp);
  61. }
  62. static inline void tx4939_irq_mask(unsigned int irq)
  63. {
  64. unsigned int irq_nr = irq - TXX9_IRQ_BASE;
  65. u32 __iomem *lvlp;
  66. int ofs;
  67. if (irq_nr < 32) {
  68. irq_nr--;
  69. lvlp = &tx4939_ircptr->lvl[(irq_nr % 16) / 2].r;
  70. } else {
  71. irq_nr -= 32;
  72. lvlp = &tx4939_ircptr->lvl[8 + (irq_nr % 16) / 2].r;
  73. }
  74. ofs = (irq_nr & 16) + (irq_nr & 1) * 8;
  75. __raw_writel((__raw_readl(lvlp) & ~(0xff << ofs))
  76. | (irc_dlevel << ofs),
  77. lvlp);
  78. mmiowb();
  79. }
  80. static void tx4939_irq_mask_ack(unsigned int irq)
  81. {
  82. unsigned int irq_nr = irq - TXX9_IRQ_BASE;
  83. tx4939_irq_mask(irq);
  84. if (TXx9_IRCR_EDGE(tx4939irq[irq_nr].mode)) {
  85. irq_nr--;
  86. /* clear edge detection */
  87. __raw_writel((TXx9_IRSCR_EIClrE | (irq_nr & 0xf))
  88. << (irq_nr & 0x10),
  89. &tx4939_ircptr->edc.r);
  90. }
  91. }
  92. static int tx4939_irq_set_type(unsigned int irq, unsigned int flow_type)
  93. {
  94. unsigned int irq_nr = irq - TXX9_IRQ_BASE;
  95. u32 cr;
  96. u32 __iomem *crp;
  97. int ofs;
  98. int mode;
  99. if (flow_type & IRQF_TRIGGER_PROBE)
  100. return 0;
  101. switch (flow_type & IRQF_TRIGGER_MASK) {
  102. case IRQF_TRIGGER_RISING:
  103. mode = TXx9_IRCR_UP;
  104. break;
  105. case IRQF_TRIGGER_FALLING:
  106. mode = TXx9_IRCR_DOWN;
  107. break;
  108. case IRQF_TRIGGER_HIGH:
  109. mode = TXx9_IRCR_HIGH;
  110. break;
  111. case IRQF_TRIGGER_LOW:
  112. mode = TXx9_IRCR_LOW;
  113. break;
  114. default:
  115. return -EINVAL;
  116. }
  117. if (irq_nr < 32) {
  118. irq_nr--;
  119. crp = &tx4939_ircptr->dm[(irq_nr & 8) >> 3].r;
  120. } else {
  121. irq_nr -= 32;
  122. crp = &tx4939_ircptr->dm2[((irq_nr & 8) >> 3)].r;
  123. }
  124. ofs = (((irq_nr & 16) >> 1) | (irq_nr & (8 - 1))) * 2;
  125. cr = __raw_readl(crp);
  126. cr &= ~(0x3 << ofs);
  127. cr |= (mode & 0x3) << ofs;
  128. __raw_writel(cr, crp);
  129. tx4939irq[irq_nr].mode = mode;
  130. return 0;
  131. }
  132. static struct irq_chip tx4939_irq_chip = {
  133. .name = "TX4939",
  134. .ack = tx4939_irq_mask_ack,
  135. .mask = tx4939_irq_mask,
  136. .mask_ack = tx4939_irq_mask_ack,
  137. .unmask = tx4939_irq_unmask,
  138. .set_type = tx4939_irq_set_type,
  139. };
  140. static int tx4939_irq_set_pri(int irc_irq, int new_pri)
  141. {
  142. int old_pri;
  143. if ((unsigned int)irc_irq >= TX4939_NUM_IR)
  144. return 0;
  145. old_pri = tx4939irq[irc_irq].level;
  146. tx4939irq[irc_irq].level = new_pri;
  147. return old_pri;
  148. }
  149. void __init tx4939_irq_init(void)
  150. {
  151. int i;
  152. mips_cpu_irq_init();
  153. /* disable interrupt control */
  154. __raw_writel(0, &tx4939_ircptr->den.r);
  155. __raw_writel(0, &tx4939_ircptr->maskint.r);
  156. __raw_writel(0, &tx4939_ircptr->maskext.r);
  157. /* irq_base + 0 is not used */
  158. for (i = 1; i < TX4939_NUM_IR; i++) {
  159. tx4939irq[i].level = 4; /* middle level */
  160. tx4939irq[i].mode = TXx9_IRCR_LOW;
  161. set_irq_chip_and_handler(TXX9_IRQ_BASE + i,
  162. &tx4939_irq_chip, handle_level_irq);
  163. }
  164. /* mask all IRC interrupts */
  165. __raw_writel(0, &tx4939_ircptr->msk.r);
  166. for (i = 0; i < 16; i++)
  167. __raw_writel(0, &tx4939_ircptr->lvl[i].r);
  168. /* setup IRC interrupt mode (Low Active) */
  169. for (i = 0; i < 2; i++)
  170. __raw_writel(0, &tx4939_ircptr->dm[i].r);
  171. for (i = 0; i < 2; i++)
  172. __raw_writel(0, &tx4939_ircptr->dm2[i].r);
  173. /* enable interrupt control */
  174. __raw_writel(TXx9_IRCER_ICE, &tx4939_ircptr->den.r);
  175. __raw_writel(irc_elevel, &tx4939_ircptr->msk.r);
  176. set_irq_chained_handler(MIPS_CPU_IRQ_BASE + TX4939_IRC_INT,
  177. handle_simple_irq);
  178. /* raise priority for errors, timers, sio */
  179. tx4939_irq_set_pri(TX4939_IR_WTOERR, 7);
  180. tx4939_irq_set_pri(TX4939_IR_PCIERR, 7);
  181. tx4939_irq_set_pri(TX4939_IR_PCIPME, 7);
  182. for (i = 0; i < TX4939_NUM_IR_TMR; i++)
  183. tx4939_irq_set_pri(TX4939_IR_TMR(i), 6);
  184. for (i = 0; i < TX4939_NUM_IR_SIO; i++)
  185. tx4939_irq_set_pri(TX4939_IR_SIO(i), 5);
  186. }
  187. int tx4939_irq(void)
  188. {
  189. u32 csr = __raw_readl(&tx4939_ircptr->cs.r);
  190. if (likely(!(csr & TXx9_IRCSR_IF)))
  191. return TXX9_IRQ_BASE + (csr & (TX4939_NUM_IR - 1));
  192. return -1;
  193. }