c-octeon.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2005-2007 Cavium Networks
  7. */
  8. #include <linux/init.h>
  9. #include <linux/kernel.h>
  10. #include <linux/sched.h>
  11. #include <linux/mm.h>
  12. #include <linux/bitops.h>
  13. #include <linux/cpu.h>
  14. #include <linux/io.h>
  15. #include <asm/bcache.h>
  16. #include <asm/bootinfo.h>
  17. #include <asm/cacheops.h>
  18. #include <asm/cpu-features.h>
  19. #include <asm/page.h>
  20. #include <asm/pgtable.h>
  21. #include <asm/r4kcache.h>
  22. #include <asm/system.h>
  23. #include <asm/mmu_context.h>
  24. #include <asm/war.h>
  25. #include <asm/octeon/octeon.h>
  26. unsigned long long cache_err_dcache[NR_CPUS];
  27. /**
  28. * Octeon automatically flushes the dcache on tlb changes, so
  29. * from Linux's viewpoint it acts much like a physically
  30. * tagged cache. No flushing is needed
  31. *
  32. */
  33. static void octeon_flush_data_cache_page(unsigned long addr)
  34. {
  35. /* Nothing to do */
  36. }
  37. static inline void octeon_local_flush_icache(void)
  38. {
  39. asm volatile ("synci 0($0)");
  40. }
  41. /*
  42. * Flush local I-cache for the specified range.
  43. */
  44. static void local_octeon_flush_icache_range(unsigned long start,
  45. unsigned long end)
  46. {
  47. octeon_local_flush_icache();
  48. }
  49. /**
  50. * Flush caches as necessary for all cores affected by a
  51. * vma. If no vma is supplied, all cores are flushed.
  52. *
  53. * @vma: VMA to flush or NULL to flush all icaches.
  54. */
  55. static void octeon_flush_icache_all_cores(struct vm_area_struct *vma)
  56. {
  57. extern void octeon_send_ipi_single(int cpu, unsigned int action);
  58. #ifdef CONFIG_SMP
  59. int cpu;
  60. cpumask_t mask;
  61. #endif
  62. mb();
  63. octeon_local_flush_icache();
  64. #ifdef CONFIG_SMP
  65. preempt_disable();
  66. cpu = smp_processor_id();
  67. /*
  68. * If we have a vma structure, we only need to worry about
  69. * cores it has been used on
  70. */
  71. if (vma)
  72. mask = vma->vm_mm->cpu_vm_mask;
  73. else
  74. mask = cpu_online_map;
  75. cpu_clear(cpu, mask);
  76. for_each_cpu_mask(cpu, mask)
  77. octeon_send_ipi_single(cpu, SMP_ICACHE_FLUSH);
  78. preempt_enable();
  79. #endif
  80. }
  81. /**
  82. * Called to flush the icache on all cores
  83. */
  84. static void octeon_flush_icache_all(void)
  85. {
  86. octeon_flush_icache_all_cores(NULL);
  87. }
  88. /**
  89. * Called to flush all memory associated with a memory
  90. * context.
  91. *
  92. * @mm: Memory context to flush
  93. */
  94. static void octeon_flush_cache_mm(struct mm_struct *mm)
  95. {
  96. /*
  97. * According to the R4K version of this file, CPUs without
  98. * dcache aliases don't need to do anything here
  99. */
  100. }
  101. /**
  102. * Flush a range of kernel addresses out of the icache
  103. *
  104. */
  105. static void octeon_flush_icache_range(unsigned long start, unsigned long end)
  106. {
  107. octeon_flush_icache_all_cores(NULL);
  108. }
  109. /**
  110. * Flush the icache for a trampoline. These are used for interrupt
  111. * and exception hooking.
  112. *
  113. * @addr: Address to flush
  114. */
  115. static void octeon_flush_cache_sigtramp(unsigned long addr)
  116. {
  117. struct vm_area_struct *vma;
  118. vma = find_vma(current->mm, addr);
  119. octeon_flush_icache_all_cores(vma);
  120. }
  121. /**
  122. * Flush a range out of a vma
  123. *
  124. * @vma: VMA to flush
  125. * @start:
  126. * @end:
  127. */
  128. static void octeon_flush_cache_range(struct vm_area_struct *vma,
  129. unsigned long start, unsigned long end)
  130. {
  131. if (vma->vm_flags & VM_EXEC)
  132. octeon_flush_icache_all_cores(vma);
  133. }
  134. /**
  135. * Flush a specific page of a vma
  136. *
  137. * @vma: VMA to flush page for
  138. * @page: Page to flush
  139. * @pfn:
  140. */
  141. static void octeon_flush_cache_page(struct vm_area_struct *vma,
  142. unsigned long page, unsigned long pfn)
  143. {
  144. if (vma->vm_flags & VM_EXEC)
  145. octeon_flush_icache_all_cores(vma);
  146. }
  147. /**
  148. * Probe Octeon's caches
  149. *
  150. */
  151. static void __devinit probe_octeon(void)
  152. {
  153. unsigned long icache_size;
  154. unsigned long dcache_size;
  155. unsigned int config1;
  156. struct cpuinfo_mips *c = &current_cpu_data;
  157. switch (c->cputype) {
  158. case CPU_CAVIUM_OCTEON:
  159. config1 = read_c0_config1();
  160. c->icache.linesz = 2 << ((config1 >> 19) & 7);
  161. c->icache.sets = 64 << ((config1 >> 22) & 7);
  162. c->icache.ways = 1 + ((config1 >> 16) & 7);
  163. c->icache.flags |= MIPS_CACHE_VTAG;
  164. icache_size =
  165. c->icache.sets * c->icache.ways * c->icache.linesz;
  166. c->icache.waybit = ffs(icache_size / c->icache.ways) - 1;
  167. c->dcache.linesz = 128;
  168. if (OCTEON_IS_MODEL(OCTEON_CN3XXX))
  169. c->dcache.sets = 1; /* CN3XXX has one Dcache set */
  170. else
  171. c->dcache.sets = 2; /* CN5XXX has two Dcache sets */
  172. c->dcache.ways = 64;
  173. dcache_size =
  174. c->dcache.sets * c->dcache.ways * c->dcache.linesz;
  175. c->dcache.waybit = ffs(dcache_size / c->dcache.ways) - 1;
  176. c->options |= MIPS_CPU_PREFETCH;
  177. break;
  178. default:
  179. panic("Unsupported Cavium Networks CPU type\n");
  180. break;
  181. }
  182. /* compute a couple of other cache variables */
  183. c->icache.waysize = icache_size / c->icache.ways;
  184. c->dcache.waysize = dcache_size / c->dcache.ways;
  185. c->icache.sets = icache_size / (c->icache.linesz * c->icache.ways);
  186. c->dcache.sets = dcache_size / (c->dcache.linesz * c->dcache.ways);
  187. if (smp_processor_id() == 0) {
  188. pr_notice("Primary instruction cache %ldkB, %s, %d way, "
  189. "%d sets, linesize %d bytes.\n",
  190. icache_size >> 10,
  191. cpu_has_vtag_icache ?
  192. "virtually tagged" : "physically tagged",
  193. c->icache.ways, c->icache.sets, c->icache.linesz);
  194. pr_notice("Primary data cache %ldkB, %d-way, %d sets, "
  195. "linesize %d bytes.\n",
  196. dcache_size >> 10, c->dcache.ways,
  197. c->dcache.sets, c->dcache.linesz);
  198. }
  199. }
  200. /**
  201. * Setup the Octeon cache flush routines
  202. *
  203. */
  204. void __devinit octeon_cache_init(void)
  205. {
  206. extern unsigned long ebase;
  207. extern char except_vec2_octeon;
  208. memcpy((void *)(ebase + 0x100), &except_vec2_octeon, 0x80);
  209. octeon_flush_cache_sigtramp(ebase + 0x100);
  210. probe_octeon();
  211. shm_align_mask = PAGE_SIZE - 1;
  212. flush_cache_all = octeon_flush_icache_all;
  213. __flush_cache_all = octeon_flush_icache_all;
  214. flush_cache_mm = octeon_flush_cache_mm;
  215. flush_cache_page = octeon_flush_cache_page;
  216. flush_cache_range = octeon_flush_cache_range;
  217. flush_cache_sigtramp = octeon_flush_cache_sigtramp;
  218. flush_icache_all = octeon_flush_icache_all;
  219. flush_data_cache_page = octeon_flush_data_cache_page;
  220. flush_icache_range = octeon_flush_icache_range;
  221. local_flush_icache_range = local_octeon_flush_icache_range;
  222. build_clear_page();
  223. build_copy_page();
  224. }
  225. /**
  226. * Handle a cache error exception
  227. */
  228. static void cache_parity_error_octeon(int non_recoverable)
  229. {
  230. unsigned long coreid = cvmx_get_core_num();
  231. uint64_t icache_err = read_octeon_c0_icacheerr();
  232. pr_err("Cache error exception:\n");
  233. pr_err("cp0_errorepc == %lx\n", read_c0_errorepc());
  234. if (icache_err & 1) {
  235. pr_err("CacheErr (Icache) == %llx\n",
  236. (unsigned long long)icache_err);
  237. write_octeon_c0_icacheerr(0);
  238. }
  239. if (cache_err_dcache[coreid] & 1) {
  240. pr_err("CacheErr (Dcache) == %llx\n",
  241. (unsigned long long)cache_err_dcache[coreid]);
  242. cache_err_dcache[coreid] = 0;
  243. }
  244. if (non_recoverable)
  245. panic("Can't handle cache error: nested exception");
  246. }
  247. /**
  248. * Called when the the exception is not recoverable
  249. */
  250. asmlinkage void cache_parity_error_octeon_recoverable(void)
  251. {
  252. cache_parity_error_octeon(0);
  253. }
  254. /**
  255. * Called when the the exception is recoverable
  256. */
  257. asmlinkage void cache_parity_error_octeon_non_recoverable(void)
  258. {
  259. cache_parity_error_octeon(1);
  260. }