mipsregs.h 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
  7. * Copyright (C) 2000 Silicon Graphics, Inc.
  8. * Modified for further R[236]000 support by Paul M. Antoine, 1996.
  9. * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
  10. * Copyright (C) 2000, 07 MIPS Technologies, Inc.
  11. * Copyright (C) 2003, 2004 Maciej W. Rozycki
  12. */
  13. #ifndef _ASM_MIPSREGS_H
  14. #define _ASM_MIPSREGS_H
  15. #include <linux/linkage.h>
  16. #include <asm/hazards.h>
  17. #include <asm/war.h>
  18. /*
  19. * The following macros are especially useful for __asm__
  20. * inline assembler.
  21. */
  22. #ifndef __STR
  23. #define __STR(x) #x
  24. #endif
  25. #ifndef STR
  26. #define STR(x) __STR(x)
  27. #endif
  28. /*
  29. * Configure language
  30. */
  31. #ifdef __ASSEMBLY__
  32. #define _ULCAST_
  33. #else
  34. #define _ULCAST_ (unsigned long)
  35. #endif
  36. /*
  37. * Coprocessor 0 register names
  38. */
  39. #define CP0_INDEX $0
  40. #define CP0_RANDOM $1
  41. #define CP0_ENTRYLO0 $2
  42. #define CP0_ENTRYLO1 $3
  43. #define CP0_CONF $3
  44. #define CP0_CONTEXT $4
  45. #define CP0_PAGEMASK $5
  46. #define CP0_WIRED $6
  47. #define CP0_INFO $7
  48. #define CP0_BADVADDR $8
  49. #define CP0_COUNT $9
  50. #define CP0_ENTRYHI $10
  51. #define CP0_COMPARE $11
  52. #define CP0_STATUS $12
  53. #define CP0_CAUSE $13
  54. #define CP0_EPC $14
  55. #define CP0_PRID $15
  56. #define CP0_CONFIG $16
  57. #define CP0_LLADDR $17
  58. #define CP0_WATCHLO $18
  59. #define CP0_WATCHHI $19
  60. #define CP0_XCONTEXT $20
  61. #define CP0_FRAMEMASK $21
  62. #define CP0_DIAGNOSTIC $22
  63. #define CP0_DEBUG $23
  64. #define CP0_DEPC $24
  65. #define CP0_PERFORMANCE $25
  66. #define CP0_ECC $26
  67. #define CP0_CACHEERR $27
  68. #define CP0_TAGLO $28
  69. #define CP0_TAGHI $29
  70. #define CP0_ERROREPC $30
  71. #define CP0_DESAVE $31
  72. /*
  73. * R4640/R4650 cp0 register names. These registers are listed
  74. * here only for completeness; without MMU these CPUs are not useable
  75. * by Linux. A future ELKS port might take make Linux run on them
  76. * though ...
  77. */
  78. #define CP0_IBASE $0
  79. #define CP0_IBOUND $1
  80. #define CP0_DBASE $2
  81. #define CP0_DBOUND $3
  82. #define CP0_CALG $17
  83. #define CP0_IWATCH $18
  84. #define CP0_DWATCH $19
  85. /*
  86. * Coprocessor 0 Set 1 register names
  87. */
  88. #define CP0_S1_DERRADDR0 $26
  89. #define CP0_S1_DERRADDR1 $27
  90. #define CP0_S1_INTCONTROL $20
  91. /*
  92. * Coprocessor 0 Set 2 register names
  93. */
  94. #define CP0_S2_SRSCTL $12 /* MIPSR2 */
  95. /*
  96. * Coprocessor 0 Set 3 register names
  97. */
  98. #define CP0_S3_SRSMAP $12 /* MIPSR2 */
  99. /*
  100. * TX39 Series
  101. */
  102. #define CP0_TX39_CACHE $7
  103. /*
  104. * Coprocessor 1 (FPU) register names
  105. */
  106. #define CP1_REVISION $0
  107. #define CP1_STATUS $31
  108. /*
  109. * FPU Status Register Values
  110. */
  111. /*
  112. * Status Register Values
  113. */
  114. #define FPU_CSR_FLUSH 0x01000000 /* flush denormalised results to 0 */
  115. #define FPU_CSR_COND 0x00800000 /* $fcc0 */
  116. #define FPU_CSR_COND0 0x00800000 /* $fcc0 */
  117. #define FPU_CSR_COND1 0x02000000 /* $fcc1 */
  118. #define FPU_CSR_COND2 0x04000000 /* $fcc2 */
  119. #define FPU_CSR_COND3 0x08000000 /* $fcc3 */
  120. #define FPU_CSR_COND4 0x10000000 /* $fcc4 */
  121. #define FPU_CSR_COND5 0x20000000 /* $fcc5 */
  122. #define FPU_CSR_COND6 0x40000000 /* $fcc6 */
  123. #define FPU_CSR_COND7 0x80000000 /* $fcc7 */
  124. /*
  125. * X the exception cause indicator
  126. * E the exception enable
  127. * S the sticky/flag bit
  128. */
  129. #define FPU_CSR_ALL_X 0x0003f000
  130. #define FPU_CSR_UNI_X 0x00020000
  131. #define FPU_CSR_INV_X 0x00010000
  132. #define FPU_CSR_DIV_X 0x00008000
  133. #define FPU_CSR_OVF_X 0x00004000
  134. #define FPU_CSR_UDF_X 0x00002000
  135. #define FPU_CSR_INE_X 0x00001000
  136. #define FPU_CSR_ALL_E 0x00000f80
  137. #define FPU_CSR_INV_E 0x00000800
  138. #define FPU_CSR_DIV_E 0x00000400
  139. #define FPU_CSR_OVF_E 0x00000200
  140. #define FPU_CSR_UDF_E 0x00000100
  141. #define FPU_CSR_INE_E 0x00000080
  142. #define FPU_CSR_ALL_S 0x0000007c
  143. #define FPU_CSR_INV_S 0x00000040
  144. #define FPU_CSR_DIV_S 0x00000020
  145. #define FPU_CSR_OVF_S 0x00000010
  146. #define FPU_CSR_UDF_S 0x00000008
  147. #define FPU_CSR_INE_S 0x00000004
  148. /* rounding mode */
  149. #define FPU_CSR_RN 0x0 /* nearest */
  150. #define FPU_CSR_RZ 0x1 /* towards zero */
  151. #define FPU_CSR_RU 0x2 /* towards +Infinity */
  152. #define FPU_CSR_RD 0x3 /* towards -Infinity */
  153. /*
  154. * Values for PageMask register
  155. */
  156. #ifdef CONFIG_CPU_VR41XX
  157. /* Why doesn't stupidity hurt ... */
  158. #define PM_1K 0x00000000
  159. #define PM_4K 0x00001800
  160. #define PM_16K 0x00007800
  161. #define PM_64K 0x0001f800
  162. #define PM_256K 0x0007f800
  163. #else
  164. #define PM_4K 0x00000000
  165. #define PM_16K 0x00006000
  166. #define PM_64K 0x0001e000
  167. #define PM_256K 0x0007e000
  168. #define PM_1M 0x001fe000
  169. #define PM_4M 0x007fe000
  170. #define PM_16M 0x01ffe000
  171. #define PM_64M 0x07ffe000
  172. #define PM_256M 0x1fffe000
  173. #define PM_1G 0x7fffe000
  174. #endif
  175. /*
  176. * Default page size for a given kernel configuration
  177. */
  178. #ifdef CONFIG_PAGE_SIZE_4KB
  179. #define PM_DEFAULT_MASK PM_4K
  180. #elif defined(CONFIG_PAGE_SIZE_16KB)
  181. #define PM_DEFAULT_MASK PM_16K
  182. #elif defined(CONFIG_PAGE_SIZE_64KB)
  183. #define PM_DEFAULT_MASK PM_64K
  184. #else
  185. #error Bad page size configuration!
  186. #endif
  187. /*
  188. * Values used for computation of new tlb entries
  189. */
  190. #define PL_4K 12
  191. #define PL_16K 14
  192. #define PL_64K 16
  193. #define PL_256K 18
  194. #define PL_1M 20
  195. #define PL_4M 22
  196. #define PL_16M 24
  197. #define PL_64M 26
  198. #define PL_256M 28
  199. /*
  200. * R4x00 interrupt enable / cause bits
  201. */
  202. #define IE_SW0 (_ULCAST_(1) << 8)
  203. #define IE_SW1 (_ULCAST_(1) << 9)
  204. #define IE_IRQ0 (_ULCAST_(1) << 10)
  205. #define IE_IRQ1 (_ULCAST_(1) << 11)
  206. #define IE_IRQ2 (_ULCAST_(1) << 12)
  207. #define IE_IRQ3 (_ULCAST_(1) << 13)
  208. #define IE_IRQ4 (_ULCAST_(1) << 14)
  209. #define IE_IRQ5 (_ULCAST_(1) << 15)
  210. /*
  211. * R4x00 interrupt cause bits
  212. */
  213. #define C_SW0 (_ULCAST_(1) << 8)
  214. #define C_SW1 (_ULCAST_(1) << 9)
  215. #define C_IRQ0 (_ULCAST_(1) << 10)
  216. #define C_IRQ1 (_ULCAST_(1) << 11)
  217. #define C_IRQ2 (_ULCAST_(1) << 12)
  218. #define C_IRQ3 (_ULCAST_(1) << 13)
  219. #define C_IRQ4 (_ULCAST_(1) << 14)
  220. #define C_IRQ5 (_ULCAST_(1) << 15)
  221. /*
  222. * Bitfields in the R4xx0 cp0 status register
  223. */
  224. #define ST0_IE 0x00000001
  225. #define ST0_EXL 0x00000002
  226. #define ST0_ERL 0x00000004
  227. #define ST0_KSU 0x00000018
  228. # define KSU_USER 0x00000010
  229. # define KSU_SUPERVISOR 0x00000008
  230. # define KSU_KERNEL 0x00000000
  231. #define ST0_UX 0x00000020
  232. #define ST0_SX 0x00000040
  233. #define ST0_KX 0x00000080
  234. #define ST0_DE 0x00010000
  235. #define ST0_CE 0x00020000
  236. /*
  237. * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
  238. * cacheops in userspace. This bit exists only on RM7000 and RM9000
  239. * processors.
  240. */
  241. #define ST0_CO 0x08000000
  242. /*
  243. * Bitfields in the R[23]000 cp0 status register.
  244. */
  245. #define ST0_IEC 0x00000001
  246. #define ST0_KUC 0x00000002
  247. #define ST0_IEP 0x00000004
  248. #define ST0_KUP 0x00000008
  249. #define ST0_IEO 0x00000010
  250. #define ST0_KUO 0x00000020
  251. /* bits 6 & 7 are reserved on R[23]000 */
  252. #define ST0_ISC 0x00010000
  253. #define ST0_SWC 0x00020000
  254. #define ST0_CM 0x00080000
  255. /*
  256. * Bits specific to the R4640/R4650
  257. */
  258. #define ST0_UM (_ULCAST_(1) << 4)
  259. #define ST0_IL (_ULCAST_(1) << 23)
  260. #define ST0_DL (_ULCAST_(1) << 24)
  261. /*
  262. * Enable the MIPS MDMX and DSP ASEs
  263. */
  264. #define ST0_MX 0x01000000
  265. /*
  266. * Bitfields in the TX39 family CP0 Configuration Register 3
  267. */
  268. #define TX39_CONF_ICS_SHIFT 19
  269. #define TX39_CONF_ICS_MASK 0x00380000
  270. #define TX39_CONF_ICS_1KB 0x00000000
  271. #define TX39_CONF_ICS_2KB 0x00080000
  272. #define TX39_CONF_ICS_4KB 0x00100000
  273. #define TX39_CONF_ICS_8KB 0x00180000
  274. #define TX39_CONF_ICS_16KB 0x00200000
  275. #define TX39_CONF_DCS_SHIFT 16
  276. #define TX39_CONF_DCS_MASK 0x00070000
  277. #define TX39_CONF_DCS_1KB 0x00000000
  278. #define TX39_CONF_DCS_2KB 0x00010000
  279. #define TX39_CONF_DCS_4KB 0x00020000
  280. #define TX39_CONF_DCS_8KB 0x00030000
  281. #define TX39_CONF_DCS_16KB 0x00040000
  282. #define TX39_CONF_CWFON 0x00004000
  283. #define TX39_CONF_WBON 0x00002000
  284. #define TX39_CONF_RF_SHIFT 10
  285. #define TX39_CONF_RF_MASK 0x00000c00
  286. #define TX39_CONF_DOZE 0x00000200
  287. #define TX39_CONF_HALT 0x00000100
  288. #define TX39_CONF_LOCK 0x00000080
  289. #define TX39_CONF_ICE 0x00000020
  290. #define TX39_CONF_DCE 0x00000010
  291. #define TX39_CONF_IRSIZE_SHIFT 2
  292. #define TX39_CONF_IRSIZE_MASK 0x0000000c
  293. #define TX39_CONF_DRSIZE_SHIFT 0
  294. #define TX39_CONF_DRSIZE_MASK 0x00000003
  295. /*
  296. * Status register bits available in all MIPS CPUs.
  297. */
  298. #define ST0_IM 0x0000ff00
  299. #define STATUSB_IP0 8
  300. #define STATUSF_IP0 (_ULCAST_(1) << 8)
  301. #define STATUSB_IP1 9
  302. #define STATUSF_IP1 (_ULCAST_(1) << 9)
  303. #define STATUSB_IP2 10
  304. #define STATUSF_IP2 (_ULCAST_(1) << 10)
  305. #define STATUSB_IP3 11
  306. #define STATUSF_IP3 (_ULCAST_(1) << 11)
  307. #define STATUSB_IP4 12
  308. #define STATUSF_IP4 (_ULCAST_(1) << 12)
  309. #define STATUSB_IP5 13
  310. #define STATUSF_IP5 (_ULCAST_(1) << 13)
  311. #define STATUSB_IP6 14
  312. #define STATUSF_IP6 (_ULCAST_(1) << 14)
  313. #define STATUSB_IP7 15
  314. #define STATUSF_IP7 (_ULCAST_(1) << 15)
  315. #define STATUSB_IP8 0
  316. #define STATUSF_IP8 (_ULCAST_(1) << 0)
  317. #define STATUSB_IP9 1
  318. #define STATUSF_IP9 (_ULCAST_(1) << 1)
  319. #define STATUSB_IP10 2
  320. #define STATUSF_IP10 (_ULCAST_(1) << 2)
  321. #define STATUSB_IP11 3
  322. #define STATUSF_IP11 (_ULCAST_(1) << 3)
  323. #define STATUSB_IP12 4
  324. #define STATUSF_IP12 (_ULCAST_(1) << 4)
  325. #define STATUSB_IP13 5
  326. #define STATUSF_IP13 (_ULCAST_(1) << 5)
  327. #define STATUSB_IP14 6
  328. #define STATUSF_IP14 (_ULCAST_(1) << 6)
  329. #define STATUSB_IP15 7
  330. #define STATUSF_IP15 (_ULCAST_(1) << 7)
  331. #define ST0_CH 0x00040000
  332. #define ST0_SR 0x00100000
  333. #define ST0_TS 0x00200000
  334. #define ST0_BEV 0x00400000
  335. #define ST0_RE 0x02000000
  336. #define ST0_FR 0x04000000
  337. #define ST0_CU 0xf0000000
  338. #define ST0_CU0 0x10000000
  339. #define ST0_CU1 0x20000000
  340. #define ST0_CU2 0x40000000
  341. #define ST0_CU3 0x80000000
  342. #define ST0_XX 0x80000000 /* MIPS IV naming */
  343. /*
  344. * Bitfields and bit numbers in the coprocessor 0 cause register.
  345. *
  346. * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
  347. */
  348. #define CAUSEB_EXCCODE 2
  349. #define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
  350. #define CAUSEB_IP 8
  351. #define CAUSEF_IP (_ULCAST_(255) << 8)
  352. #define CAUSEB_IP0 8
  353. #define CAUSEF_IP0 (_ULCAST_(1) << 8)
  354. #define CAUSEB_IP1 9
  355. #define CAUSEF_IP1 (_ULCAST_(1) << 9)
  356. #define CAUSEB_IP2 10
  357. #define CAUSEF_IP2 (_ULCAST_(1) << 10)
  358. #define CAUSEB_IP3 11
  359. #define CAUSEF_IP3 (_ULCAST_(1) << 11)
  360. #define CAUSEB_IP4 12
  361. #define CAUSEF_IP4 (_ULCAST_(1) << 12)
  362. #define CAUSEB_IP5 13
  363. #define CAUSEF_IP5 (_ULCAST_(1) << 13)
  364. #define CAUSEB_IP6 14
  365. #define CAUSEF_IP6 (_ULCAST_(1) << 14)
  366. #define CAUSEB_IP7 15
  367. #define CAUSEF_IP7 (_ULCAST_(1) << 15)
  368. #define CAUSEB_IV 23
  369. #define CAUSEF_IV (_ULCAST_(1) << 23)
  370. #define CAUSEB_CE 28
  371. #define CAUSEF_CE (_ULCAST_(3) << 28)
  372. #define CAUSEB_BD 31
  373. #define CAUSEF_BD (_ULCAST_(1) << 31)
  374. /*
  375. * Bits in the coprocessor 0 config register.
  376. */
  377. /* Generic bits. */
  378. #define CONF_CM_CACHABLE_NO_WA 0
  379. #define CONF_CM_CACHABLE_WA 1
  380. #define CONF_CM_UNCACHED 2
  381. #define CONF_CM_CACHABLE_NONCOHERENT 3
  382. #define CONF_CM_CACHABLE_CE 4
  383. #define CONF_CM_CACHABLE_COW 5
  384. #define CONF_CM_CACHABLE_CUW 6
  385. #define CONF_CM_CACHABLE_ACCELERATED 7
  386. #define CONF_CM_CMASK 7
  387. #define CONF_BE (_ULCAST_(1) << 15)
  388. /* Bits common to various processors. */
  389. #define CONF_CU (_ULCAST_(1) << 3)
  390. #define CONF_DB (_ULCAST_(1) << 4)
  391. #define CONF_IB (_ULCAST_(1) << 5)
  392. #define CONF_DC (_ULCAST_(7) << 6)
  393. #define CONF_IC (_ULCAST_(7) << 9)
  394. #define CONF_EB (_ULCAST_(1) << 13)
  395. #define CONF_EM (_ULCAST_(1) << 14)
  396. #define CONF_SM (_ULCAST_(1) << 16)
  397. #define CONF_SC (_ULCAST_(1) << 17)
  398. #define CONF_EW (_ULCAST_(3) << 18)
  399. #define CONF_EP (_ULCAST_(15)<< 24)
  400. #define CONF_EC (_ULCAST_(7) << 28)
  401. #define CONF_CM (_ULCAST_(1) << 31)
  402. /* Bits specific to the R4xx0. */
  403. #define R4K_CONF_SW (_ULCAST_(1) << 20)
  404. #define R4K_CONF_SS (_ULCAST_(1) << 21)
  405. #define R4K_CONF_SB (_ULCAST_(3) << 22)
  406. /* Bits specific to the R5000. */
  407. #define R5K_CONF_SE (_ULCAST_(1) << 12)
  408. #define R5K_CONF_SS (_ULCAST_(3) << 20)
  409. /* Bits specific to the RM7000. */
  410. #define RM7K_CONF_SE (_ULCAST_(1) << 3)
  411. #define RM7K_CONF_TE (_ULCAST_(1) << 12)
  412. #define RM7K_CONF_CLK (_ULCAST_(1) << 16)
  413. #define RM7K_CONF_TC (_ULCAST_(1) << 17)
  414. #define RM7K_CONF_SI (_ULCAST_(3) << 20)
  415. #define RM7K_CONF_SC (_ULCAST_(1) << 31)
  416. /* Bits specific to the R10000. */
  417. #define R10K_CONF_DN (_ULCAST_(3) << 3)
  418. #define R10K_CONF_CT (_ULCAST_(1) << 5)
  419. #define R10K_CONF_PE (_ULCAST_(1) << 6)
  420. #define R10K_CONF_PM (_ULCAST_(3) << 7)
  421. #define R10K_CONF_EC (_ULCAST_(15)<< 9)
  422. #define R10K_CONF_SB (_ULCAST_(1) << 13)
  423. #define R10K_CONF_SK (_ULCAST_(1) << 14)
  424. #define R10K_CONF_SS (_ULCAST_(7) << 16)
  425. #define R10K_CONF_SC (_ULCAST_(7) << 19)
  426. #define R10K_CONF_DC (_ULCAST_(7) << 26)
  427. #define R10K_CONF_IC (_ULCAST_(7) << 29)
  428. /* Bits specific to the VR41xx. */
  429. #define VR41_CONF_CS (_ULCAST_(1) << 12)
  430. #define VR41_CONF_P4K (_ULCAST_(1) << 13)
  431. #define VR41_CONF_BP (_ULCAST_(1) << 16)
  432. #define VR41_CONF_M16 (_ULCAST_(1) << 20)
  433. #define VR41_CONF_AD (_ULCAST_(1) << 23)
  434. /* Bits specific to the R30xx. */
  435. #define R30XX_CONF_FDM (_ULCAST_(1) << 19)
  436. #define R30XX_CONF_REV (_ULCAST_(1) << 22)
  437. #define R30XX_CONF_AC (_ULCAST_(1) << 23)
  438. #define R30XX_CONF_RF (_ULCAST_(1) << 24)
  439. #define R30XX_CONF_HALT (_ULCAST_(1) << 25)
  440. #define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
  441. #define R30XX_CONF_DBR (_ULCAST_(1) << 29)
  442. #define R30XX_CONF_SB (_ULCAST_(1) << 30)
  443. #define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
  444. /* Bits specific to the TX49. */
  445. #define TX49_CONF_DC (_ULCAST_(1) << 16)
  446. #define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
  447. #define TX49_CONF_HALT (_ULCAST_(1) << 18)
  448. #define TX49_CONF_CWFON (_ULCAST_(1) << 27)
  449. /* Bits specific to the MIPS32/64 PRA. */
  450. #define MIPS_CONF_MT (_ULCAST_(7) << 7)
  451. #define MIPS_CONF_AR (_ULCAST_(7) << 10)
  452. #define MIPS_CONF_AT (_ULCAST_(3) << 13)
  453. #define MIPS_CONF_M (_ULCAST_(1) << 31)
  454. /*
  455. * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
  456. */
  457. #define MIPS_CONF1_FP (_ULCAST_(1) << 0)
  458. #define MIPS_CONF1_EP (_ULCAST_(1) << 1)
  459. #define MIPS_CONF1_CA (_ULCAST_(1) << 2)
  460. #define MIPS_CONF1_WR (_ULCAST_(1) << 3)
  461. #define MIPS_CONF1_PC (_ULCAST_(1) << 4)
  462. #define MIPS_CONF1_MD (_ULCAST_(1) << 5)
  463. #define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
  464. #define MIPS_CONF1_DA (_ULCAST_(7) << 7)
  465. #define MIPS_CONF1_DL (_ULCAST_(7) << 10)
  466. #define MIPS_CONF1_DS (_ULCAST_(7) << 13)
  467. #define MIPS_CONF1_IA (_ULCAST_(7) << 16)
  468. #define MIPS_CONF1_IL (_ULCAST_(7) << 19)
  469. #define MIPS_CONF1_IS (_ULCAST_(7) << 22)
  470. #define MIPS_CONF1_TLBS (_ULCAST_(63)<< 25)
  471. #define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
  472. #define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
  473. #define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
  474. #define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
  475. #define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
  476. #define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
  477. #define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
  478. #define MIPS_CONF2_TU (_ULCAST_(7) << 28)
  479. #define MIPS_CONF3_TL (_ULCAST_(1) << 0)
  480. #define MIPS_CONF3_SM (_ULCAST_(1) << 1)
  481. #define MIPS_CONF3_MT (_ULCAST_(1) << 2)
  482. #define MIPS_CONF3_SP (_ULCAST_(1) << 4)
  483. #define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
  484. #define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
  485. #define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
  486. #define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
  487. #define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
  488. #define MIPS_CONF7_WII (_ULCAST_(1) << 31)
  489. #define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
  490. /*
  491. * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
  492. */
  493. #define MIPS_FPIR_S (_ULCAST_(1) << 16)
  494. #define MIPS_FPIR_D (_ULCAST_(1) << 17)
  495. #define MIPS_FPIR_PS (_ULCAST_(1) << 18)
  496. #define MIPS_FPIR_3D (_ULCAST_(1) << 19)
  497. #define MIPS_FPIR_W (_ULCAST_(1) << 20)
  498. #define MIPS_FPIR_L (_ULCAST_(1) << 21)
  499. #define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
  500. #ifndef __ASSEMBLY__
  501. /*
  502. * Functions to access the R10000 performance counters. These are basically
  503. * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
  504. * performance counter number encoded into bits 1 ... 5 of the instruction.
  505. * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
  506. * disassembler these will look like an access to sel 0 or 1.
  507. */
  508. #define read_r10k_perf_cntr(counter) \
  509. ({ \
  510. unsigned int __res; \
  511. __asm__ __volatile__( \
  512. "mfpc\t%0, %1" \
  513. : "=r" (__res) \
  514. : "i" (counter)); \
  515. \
  516. __res; \
  517. })
  518. #define write_r10k_perf_cntr(counter,val) \
  519. do { \
  520. __asm__ __volatile__( \
  521. "mtpc\t%0, %1" \
  522. : \
  523. : "r" (val), "i" (counter)); \
  524. } while (0)
  525. #define read_r10k_perf_event(counter) \
  526. ({ \
  527. unsigned int __res; \
  528. __asm__ __volatile__( \
  529. "mfps\t%0, %1" \
  530. : "=r" (__res) \
  531. : "i" (counter)); \
  532. \
  533. __res; \
  534. })
  535. #define write_r10k_perf_cntl(counter,val) \
  536. do { \
  537. __asm__ __volatile__( \
  538. "mtps\t%0, %1" \
  539. : \
  540. : "r" (val), "i" (counter)); \
  541. } while (0)
  542. /*
  543. * Macros to access the system control coprocessor
  544. */
  545. #define __read_32bit_c0_register(source, sel) \
  546. ({ int __res; \
  547. if (sel == 0) \
  548. __asm__ __volatile__( \
  549. "mfc0\t%0, " #source "\n\t" \
  550. : "=r" (__res)); \
  551. else \
  552. __asm__ __volatile__( \
  553. ".set\tmips32\n\t" \
  554. "mfc0\t%0, " #source ", " #sel "\n\t" \
  555. ".set\tmips0\n\t" \
  556. : "=r" (__res)); \
  557. __res; \
  558. })
  559. #define __read_64bit_c0_register(source, sel) \
  560. ({ unsigned long long __res; \
  561. if (sizeof(unsigned long) == 4) \
  562. __res = __read_64bit_c0_split(source, sel); \
  563. else if (sel == 0) \
  564. __asm__ __volatile__( \
  565. ".set\tmips3\n\t" \
  566. "dmfc0\t%0, " #source "\n\t" \
  567. ".set\tmips0" \
  568. : "=r" (__res)); \
  569. else \
  570. __asm__ __volatile__( \
  571. ".set\tmips64\n\t" \
  572. "dmfc0\t%0, " #source ", " #sel "\n\t" \
  573. ".set\tmips0" \
  574. : "=r" (__res)); \
  575. __res; \
  576. })
  577. #define __write_32bit_c0_register(register, sel, value) \
  578. do { \
  579. if (sel == 0) \
  580. __asm__ __volatile__( \
  581. "mtc0\t%z0, " #register "\n\t" \
  582. : : "Jr" ((unsigned int)(value))); \
  583. else \
  584. __asm__ __volatile__( \
  585. ".set\tmips32\n\t" \
  586. "mtc0\t%z0, " #register ", " #sel "\n\t" \
  587. ".set\tmips0" \
  588. : : "Jr" ((unsigned int)(value))); \
  589. } while (0)
  590. #define __write_64bit_c0_register(register, sel, value) \
  591. do { \
  592. if (sizeof(unsigned long) == 4) \
  593. __write_64bit_c0_split(register, sel, value); \
  594. else if (sel == 0) \
  595. __asm__ __volatile__( \
  596. ".set\tmips3\n\t" \
  597. "dmtc0\t%z0, " #register "\n\t" \
  598. ".set\tmips0" \
  599. : : "Jr" (value)); \
  600. else \
  601. __asm__ __volatile__( \
  602. ".set\tmips64\n\t" \
  603. "dmtc0\t%z0, " #register ", " #sel "\n\t" \
  604. ".set\tmips0" \
  605. : : "Jr" (value)); \
  606. } while (0)
  607. #define __read_ulong_c0_register(reg, sel) \
  608. ((sizeof(unsigned long) == 4) ? \
  609. (unsigned long) __read_32bit_c0_register(reg, sel) : \
  610. (unsigned long) __read_64bit_c0_register(reg, sel))
  611. #define __write_ulong_c0_register(reg, sel, val) \
  612. do { \
  613. if (sizeof(unsigned long) == 4) \
  614. __write_32bit_c0_register(reg, sel, val); \
  615. else \
  616. __write_64bit_c0_register(reg, sel, val); \
  617. } while (0)
  618. /*
  619. * On RM7000/RM9000 these are uses to access cop0 set 1 registers
  620. */
  621. #define __read_32bit_c0_ctrl_register(source) \
  622. ({ int __res; \
  623. __asm__ __volatile__( \
  624. "cfc0\t%0, " #source "\n\t" \
  625. : "=r" (__res)); \
  626. __res; \
  627. })
  628. #define __write_32bit_c0_ctrl_register(register, value) \
  629. do { \
  630. __asm__ __volatile__( \
  631. "ctc0\t%z0, " #register "\n\t" \
  632. : : "Jr" ((unsigned int)(value))); \
  633. } while (0)
  634. /*
  635. * These versions are only needed for systems with more than 38 bits of
  636. * physical address space running the 32-bit kernel. That's none atm :-)
  637. */
  638. #define __read_64bit_c0_split(source, sel) \
  639. ({ \
  640. unsigned long long __val; \
  641. unsigned long __flags; \
  642. \
  643. local_irq_save(__flags); \
  644. if (sel == 0) \
  645. __asm__ __volatile__( \
  646. ".set\tmips64\n\t" \
  647. "dmfc0\t%M0, " #source "\n\t" \
  648. "dsll\t%L0, %M0, 32\n\t" \
  649. "dsrl\t%M0, %M0, 32\n\t" \
  650. "dsrl\t%L0, %L0, 32\n\t" \
  651. ".set\tmips0" \
  652. : "=r" (__val)); \
  653. else \
  654. __asm__ __volatile__( \
  655. ".set\tmips64\n\t" \
  656. "dmfc0\t%M0, " #source ", " #sel "\n\t" \
  657. "dsll\t%L0, %M0, 32\n\t" \
  658. "dsrl\t%M0, %M0, 32\n\t" \
  659. "dsrl\t%L0, %L0, 32\n\t" \
  660. ".set\tmips0" \
  661. : "=r" (__val)); \
  662. local_irq_restore(__flags); \
  663. \
  664. __val; \
  665. })
  666. #define __write_64bit_c0_split(source, sel, val) \
  667. do { \
  668. unsigned long __flags; \
  669. \
  670. local_irq_save(__flags); \
  671. if (sel == 0) \
  672. __asm__ __volatile__( \
  673. ".set\tmips64\n\t" \
  674. "dsll\t%L0, %L0, 32\n\t" \
  675. "dsrl\t%L0, %L0, 32\n\t" \
  676. "dsll\t%M0, %M0, 32\n\t" \
  677. "or\t%L0, %L0, %M0\n\t" \
  678. "dmtc0\t%L0, " #source "\n\t" \
  679. ".set\tmips0" \
  680. : : "r" (val)); \
  681. else \
  682. __asm__ __volatile__( \
  683. ".set\tmips64\n\t" \
  684. "dsll\t%L0, %L0, 32\n\t" \
  685. "dsrl\t%L0, %L0, 32\n\t" \
  686. "dsll\t%M0, %M0, 32\n\t" \
  687. "or\t%L0, %L0, %M0\n\t" \
  688. "dmtc0\t%L0, " #source ", " #sel "\n\t" \
  689. ".set\tmips0" \
  690. : : "r" (val)); \
  691. local_irq_restore(__flags); \
  692. } while (0)
  693. #define read_c0_index() __read_32bit_c0_register($0, 0)
  694. #define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
  695. #define read_c0_random() __read_32bit_c0_register($1, 0)
  696. #define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
  697. #define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
  698. #define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
  699. #define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
  700. #define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
  701. #define read_c0_conf() __read_32bit_c0_register($3, 0)
  702. #define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
  703. #define read_c0_context() __read_ulong_c0_register($4, 0)
  704. #define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
  705. #define read_c0_userlocal() __read_ulong_c0_register($4, 2)
  706. #define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
  707. #define read_c0_pagemask() __read_32bit_c0_register($5, 0)
  708. #define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
  709. #define read_c0_wired() __read_32bit_c0_register($6, 0)
  710. #define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
  711. #define read_c0_info() __read_32bit_c0_register($7, 0)
  712. #define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
  713. #define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
  714. #define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
  715. #define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
  716. #define read_c0_count() __read_32bit_c0_register($9, 0)
  717. #define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
  718. #define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
  719. #define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
  720. #define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
  721. #define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
  722. #define read_c0_entryhi() __read_ulong_c0_register($10, 0)
  723. #define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
  724. #define read_c0_compare() __read_32bit_c0_register($11, 0)
  725. #define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
  726. #define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
  727. #define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
  728. #define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
  729. #define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
  730. #define read_c0_status() __read_32bit_c0_register($12, 0)
  731. #ifdef CONFIG_MIPS_MT_SMTC
  732. #define write_c0_status(val) \
  733. do { \
  734. __write_32bit_c0_register($12, 0, val); \
  735. __ehb(); \
  736. } while (0)
  737. #else
  738. /*
  739. * Legacy non-SMTC code, which may be hazardous
  740. * but which might not support EHB
  741. */
  742. #define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
  743. #endif /* CONFIG_MIPS_MT_SMTC */
  744. #define read_c0_cause() __read_32bit_c0_register($13, 0)
  745. #define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
  746. #define read_c0_epc() __read_ulong_c0_register($14, 0)
  747. #define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
  748. #define read_c0_prid() __read_32bit_c0_register($15, 0)
  749. #define read_c0_config() __read_32bit_c0_register($16, 0)
  750. #define read_c0_config1() __read_32bit_c0_register($16, 1)
  751. #define read_c0_config2() __read_32bit_c0_register($16, 2)
  752. #define read_c0_config3() __read_32bit_c0_register($16, 3)
  753. #define read_c0_config4() __read_32bit_c0_register($16, 4)
  754. #define read_c0_config5() __read_32bit_c0_register($16, 5)
  755. #define read_c0_config6() __read_32bit_c0_register($16, 6)
  756. #define read_c0_config7() __read_32bit_c0_register($16, 7)
  757. #define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
  758. #define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
  759. #define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
  760. #define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
  761. #define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
  762. #define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
  763. #define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
  764. #define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
  765. /*
  766. * The WatchLo register. There may be upto 8 of them.
  767. */
  768. #define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
  769. #define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
  770. #define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
  771. #define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
  772. #define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
  773. #define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
  774. #define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
  775. #define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
  776. #define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
  777. #define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
  778. #define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
  779. #define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
  780. #define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
  781. #define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
  782. #define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
  783. #define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
  784. /*
  785. * The WatchHi register. There may be upto 8 of them.
  786. */
  787. #define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
  788. #define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
  789. #define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
  790. #define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
  791. #define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
  792. #define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
  793. #define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
  794. #define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
  795. #define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
  796. #define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
  797. #define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
  798. #define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
  799. #define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
  800. #define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
  801. #define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
  802. #define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
  803. #define read_c0_xcontext() __read_ulong_c0_register($20, 0)
  804. #define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
  805. #define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
  806. #define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
  807. #define read_c0_framemask() __read_32bit_c0_register($21, 0)
  808. #define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
  809. /* RM9000 PerfControl performance counter control register */
  810. #define read_c0_perfcontrol() __read_32bit_c0_register($22, 0)
  811. #define write_c0_perfcontrol(val) __write_32bit_c0_register($22, 0, val)
  812. #define read_c0_diag() __read_32bit_c0_register($22, 0)
  813. #define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
  814. #define read_c0_diag1() __read_32bit_c0_register($22, 1)
  815. #define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
  816. #define read_c0_diag2() __read_32bit_c0_register($22, 2)
  817. #define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
  818. #define read_c0_diag3() __read_32bit_c0_register($22, 3)
  819. #define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
  820. #define read_c0_diag4() __read_32bit_c0_register($22, 4)
  821. #define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
  822. #define read_c0_diag5() __read_32bit_c0_register($22, 5)
  823. #define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
  824. #define read_c0_debug() __read_32bit_c0_register($23, 0)
  825. #define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
  826. #define read_c0_depc() __read_ulong_c0_register($24, 0)
  827. #define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
  828. /*
  829. * MIPS32 / MIPS64 performance counters
  830. */
  831. #define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
  832. #define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
  833. #define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
  834. #define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
  835. #define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
  836. #define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
  837. #define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
  838. #define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
  839. #define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
  840. #define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
  841. #define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
  842. #define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
  843. #define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
  844. #define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
  845. #define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
  846. #define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
  847. /* RM9000 PerfCount performance counter register */
  848. #define read_c0_perfcount() __read_64bit_c0_register($25, 0)
  849. #define write_c0_perfcount(val) __write_64bit_c0_register($25, 0, val)
  850. #define read_c0_ecc() __read_32bit_c0_register($26, 0)
  851. #define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
  852. #define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
  853. #define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
  854. #define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
  855. #define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
  856. #define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
  857. #define read_c0_taglo() __read_32bit_c0_register($28, 0)
  858. #define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
  859. #define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
  860. #define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
  861. #define read_c0_taghi() __read_32bit_c0_register($29, 0)
  862. #define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
  863. #define read_c0_errorepc() __read_ulong_c0_register($30, 0)
  864. #define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
  865. /* MIPSR2 */
  866. #define read_c0_hwrena() __read_32bit_c0_register($7, 0)
  867. #define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
  868. #define read_c0_intctl() __read_32bit_c0_register($12, 1)
  869. #define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
  870. #define read_c0_srsctl() __read_32bit_c0_register($12, 2)
  871. #define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
  872. #define read_c0_srsmap() __read_32bit_c0_register($12, 3)
  873. #define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
  874. #define read_c0_ebase() __read_32bit_c0_register($15, 1)
  875. #define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
  876. /* Cavium OCTEON (cnMIPS) */
  877. #define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
  878. #define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
  879. #define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
  880. #define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
  881. #define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
  882. #define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
  883. /*
  884. * The cacheerr registers are not standardized. On OCTEON, they are
  885. * 64 bits wide.
  886. */
  887. #define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
  888. #define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
  889. #define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
  890. #define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
  891. /*
  892. * Macros to access the floating point coprocessor control registers
  893. */
  894. #define read_32bit_cp1_register(source) \
  895. ({ int __res; \
  896. __asm__ __volatile__( \
  897. ".set\tpush\n\t" \
  898. ".set\treorder\n\t" \
  899. /* gas fails to assemble cfc1 for some archs (octeon).*/ \
  900. ".set\tmips1\n\t" \
  901. "cfc1\t%0,"STR(source)"\n\t" \
  902. ".set\tpop" \
  903. : "=r" (__res)); \
  904. __res;})
  905. #define rddsp(mask) \
  906. ({ \
  907. unsigned int __res; \
  908. \
  909. __asm__ __volatile__( \
  910. " .set push \n" \
  911. " .set noat \n" \
  912. " # rddsp $1, %x1 \n" \
  913. " .word 0x7c000cb8 | (%x1 << 16) \n" \
  914. " move %0, $1 \n" \
  915. " .set pop \n" \
  916. : "=r" (__res) \
  917. : "i" (mask)); \
  918. __res; \
  919. })
  920. #define wrdsp(val, mask) \
  921. do { \
  922. __asm__ __volatile__( \
  923. " .set push \n" \
  924. " .set noat \n" \
  925. " move $1, %0 \n" \
  926. " # wrdsp $1, %x1 \n" \
  927. " .word 0x7c2004f8 | (%x1 << 11) \n" \
  928. " .set pop \n" \
  929. : \
  930. : "r" (val), "i" (mask)); \
  931. } while (0)
  932. #if 0 /* Need DSP ASE capable assembler ... */
  933. #define mflo0() ({ long mflo0; __asm__("mflo %0, $ac0" : "=r" (mflo0)); mflo0;})
  934. #define mflo1() ({ long mflo1; __asm__("mflo %0, $ac1" : "=r" (mflo1)); mflo1;})
  935. #define mflo2() ({ long mflo2; __asm__("mflo %0, $ac2" : "=r" (mflo2)); mflo2;})
  936. #define mflo3() ({ long mflo3; __asm__("mflo %0, $ac3" : "=r" (mflo3)); mflo3;})
  937. #define mfhi0() ({ long mfhi0; __asm__("mfhi %0, $ac0" : "=r" (mfhi0)); mfhi0;})
  938. #define mfhi1() ({ long mfhi1; __asm__("mfhi %0, $ac1" : "=r" (mfhi1)); mfhi1;})
  939. #define mfhi2() ({ long mfhi2; __asm__("mfhi %0, $ac2" : "=r" (mfhi2)); mfhi2;})
  940. #define mfhi3() ({ long mfhi3; __asm__("mfhi %0, $ac3" : "=r" (mfhi3)); mfhi3;})
  941. #define mtlo0(x) __asm__("mtlo %0, $ac0" ::"r" (x))
  942. #define mtlo1(x) __asm__("mtlo %0, $ac1" ::"r" (x))
  943. #define mtlo2(x) __asm__("mtlo %0, $ac2" ::"r" (x))
  944. #define mtlo3(x) __asm__("mtlo %0, $ac3" ::"r" (x))
  945. #define mthi0(x) __asm__("mthi %0, $ac0" ::"r" (x))
  946. #define mthi1(x) __asm__("mthi %0, $ac1" ::"r" (x))
  947. #define mthi2(x) __asm__("mthi %0, $ac2" ::"r" (x))
  948. #define mthi3(x) __asm__("mthi %0, $ac3" ::"r" (x))
  949. #else
  950. #define mfhi0() \
  951. ({ \
  952. unsigned long __treg; \
  953. \
  954. __asm__ __volatile__( \
  955. " .set push \n" \
  956. " .set noat \n" \
  957. " # mfhi %0, $ac0 \n" \
  958. " .word 0x00000810 \n" \
  959. " move %0, $1 \n" \
  960. " .set pop \n" \
  961. : "=r" (__treg)); \
  962. __treg; \
  963. })
  964. #define mfhi1() \
  965. ({ \
  966. unsigned long __treg; \
  967. \
  968. __asm__ __volatile__( \
  969. " .set push \n" \
  970. " .set noat \n" \
  971. " # mfhi %0, $ac1 \n" \
  972. " .word 0x00200810 \n" \
  973. " move %0, $1 \n" \
  974. " .set pop \n" \
  975. : "=r" (__treg)); \
  976. __treg; \
  977. })
  978. #define mfhi2() \
  979. ({ \
  980. unsigned long __treg; \
  981. \
  982. __asm__ __volatile__( \
  983. " .set push \n" \
  984. " .set noat \n" \
  985. " # mfhi %0, $ac2 \n" \
  986. " .word 0x00400810 \n" \
  987. " move %0, $1 \n" \
  988. " .set pop \n" \
  989. : "=r" (__treg)); \
  990. __treg; \
  991. })
  992. #define mfhi3() \
  993. ({ \
  994. unsigned long __treg; \
  995. \
  996. __asm__ __volatile__( \
  997. " .set push \n" \
  998. " .set noat \n" \
  999. " # mfhi %0, $ac3 \n" \
  1000. " .word 0x00600810 \n" \
  1001. " move %0, $1 \n" \
  1002. " .set pop \n" \
  1003. : "=r" (__treg)); \
  1004. __treg; \
  1005. })
  1006. #define mflo0() \
  1007. ({ \
  1008. unsigned long __treg; \
  1009. \
  1010. __asm__ __volatile__( \
  1011. " .set push \n" \
  1012. " .set noat \n" \
  1013. " # mflo %0, $ac0 \n" \
  1014. " .word 0x00000812 \n" \
  1015. " move %0, $1 \n" \
  1016. " .set pop \n" \
  1017. : "=r" (__treg)); \
  1018. __treg; \
  1019. })
  1020. #define mflo1() \
  1021. ({ \
  1022. unsigned long __treg; \
  1023. \
  1024. __asm__ __volatile__( \
  1025. " .set push \n" \
  1026. " .set noat \n" \
  1027. " # mflo %0, $ac1 \n" \
  1028. " .word 0x00200812 \n" \
  1029. " move %0, $1 \n" \
  1030. " .set pop \n" \
  1031. : "=r" (__treg)); \
  1032. __treg; \
  1033. })
  1034. #define mflo2() \
  1035. ({ \
  1036. unsigned long __treg; \
  1037. \
  1038. __asm__ __volatile__( \
  1039. " .set push \n" \
  1040. " .set noat \n" \
  1041. " # mflo %0, $ac2 \n" \
  1042. " .word 0x00400812 \n" \
  1043. " move %0, $1 \n" \
  1044. " .set pop \n" \
  1045. : "=r" (__treg)); \
  1046. __treg; \
  1047. })
  1048. #define mflo3() \
  1049. ({ \
  1050. unsigned long __treg; \
  1051. \
  1052. __asm__ __volatile__( \
  1053. " .set push \n" \
  1054. " .set noat \n" \
  1055. " # mflo %0, $ac3 \n" \
  1056. " .word 0x00600812 \n" \
  1057. " move %0, $1 \n" \
  1058. " .set pop \n" \
  1059. : "=r" (__treg)); \
  1060. __treg; \
  1061. })
  1062. #define mthi0(x) \
  1063. do { \
  1064. __asm__ __volatile__( \
  1065. " .set push \n" \
  1066. " .set noat \n" \
  1067. " move $1, %0 \n" \
  1068. " # mthi $1, $ac0 \n" \
  1069. " .word 0x00200011 \n" \
  1070. " .set pop \n" \
  1071. : \
  1072. : "r" (x)); \
  1073. } while (0)
  1074. #define mthi1(x) \
  1075. do { \
  1076. __asm__ __volatile__( \
  1077. " .set push \n" \
  1078. " .set noat \n" \
  1079. " move $1, %0 \n" \
  1080. " # mthi $1, $ac1 \n" \
  1081. " .word 0x00200811 \n" \
  1082. " .set pop \n" \
  1083. : \
  1084. : "r" (x)); \
  1085. } while (0)
  1086. #define mthi2(x) \
  1087. do { \
  1088. __asm__ __volatile__( \
  1089. " .set push \n" \
  1090. " .set noat \n" \
  1091. " move $1, %0 \n" \
  1092. " # mthi $1, $ac2 \n" \
  1093. " .word 0x00201011 \n" \
  1094. " .set pop \n" \
  1095. : \
  1096. : "r" (x)); \
  1097. } while (0)
  1098. #define mthi3(x) \
  1099. do { \
  1100. __asm__ __volatile__( \
  1101. " .set push \n" \
  1102. " .set noat \n" \
  1103. " move $1, %0 \n" \
  1104. " # mthi $1, $ac3 \n" \
  1105. " .word 0x00201811 \n" \
  1106. " .set pop \n" \
  1107. : \
  1108. : "r" (x)); \
  1109. } while (0)
  1110. #define mtlo0(x) \
  1111. do { \
  1112. __asm__ __volatile__( \
  1113. " .set push \n" \
  1114. " .set noat \n" \
  1115. " move $1, %0 \n" \
  1116. " # mtlo $1, $ac0 \n" \
  1117. " .word 0x00200013 \n" \
  1118. " .set pop \n" \
  1119. : \
  1120. : "r" (x)); \
  1121. } while (0)
  1122. #define mtlo1(x) \
  1123. do { \
  1124. __asm__ __volatile__( \
  1125. " .set push \n" \
  1126. " .set noat \n" \
  1127. " move $1, %0 \n" \
  1128. " # mtlo $1, $ac1 \n" \
  1129. " .word 0x00200813 \n" \
  1130. " .set pop \n" \
  1131. : \
  1132. : "r" (x)); \
  1133. } while (0)
  1134. #define mtlo2(x) \
  1135. do { \
  1136. __asm__ __volatile__( \
  1137. " .set push \n" \
  1138. " .set noat \n" \
  1139. " move $1, %0 \n" \
  1140. " # mtlo $1, $ac2 \n" \
  1141. " .word 0x00201013 \n" \
  1142. " .set pop \n" \
  1143. : \
  1144. : "r" (x)); \
  1145. } while (0)
  1146. #define mtlo3(x) \
  1147. do { \
  1148. __asm__ __volatile__( \
  1149. " .set push \n" \
  1150. " .set noat \n" \
  1151. " move $1, %0 \n" \
  1152. " # mtlo $1, $ac3 \n" \
  1153. " .word 0x00201813 \n" \
  1154. " .set pop \n" \
  1155. : \
  1156. : "r" (x)); \
  1157. } while (0)
  1158. #endif
  1159. /*
  1160. * TLB operations.
  1161. *
  1162. * It is responsibility of the caller to take care of any TLB hazards.
  1163. */
  1164. static inline void tlb_probe(void)
  1165. {
  1166. __asm__ __volatile__(
  1167. ".set noreorder\n\t"
  1168. "tlbp\n\t"
  1169. ".set reorder");
  1170. }
  1171. static inline void tlb_read(void)
  1172. {
  1173. #if MIPS34K_MISSED_ITLB_WAR
  1174. int res = 0;
  1175. __asm__ __volatile__(
  1176. " .set push \n"
  1177. " .set noreorder \n"
  1178. " .set noat \n"
  1179. " .set mips32r2 \n"
  1180. " .word 0x41610001 # dvpe $1 \n"
  1181. " move %0, $1 \n"
  1182. " ehb \n"
  1183. " .set pop \n"
  1184. : "=r" (res));
  1185. instruction_hazard();
  1186. #endif
  1187. __asm__ __volatile__(
  1188. ".set noreorder\n\t"
  1189. "tlbr\n\t"
  1190. ".set reorder");
  1191. #if MIPS34K_MISSED_ITLB_WAR
  1192. if ((res & _ULCAST_(1)))
  1193. __asm__ __volatile__(
  1194. " .set push \n"
  1195. " .set noreorder \n"
  1196. " .set noat \n"
  1197. " .set mips32r2 \n"
  1198. " .word 0x41600021 # evpe \n"
  1199. " ehb \n"
  1200. " .set pop \n");
  1201. #endif
  1202. }
  1203. static inline void tlb_write_indexed(void)
  1204. {
  1205. __asm__ __volatile__(
  1206. ".set noreorder\n\t"
  1207. "tlbwi\n\t"
  1208. ".set reorder");
  1209. }
  1210. static inline void tlb_write_random(void)
  1211. {
  1212. __asm__ __volatile__(
  1213. ".set noreorder\n\t"
  1214. "tlbwr\n\t"
  1215. ".set reorder");
  1216. }
  1217. /*
  1218. * Manipulate bits in a c0 register.
  1219. */
  1220. #ifndef CONFIG_MIPS_MT_SMTC
  1221. /*
  1222. * SMTC Linux requires shutting-down microthread scheduling
  1223. * during CP0 register read-modify-write sequences.
  1224. */
  1225. #define __BUILD_SET_C0(name) \
  1226. static inline unsigned int \
  1227. set_c0_##name(unsigned int set) \
  1228. { \
  1229. unsigned int res, new; \
  1230. \
  1231. res = read_c0_##name(); \
  1232. new = res | set; \
  1233. write_c0_##name(new); \
  1234. \
  1235. return res; \
  1236. } \
  1237. \
  1238. static inline unsigned int \
  1239. clear_c0_##name(unsigned int clear) \
  1240. { \
  1241. unsigned int res, new; \
  1242. \
  1243. res = read_c0_##name(); \
  1244. new = res & ~clear; \
  1245. write_c0_##name(new); \
  1246. \
  1247. return res; \
  1248. } \
  1249. \
  1250. static inline unsigned int \
  1251. change_c0_##name(unsigned int change, unsigned int val) \
  1252. { \
  1253. unsigned int res, new; \
  1254. \
  1255. res = read_c0_##name(); \
  1256. new = res & ~change; \
  1257. new |= (val & change); \
  1258. write_c0_##name(new); \
  1259. \
  1260. return res; \
  1261. }
  1262. #else /* SMTC versions that manage MT scheduling */
  1263. #include <linux/irqflags.h>
  1264. /*
  1265. * This is a duplicate of dmt() in mipsmtregs.h to avoid problems with
  1266. * header file recursion.
  1267. */
  1268. static inline unsigned int __dmt(void)
  1269. {
  1270. int res;
  1271. __asm__ __volatile__(
  1272. " .set push \n"
  1273. " .set mips32r2 \n"
  1274. " .set noat \n"
  1275. " .word 0x41610BC1 # dmt $1 \n"
  1276. " ehb \n"
  1277. " move %0, $1 \n"
  1278. " .set pop \n"
  1279. : "=r" (res));
  1280. instruction_hazard();
  1281. return res;
  1282. }
  1283. #define __VPECONTROL_TE_SHIFT 15
  1284. #define __VPECONTROL_TE (1UL << __VPECONTROL_TE_SHIFT)
  1285. #define __EMT_ENABLE __VPECONTROL_TE
  1286. static inline void __emt(unsigned int previous)
  1287. {
  1288. if ((previous & __EMT_ENABLE))
  1289. __asm__ __volatile__(
  1290. " .set mips32r2 \n"
  1291. " .word 0x41600be1 # emt \n"
  1292. " ehb \n"
  1293. " .set mips0 \n");
  1294. }
  1295. static inline void __ehb(void)
  1296. {
  1297. __asm__ __volatile__(
  1298. " .set mips32r2 \n"
  1299. " ehb \n" " .set mips0 \n");
  1300. }
  1301. /*
  1302. * Note that local_irq_save/restore affect TC-specific IXMT state,
  1303. * not Status.IE as in non-SMTC kernel.
  1304. */
  1305. #define __BUILD_SET_C0(name) \
  1306. static inline unsigned int \
  1307. set_c0_##name(unsigned int set) \
  1308. { \
  1309. unsigned int res; \
  1310. unsigned int omt; \
  1311. unsigned long flags; \
  1312. \
  1313. local_irq_save(flags); \
  1314. omt = __dmt(); \
  1315. res = read_c0_##name(); \
  1316. res |= set; \
  1317. write_c0_##name(res); \
  1318. __emt(omt); \
  1319. local_irq_restore(flags); \
  1320. \
  1321. return res; \
  1322. } \
  1323. \
  1324. static inline unsigned int \
  1325. clear_c0_##name(unsigned int clear) \
  1326. { \
  1327. unsigned int res; \
  1328. unsigned int omt; \
  1329. unsigned long flags; \
  1330. \
  1331. local_irq_save(flags); \
  1332. omt = __dmt(); \
  1333. res = read_c0_##name(); \
  1334. res &= ~clear; \
  1335. write_c0_##name(res); \
  1336. __emt(omt); \
  1337. local_irq_restore(flags); \
  1338. \
  1339. return res; \
  1340. } \
  1341. \
  1342. static inline unsigned int \
  1343. change_c0_##name(unsigned int change, unsigned int new) \
  1344. { \
  1345. unsigned int res; \
  1346. unsigned int omt; \
  1347. unsigned long flags; \
  1348. \
  1349. local_irq_save(flags); \
  1350. \
  1351. omt = __dmt(); \
  1352. res = read_c0_##name(); \
  1353. res &= ~change; \
  1354. res |= (new & change); \
  1355. write_c0_##name(res); \
  1356. __emt(omt); \
  1357. local_irq_restore(flags); \
  1358. \
  1359. return res; \
  1360. }
  1361. #endif
  1362. __BUILD_SET_C0(status)
  1363. __BUILD_SET_C0(cause)
  1364. __BUILD_SET_C0(config)
  1365. __BUILD_SET_C0(intcontrol)
  1366. __BUILD_SET_C0(intctl)
  1367. __BUILD_SET_C0(srsmap)
  1368. #endif /* !__ASSEMBLY__ */
  1369. #endif /* _ASM_MIPSREGS_H */