gpio.h 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990
  1. /*
  2. * Copyright 2002 Integrated Device Technology, Inc.
  3. * All rights reserved.
  4. *
  5. * GPIO register definition.
  6. *
  7. * Author : ryan.holmQVist@idt.com
  8. * Date : 20011005
  9. * Copyright (C) 2001, 2002 Ryan Holm <ryan.holmQVist@idt.com>
  10. * Copyright (C) 2008 Florian Fainelli <florian@openwrt.org>
  11. */
  12. #ifndef _RC32434_GPIO_H_
  13. #define _RC32434_GPIO_H_
  14. #include <linux/types.h>
  15. #include <asm-generic/gpio.h>
  16. #define NR_BUILTIN_GPIO 32
  17. #define gpio_get_value __gpio_get_value
  18. #define gpio_set_value __gpio_set_value
  19. #define gpio_cansleep __gpio_cansleep
  20. #define gpio_to_irq(gpio) (8 + 4 * 32 + gpio)
  21. #define irq_to_gpio(irq) (irq - (8 + 4 * 32))
  22. struct rb532_gpio_reg {
  23. u32 gpiofunc; /* GPIO Function Register
  24. * gpiofunc[x]==0 bit = gpio
  25. * func[x]==1 bit = altfunc
  26. */
  27. u32 gpiocfg; /* GPIO Configuration Register
  28. * gpiocfg[x]==0 bit = input
  29. * gpiocfg[x]==1 bit = output
  30. */
  31. u32 gpiod; /* GPIO Data Register
  32. * gpiod[x] read/write gpio pinX status
  33. */
  34. u32 gpioilevel; /* GPIO Interrupt Status Register
  35. * interrupt level (see gpioistat)
  36. */
  37. u32 gpioistat; /* Gpio Interrupt Status Register
  38. * istat[x] = (gpiod[x] == level[x])
  39. * cleared in ISR (STICKY bits)
  40. */
  41. u32 gpionmien; /* GPIO Non-maskable Interrupt Enable Register */
  42. };
  43. /* UART GPIO signals */
  44. #define RC32434_UART0_SOUT (1 << 0)
  45. #define RC32434_UART0_SIN (1 << 1)
  46. #define RC32434_UART0_RTS (1 << 2)
  47. #define RC32434_UART0_CTS (1 << 3)
  48. /* M & P bus GPIO signals */
  49. #define RC32434_MP_BIT_22 (1 << 4)
  50. #define RC32434_MP_BIT_23 (1 << 5)
  51. #define RC32434_MP_BIT_24 (1 << 6)
  52. #define RC32434_MP_BIT_25 (1 << 7)
  53. /* CPU GPIO signals */
  54. #define RC32434_CPU_GPIO (1 << 8)
  55. /* Reserved GPIO signals */
  56. #define RC32434_AF_SPARE_6 (1 << 9)
  57. #define RC32434_AF_SPARE_4 (1 << 10)
  58. #define RC32434_AF_SPARE_3 (1 << 11)
  59. #define RC32434_AF_SPARE_2 (1 << 12)
  60. /* PCI messaging unit */
  61. #define RC32434_PCI_MSU_GPIO (1 << 13)
  62. /* NAND GPIO signals */
  63. #define GPIO_RDY 8
  64. #define GPIO_WPX 9
  65. #define GPIO_ALE 10
  66. #define GPIO_CLE 11
  67. /* Compact Flash GPIO pin */
  68. #define CF_GPIO_NUM 13
  69. /* S1 button GPIO (shared with UART0_SIN) */
  70. #define GPIO_BTN_S1 1
  71. extern void rb532_gpio_set_ilevel(int bit, unsigned gpio);
  72. extern void rb532_gpio_set_istat(int bit, unsigned gpio);
  73. extern void rb532_gpio_set_func(unsigned gpio);
  74. #endif /* _RC32434_GPIO_H_ */