dma.h 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /*
  2. * Copyright 2002 Integrated Device Technology, Inc.
  3. * All rights reserved.
  4. *
  5. * DMA register definition.
  6. *
  7. * Author : ryan.holmQVist@idt.com
  8. * Date : 20011005
  9. */
  10. #ifndef __ASM_RC32434_DMA_H
  11. #define __ASM_RC32434_DMA_H
  12. #include <asm/mach-rc32434/rb.h>
  13. #define DMA0_BASE_ADDR 0x18040000
  14. /*
  15. * DMA descriptor (in physical memory).
  16. */
  17. struct dma_desc {
  18. u32 control; /* Control. use DMAD_* */
  19. u32 ca; /* Current Address. */
  20. u32 devcs; /* Device control and status. */
  21. u32 link; /* Next descriptor in chain. */
  22. };
  23. #define DMA_DESC_SIZ sizeof(struct dma_desc)
  24. #define DMA_DESC_COUNT_BIT 0
  25. #define DMA_DESC_COUNT_MSK 0x0003ffff
  26. #define DMA_DESC_DS_BIT 20
  27. #define DMA_DESC_DS_MSK 0x00300000
  28. #define DMA_DESC_DEV_CMD_BIT 22
  29. #define DMA_DESC_DEV_CMD_MSK 0x01c00000
  30. /* DMA command sizes */
  31. #define DMA_DESC_DEV_CMD_BYTE 0
  32. #define DMA_DESC_DEV_CMD_HLF_WD 1
  33. #define DMA_DESC_DEV_CMD_WORD 2
  34. #define DMA_DESC_DEV_CMD_2WORDS 3
  35. #define DMA_DESC_DEV_CMD_4WORDS 4
  36. #define DMA_DESC_DEV_CMD_6WORDS 5
  37. #define DMA_DESC_DEV_CMD_8WORDS 6
  38. #define DMA_DESC_DEV_CMD_16WORDS 7
  39. /* DMA descriptors interrupts */
  40. #define DMA_DESC_COF (1 << 25) /* Chain on finished */
  41. #define DMA_DESC_COD (1 << 26) /* Chain on done */
  42. #define DMA_DESC_IOF (1 << 27) /* Interrupt on finished */
  43. #define DMA_DESC_IOD (1 << 28) /* Interrupt on done */
  44. #define DMA_DESC_TERM (1 << 29) /* Terminated */
  45. #define DMA_DESC_DONE (1 << 30) /* Done */
  46. #define DMA_DESC_FINI (1 << 31) /* Finished */
  47. /*
  48. * DMA register (within Internal Register Map).
  49. */
  50. struct dma_reg {
  51. u32 dmac; /* Control. */
  52. u32 dmas; /* Status. */
  53. u32 dmasm; /* Mask. */
  54. u32 dmadptr; /* Descriptor pointer. */
  55. u32 dmandptr; /* Next descriptor pointer. */
  56. };
  57. /* DMA channels specific registers */
  58. #define DMA_CHAN_RUN_BIT (1 << 0)
  59. #define DMA_CHAN_DONE_BIT (1 << 1)
  60. #define DMA_CHAN_MODE_BIT (1 << 2)
  61. #define DMA_CHAN_MODE_MSK 0x0000000c
  62. #define DMA_CHAN_MODE_AUTO 0
  63. #define DMA_CHAN_MODE_BURST 1
  64. #define DMA_CHAN_MODE_XFRT 2
  65. #define DMA_CHAN_MODE_RSVD 3
  66. #define DMA_CHAN_ACT_BIT (1 << 4)
  67. /* DMA status registers */
  68. #define DMA_STAT_FINI (1 << 0)
  69. #define DMA_STAT_DONE (1 << 1)
  70. #define DMA_STAT_CHAIN (1 << 2)
  71. #define DMA_STAT_ERR (1 << 3)
  72. #define DMA_STAT_HALT (1 << 4)
  73. /*
  74. * DMA channel definitions
  75. */
  76. #define DMA_CHAN_ETH_RCV 0
  77. #define DMA_CHAN_ETH_XMT 1
  78. #define DMA_CHAN_MEM_TO_FIFO 2
  79. #define DMA_CHAN_FIFO_TO_MEM 3
  80. #define DMA_CHAN_PCI_TO_MEM 4
  81. #define DMA_CHAN_MEM_TO_PCI 5
  82. #define DMA_CHAN_COUNT 6
  83. struct dma_channel {
  84. struct dma_reg ch[DMA_CHAN_COUNT];
  85. };
  86. #endif /* __ASM_RC32434_DMA_H */