pb1550.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177
  1. /*
  2. * AMD Alchemy Semi PB1550 Referrence Board
  3. * Board Registers defines.
  4. *
  5. * Copyright 2004 Embedded Edge LLC.
  6. * Copyright 2005 Ralf Baechle (ralf@linux-mips.org)
  7. *
  8. * ########################################################################
  9. *
  10. * This program is free software; you can distribute it and/or modify it
  11. * under the terms of the GNU General Public License (Version 2) as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  17. * for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along
  20. * with this program; if not, write to the Free Software Foundation, Inc.,
  21. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  22. *
  23. * ########################################################################
  24. *
  25. *
  26. */
  27. #ifndef __ASM_PB1550_H
  28. #define __ASM_PB1550_H
  29. #include <linux/types.h>
  30. #include <asm/mach-au1x00/au1xxx_psc.h>
  31. #define DBDMA_AC97_TX_CHAN DSCR_CMD0_PSC1_TX
  32. #define DBDMA_AC97_RX_CHAN DSCR_CMD0_PSC1_RX
  33. #define DBDMA_I2S_TX_CHAN DSCR_CMD0_PSC3_TX
  34. #define DBDMA_I2S_RX_CHAN DSCR_CMD0_PSC3_RX
  35. #define SPI_PSC_BASE PSC0_BASE_ADDR
  36. #define AC97_PSC_BASE PSC1_BASE_ADDR
  37. #define SMBUS_PSC_BASE PSC2_BASE_ADDR
  38. #define I2S_PSC_BASE PSC3_BASE_ADDR
  39. #define BCSR_PHYS_ADDR 0xAF000000
  40. typedef volatile struct
  41. {
  42. /*00*/ u16 whoami;
  43. u16 reserved0;
  44. /*04*/ u16 status;
  45. u16 reserved1;
  46. /*08*/ u16 switches;
  47. u16 reserved2;
  48. /*0C*/ u16 resets;
  49. u16 reserved3;
  50. /*10*/ u16 pcmcia;
  51. u16 reserved4;
  52. /*14*/ u16 pci;
  53. u16 reserved5;
  54. /*18*/ u16 leds;
  55. u16 reserved6;
  56. /*1C*/ u16 system;
  57. u16 reserved7;
  58. } BCSR;
  59. static BCSR * const bcsr = (BCSR *)BCSR_PHYS_ADDR;
  60. /*
  61. * Register bit definitions for the BCSRs
  62. */
  63. #define BCSR_WHOAMI_DCID 0x000F
  64. #define BCSR_WHOAMI_CPLD 0x00F0
  65. #define BCSR_WHOAMI_BOARD 0x0F00
  66. #define BCSR_STATUS_PCMCIA0VS 0x0003
  67. #define BCSR_STATUS_PCMCIA1VS 0x000C
  68. #define BCSR_STATUS_PCMCIA0FI 0x0010
  69. #define BCSR_STATUS_PCMCIA1FI 0x0020
  70. #define BCSR_STATUS_SWAPBOOT 0x0040
  71. #define BCSR_STATUS_SRAMWIDTH 0x0080
  72. #define BCSR_STATUS_FLASHBUSY 0x0100
  73. #define BCSR_STATUS_ROMBUSY 0x0200
  74. #define BCSR_STATUS_USBOTGID 0x0800
  75. #define BCSR_STATUS_U0RXD 0x1000
  76. #define BCSR_STATUS_U1RXD 0x2000
  77. #define BCSR_STATUS_U3RXD 0x8000
  78. #define BCSR_SWITCHES_OCTAL 0x00FF
  79. #define BCSR_SWITCHES_DIP_1 0x0080
  80. #define BCSR_SWITCHES_DIP_2 0x0040
  81. #define BCSR_SWITCHES_DIP_3 0x0020
  82. #define BCSR_SWITCHES_DIP_4 0x0010
  83. #define BCSR_SWITCHES_DIP_5 0x0008
  84. #define BCSR_SWITCHES_DIP_6 0x0004
  85. #define BCSR_SWITCHES_DIP_7 0x0002
  86. #define BCSR_SWITCHES_DIP_8 0x0001
  87. #define BCSR_SWITCHES_ROTARY 0x0F00
  88. #define BCSR_RESETS_PHY0 0x0001
  89. #define BCSR_RESETS_PHY1 0x0002
  90. #define BCSR_RESETS_DC 0x0004
  91. #define BCSR_RESETS_WSC 0x2000
  92. #define BCSR_RESETS_SPISEL 0x4000
  93. #define BCSR_RESETS_DMAREQ 0x8000
  94. #define BCSR_PCMCIA_PC0VPP 0x0003
  95. #define BCSR_PCMCIA_PC0VCC 0x000C
  96. #define BCSR_PCMCIA_PC0DRVEN 0x0010
  97. #define BCSR_PCMCIA_PC0RST 0x0080
  98. #define BCSR_PCMCIA_PC1VPP 0x0300
  99. #define BCSR_PCMCIA_PC1VCC 0x0C00
  100. #define BCSR_PCMCIA_PC1DRVEN 0x1000
  101. #define BCSR_PCMCIA_PC1RST 0x8000
  102. #define BCSR_PCI_M66EN 0x0001
  103. #define BCSR_PCI_M33 0x0100
  104. #define BCSR_PCI_EXTERNARB 0x0200
  105. #define BCSR_PCI_GPIO200RST 0x0400
  106. #define BCSR_PCI_CLKOUT 0x0800
  107. #define BCSR_PCI_CFGHOST 0x1000
  108. #define BCSR_LEDS_DECIMALS 0x00FF
  109. #define BCSR_LEDS_LED0 0x0100
  110. #define BCSR_LEDS_LED1 0x0200
  111. #define BCSR_LEDS_LED2 0x0400
  112. #define BCSR_LEDS_LED3 0x0800
  113. #define BCSR_SYSTEM_VDDI 0x001F
  114. #define BCSR_SYSTEM_POWEROFF 0x4000
  115. #define BCSR_SYSTEM_RESET 0x8000
  116. #define PCMCIA_MAX_SOCK 1
  117. #define PCMCIA_NUM_SOCKS (PCMCIA_MAX_SOCK + 1)
  118. /* VPP/VCC */
  119. #define SET_VCC_VPP(VCC, VPP, SLOT) \
  120. ((((VCC) << 2) | ((VPP) << 0)) << ((SLOT) * 8))
  121. #if defined(CONFIG_MTD_PB1550_BOOT) && defined(CONFIG_MTD_PB1550_USER)
  122. #define PB1550_BOTH_BANKS
  123. #elif defined(CONFIG_MTD_PB1550_BOOT) && !defined(CONFIG_MTD_PB1550_USER)
  124. #define PB1550_BOOT_ONLY
  125. #elif !defined(CONFIG_MTD_PB1550_BOOT) && defined(CONFIG_MTD_PB1550_USER)
  126. #define PB1550_USER_ONLY
  127. #endif
  128. /*
  129. * Timing values as described in databook, * ns value stripped of
  130. * lower 2 bits.
  131. * These defines are here rather than an SOC1550 generic file because
  132. * the parts chosen on another board may be different and may require
  133. * different timings.
  134. */
  135. #define NAND_T_H (18 >> 2)
  136. #define NAND_T_PUL (30 >> 2)
  137. #define NAND_T_SU (30 >> 2)
  138. #define NAND_T_WH (30 >> 2)
  139. /* Bitfield shift amounts */
  140. #define NAND_T_H_SHIFT 0
  141. #define NAND_T_PUL_SHIFT 4
  142. #define NAND_T_SU_SHIFT 8
  143. #define NAND_T_WH_SHIFT 12
  144. #define NAND_TIMING (((NAND_T_H & 0xF) << NAND_T_H_SHIFT) | \
  145. ((NAND_T_PUL & 0xF) << NAND_T_PUL_SHIFT) | \
  146. ((NAND_T_SU & 0xF) << NAND_T_SU_SHIFT) | \
  147. ((NAND_T_WH & 0xF) << NAND_T_WH_SHIFT))
  148. #define NAND_CS 1
  149. /* Should be done by YAMON */
  150. #define NAND_STCFG 0x00400005 /* 8-bit NAND */
  151. #define NAND_STTIME 0x00007774 /* valid for 396 MHz SD=2 only */
  152. #define NAND_STADDR 0x12000FFF /* physical address 0x20000000 */
  153. #endif /* __ASM_PB1550_H */