pci.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104
  1. /*
  2. * BRIEF MODULE DESCRIPTION
  3. * Alchemy/AMD Au1x00 PCI support.
  4. *
  5. * Copyright 2001-2003, 2007-2008 MontaVista Software Inc.
  6. * Author: MontaVista Software, Inc. <source@mvista.com>
  7. *
  8. * Copyright (C) 2004 by Ralf Baechle (ralf@linux-mips.org)
  9. *
  10. * Support for all devices (greater than 16) added by David Gathright.
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  18. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  20. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  21. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  22. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  23. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  24. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  25. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  26. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  27. *
  28. * You should have received a copy of the GNU General Public License along
  29. * with this program; if not, write to the Free Software Foundation, Inc.,
  30. * 675 Mass Ave, Cambridge, MA 02139, USA.
  31. */
  32. #include <linux/pci.h>
  33. #include <linux/kernel.h>
  34. #include <linux/init.h>
  35. #include <asm/mach-au1x00/au1000.h>
  36. /* TBD */
  37. static struct resource pci_io_resource = {
  38. .start = PCI_IO_START,
  39. .end = PCI_IO_END,
  40. .name = "PCI IO space",
  41. .flags = IORESOURCE_IO
  42. };
  43. static struct resource pci_mem_resource = {
  44. .start = PCI_MEM_START,
  45. .end = PCI_MEM_END,
  46. .name = "PCI memory space",
  47. .flags = IORESOURCE_MEM
  48. };
  49. extern struct pci_ops au1x_pci_ops;
  50. static struct pci_controller au1x_controller = {
  51. .pci_ops = &au1x_pci_ops,
  52. .io_resource = &pci_io_resource,
  53. .mem_resource = &pci_mem_resource,
  54. };
  55. #if defined(CONFIG_SOC_AU1500) || defined(CONFIG_SOC_AU1550)
  56. static unsigned long virt_io_addr;
  57. #endif
  58. static int __init au1x_pci_setup(void)
  59. {
  60. extern void au1x_pci_cfg_init(void);
  61. #if defined(CONFIG_SOC_AU1500) || defined(CONFIG_SOC_AU1550)
  62. virt_io_addr = (unsigned long)ioremap(Au1500_PCI_IO_START,
  63. Au1500_PCI_IO_END - Au1500_PCI_IO_START + 1);
  64. if (!virt_io_addr) {
  65. printk(KERN_ERR "Unable to ioremap pci space\n");
  66. return 1;
  67. }
  68. au1x_controller.io_map_base = virt_io_addr;
  69. #ifdef CONFIG_DMA_NONCOHERENT
  70. {
  71. /*
  72. * Set the NC bit in controller for Au1500 pre-AC silicon
  73. */
  74. u32 prid = read_c0_prid();
  75. if ((prid & 0xFF000000) == 0x01000000 && prid < 0x01030202) {
  76. au_writel((1 << 16) | au_readl(Au1500_PCI_CFG),
  77. Au1500_PCI_CFG);
  78. printk(KERN_INFO "Non-coherent PCI accesses enabled\n");
  79. }
  80. }
  81. #endif
  82. set_io_port_base(virt_io_addr);
  83. #endif
  84. au1x_pci_cfg_init();
  85. register_pci_controller(&au1x_controller);
  86. return 0;
  87. }
  88. arch_initcall(au1x_pci_setup);