q40_master.h 2.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869
  1. /*
  2. * Q40 master Chip Control
  3. * RTC stuff merged for compactnes..
  4. */
  5. #ifndef _Q40_MASTER_H
  6. #define _Q40_MASTER_H
  7. #include <asm/raw_io.h>
  8. #define q40_master_addr 0xff000000
  9. #define IIRQ_REG 0x0 /* internal IRQ reg */
  10. #define EIRQ_REG 0x4 /* external ... */
  11. #define KEYCODE_REG 0x1c /* value of received scancode */
  12. #define DISPLAY_CONTROL_REG 0x18
  13. #define FRAME_CLEAR_REG 0x24
  14. #define LED_REG 0x30
  15. #define Q40_LED_ON() master_outb(1,LED_REG)
  16. #define Q40_LED_OFF() master_outb(0,LED_REG)
  17. #define INTERRUPT_REG IIRQ_REG /* "native" ints */
  18. #define KEY_IRQ_ENABLE_REG 0x08 /**/
  19. #define KEYBOARD_UNLOCK_REG 0x20 /* clear kb int */
  20. #define SAMPLE_ENABLE_REG 0x14 /* generate SAMPLE ints */
  21. #define SAMPLE_RATE_REG 0x2c
  22. #define SAMPLE_CLEAR_REG 0x28
  23. #define SAMPLE_LOW 0x00
  24. #define SAMPLE_HIGH 0x01
  25. #define FRAME_RATE_REG 0x38 /* generate FRAME ints at 200 HZ rate */
  26. #if 0
  27. #define SER_ENABLE_REG 0x0c /* allow serial ints to be generated */
  28. #endif
  29. #define EXT_ENABLE_REG 0x10 /* ... rest of the ISA ints ... */
  30. #define master_inb(_reg_) in_8((unsigned char *)q40_master_addr+_reg_)
  31. #define master_outb(_b_,_reg_) out_8((unsigned char *)q40_master_addr+_reg_,_b_)
  32. /* RTC defines */
  33. #define Q40_RTC_BASE (0xff021ffc)
  34. #define Q40_RTC_YEAR (*(volatile unsigned char *)(Q40_RTC_BASE+0))
  35. #define Q40_RTC_MNTH (*(volatile unsigned char *)(Q40_RTC_BASE-4))
  36. #define Q40_RTC_DATE (*(volatile unsigned char *)(Q40_RTC_BASE-8))
  37. #define Q40_RTC_DOW (*(volatile unsigned char *)(Q40_RTC_BASE-12))
  38. #define Q40_RTC_HOUR (*(volatile unsigned char *)(Q40_RTC_BASE-16))
  39. #define Q40_RTC_MINS (*(volatile unsigned char *)(Q40_RTC_BASE-20))
  40. #define Q40_RTC_SECS (*(volatile unsigned char *)(Q40_RTC_BASE-24))
  41. #define Q40_RTC_CTRL (*(volatile unsigned char *)(Q40_RTC_BASE-28))
  42. /* some control bits */
  43. #define Q40_RTC_READ 64 /* prepare for reading */
  44. #define Q40_RTC_WRITE 128
  45. /* define some Q40 specific ints */
  46. #include "q40ints.h"
  47. /* misc defs */
  48. #define DAC_LEFT ((unsigned char *)0xff008000)
  49. #define DAC_RIGHT ((unsigned char *)0xff008004)
  50. #endif /* _Q40_MASTER_H */