m527xsim.h 2.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374
  1. /****************************************************************************/
  2. /*
  3. * m527xsim.h -- ColdFire 5270/5271 System Integration Module support.
  4. *
  5. * (C) Copyright 2004, Greg Ungerer (gerg@snapgear.com)
  6. */
  7. /****************************************************************************/
  8. #ifndef m527xsim_h
  9. #define m527xsim_h
  10. /****************************************************************************/
  11. /*
  12. * Define the 5270/5271 SIM register set addresses.
  13. */
  14. #define MCFICM_INTC0 0x0c00 /* Base for Interrupt Ctrl 0 */
  15. #define MCFICM_INTC1 0x0d00 /* Base for Interrupt Ctrl 1 */
  16. #define MCFINTC_IPRH 0x00 /* Interrupt pending 32-63 */
  17. #define MCFINTC_IPRL 0x04 /* Interrupt pending 1-31 */
  18. #define MCFINTC_IMRH 0x08 /* Interrupt mask 32-63 */
  19. #define MCFINTC_IMRL 0x0c /* Interrupt mask 1-31 */
  20. #define MCFINTC_INTFRCH 0x10 /* Interrupt force 32-63 */
  21. #define MCFINTC_INTFRCL 0x14 /* Interrupt force 1-31 */
  22. #define MCFINTC_IRLR 0x18 /* */
  23. #define MCFINTC_IACKL 0x19 /* */
  24. #define MCFINTC_ICR0 0x40 /* Base ICR register */
  25. #define MCFINT_VECBASE 64 /* Vector base number */
  26. #define MCFINT_UART0 13 /* Interrupt number for UART0 */
  27. #define MCFINT_UART1 14 /* Interrupt number for UART1 */
  28. #define MCFINT_UART2 15 /* Interrupt number for UART2 */
  29. #define MCFINT_PIT1 36 /* Interrupt number for PIT1 */
  30. /*
  31. * SDRAM configuration registers.
  32. */
  33. #ifdef CONFIG_M5271
  34. #define MCFSIM_DCR 0x40 /* SDRAM control */
  35. #define MCFSIM_DACR0 0x48 /* SDRAM base address 0 */
  36. #define MCFSIM_DMR0 0x4c /* SDRAM address mask 0 */
  37. #define MCFSIM_DACR1 0x50 /* SDRAM base address 1 */
  38. #define MCFSIM_DMR1 0x54 /* SDRAM address mask 1 */
  39. #endif
  40. #ifdef CONFIG_M5275
  41. #define MCFSIM_DMR 0x40 /* SDRAM mode */
  42. #define MCFSIM_DCR 0x44 /* SDRAM control */
  43. #define MCFSIM_DCFG1 0x48 /* SDRAM configuration 1 */
  44. #define MCFSIM_DCFG2 0x4c /* SDRAM configuration 2 */
  45. #define MCFSIM_DBAR0 0x50 /* SDRAM base address 0 */
  46. #define MCFSIM_DMR0 0x54 /* SDRAM address mask 0 */
  47. #define MCFSIM_DBAR1 0x58 /* SDRAM base address 1 */
  48. #define MCFSIM_DMR1 0x5c /* SDRAM address mask 1 */
  49. #endif
  50. /*
  51. * GPIO pins setups to enable the UARTs.
  52. */
  53. #ifdef CONFIG_M5271
  54. #define MCF_GPIO_PAR_UART 0x100048 /* PAR UART address */
  55. #define UART0_ENABLE_MASK 0x000f
  56. #define UART1_ENABLE_MASK 0x0ff0
  57. #define UART2_ENABLE_MASK 0x3000
  58. #endif
  59. #ifdef CONFIG_M5275
  60. #define MCF_GPIO_PAR_UART 0x10007c /* PAR UART address */
  61. #define UART0_ENABLE_MASK 0x000f
  62. #define UART1_ENABLE_MASK 0x00f0
  63. #define UART2_ENABLE_MASK 0x3f00
  64. #endif
  65. /****************************************************************************/
  66. #endif /* m527xsim_h */