atarihw.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807
  1. /*
  2. ** linux/atarihw.h -- This header defines some macros and pointers for
  3. ** the various Atari custom hardware registers.
  4. **
  5. ** Copyright 1994 by Björn Brauel
  6. **
  7. ** 5/1/94 Roman Hodek:
  8. ** Added definitions for TT specific chips.
  9. **
  10. ** 1996-09-13 lars brinkhoff <f93labr@dd.chalmers.se>:
  11. ** Finally added definitions for the matrix/codec and the DSP56001 host
  12. ** interface.
  13. **
  14. ** This file is subject to the terms and conditions of the GNU General Public
  15. ** License. See the file COPYING in the main directory of this archive
  16. ** for more details.
  17. **
  18. */
  19. #ifndef _LINUX_ATARIHW_H_
  20. #define _LINUX_ATARIHW_H_
  21. #include <linux/types.h>
  22. #include <asm/bootinfo.h>
  23. #include <asm/raw_io.h>
  24. extern u_long atari_mch_cookie;
  25. extern u_long atari_mch_type;
  26. extern u_long atari_switches;
  27. extern int atari_rtc_year_offset;
  28. extern int atari_dont_touch_floppy_select;
  29. /* convenience macros for testing machine type */
  30. #define MACH_IS_ST ((atari_mch_cookie >> 16) == ATARI_MCH_ST)
  31. #define MACH_IS_STE ((atari_mch_cookie >> 16) == ATARI_MCH_STE && \
  32. (atari_mch_cookie & 0xffff) == 0)
  33. #define MACH_IS_MSTE ((atari_mch_cookie >> 16) == ATARI_MCH_STE && \
  34. (atari_mch_cookie & 0xffff) == 0x10)
  35. #define MACH_IS_TT ((atari_mch_cookie >> 16) == ATARI_MCH_TT)
  36. #define MACH_IS_FALCON ((atari_mch_cookie >> 16) == ATARI_MCH_FALCON)
  37. #define MACH_IS_MEDUSA (atari_mch_type == ATARI_MACH_MEDUSA)
  38. #define MACH_IS_AB40 (atari_mch_type == ATARI_MACH_AB40)
  39. /* values for atari_switches */
  40. #define ATARI_SWITCH_IKBD 0x01
  41. #define ATARI_SWITCH_MIDI 0x02
  42. #define ATARI_SWITCH_SND6 0x04
  43. #define ATARI_SWITCH_SND7 0x08
  44. #define ATARI_SWITCH_OVSC_SHIFT 16
  45. #define ATARI_SWITCH_OVSC_IKBD (ATARI_SWITCH_IKBD << ATARI_SWITCH_OVSC_SHIFT)
  46. #define ATARI_SWITCH_OVSC_MIDI (ATARI_SWITCH_MIDI << ATARI_SWITCH_OVSC_SHIFT)
  47. #define ATARI_SWITCH_OVSC_SND6 (ATARI_SWITCH_SND6 << ATARI_SWITCH_OVSC_SHIFT)
  48. #define ATARI_SWITCH_OVSC_SND7 (ATARI_SWITCH_SND7 << ATARI_SWITCH_OVSC_SHIFT)
  49. #define ATARI_SWITCH_OVSC_MASK 0xffff0000
  50. /*
  51. * Define several Hardware-Chips for indication so that for the ATARI we do
  52. * no longer decide whether it is a Falcon or other machine . It's just
  53. * important what hardware the machine uses
  54. */
  55. /* ++roman 08/08/95: rewritten from ORing constants to a C bitfield */
  56. #define ATARIHW_DECLARE(name) unsigned name : 1
  57. #define ATARIHW_SET(name) (atari_hw_present.name = 1)
  58. #define ATARIHW_PRESENT(name) (atari_hw_present.name)
  59. struct atari_hw_present {
  60. /* video hardware */
  61. ATARIHW_DECLARE(STND_SHIFTER); /* ST-Shifter - no base low ! */
  62. ATARIHW_DECLARE(EXTD_SHIFTER); /* STe-Shifter - 24 bit address */
  63. ATARIHW_DECLARE(TT_SHIFTER); /* TT-Shifter */
  64. ATARIHW_DECLARE(VIDEL_SHIFTER); /* Falcon-Shifter */
  65. /* sound hardware */
  66. ATARIHW_DECLARE(YM_2149); /* Yamaha YM 2149 */
  67. ATARIHW_DECLARE(PCM_8BIT); /* PCM-Sound in STe-ATARI */
  68. ATARIHW_DECLARE(CODEC); /* CODEC Sound (Falcon) */
  69. /* disk storage interfaces */
  70. ATARIHW_DECLARE(TT_SCSI); /* Directly mapped NCR5380 */
  71. ATARIHW_DECLARE(ST_SCSI); /* NCR5380 via ST-DMA (Falcon) */
  72. ATARIHW_DECLARE(ACSI); /* Standard ACSI like in STs */
  73. ATARIHW_DECLARE(IDE); /* IDE Interface */
  74. ATARIHW_DECLARE(FDCSPEED); /* 8/16 MHz switch for FDC */
  75. /* other I/O hardware */
  76. ATARIHW_DECLARE(ST_MFP); /* The ST-MFP (there should be no Atari
  77. without it... but who knows?) */
  78. ATARIHW_DECLARE(TT_MFP); /* 2nd MFP */
  79. ATARIHW_DECLARE(SCC); /* Serial Communications Contr. */
  80. ATARIHW_DECLARE(ST_ESCC); /* SCC Z83230 in an ST */
  81. ATARIHW_DECLARE(ANALOG_JOY); /* Paddle Interface for STe
  82. and Falcon */
  83. ATARIHW_DECLARE(MICROWIRE); /* Microwire Interface */
  84. /* DMA */
  85. ATARIHW_DECLARE(STND_DMA); /* 24 Bit limited ST-DMA */
  86. ATARIHW_DECLARE(EXTD_DMA); /* 32 Bit ST-DMA */
  87. ATARIHW_DECLARE(SCSI_DMA); /* DMA for the NCR5380 */
  88. ATARIHW_DECLARE(SCC_DMA); /* DMA for the SCC */
  89. /* real time clocks */
  90. ATARIHW_DECLARE(TT_CLK); /* TT compatible clock chip */
  91. ATARIHW_DECLARE(MSTE_CLK); /* Mega ST(E) clock chip */
  92. /* supporting hardware */
  93. ATARIHW_DECLARE(SCU); /* System Control Unit */
  94. ATARIHW_DECLARE(BLITTER); /* Blitter */
  95. ATARIHW_DECLARE(VME); /* VME Bus */
  96. ATARIHW_DECLARE(DSP56K); /* DSP56k processor in Falcon */
  97. };
  98. extern struct atari_hw_present atari_hw_present;
  99. /* Reading the MFP port register gives a machine independent delay, since the
  100. * MFP always has a 8 MHz clock. This avoids problems with the varying length
  101. * of nops on various machines. Somebody claimed that the tstb takes 600 ns.
  102. */
  103. #define MFPDELAY() \
  104. __asm__ __volatile__ ( "tstb %0" : : "m" (st_mfp.par_dt_reg) : "cc" );
  105. /* Do cache push/invalidate for DMA read/write. This function obeys the
  106. * snooping on some machines (Medusa) and processors: The Medusa itself can
  107. * snoop, but only the '040 can source data from its cache to DMA writes i.e.,
  108. * reads from memory). Both '040 and '060 invalidate cache entries on snooped
  109. * DMA reads (i.e., writes to memory).
  110. */
  111. #define atari_readb raw_inb
  112. #define atari_writeb raw_outb
  113. #define atari_inb_p raw_inb
  114. #define atari_outb_p raw_outb
  115. #include <linux/mm.h>
  116. #include <asm/cacheflush.h>
  117. static inline void dma_cache_maintenance( unsigned long paddr,
  118. unsigned long len,
  119. int writeflag )
  120. {
  121. if (writeflag) {
  122. if (!MACH_IS_MEDUSA || CPU_IS_060)
  123. cache_push( paddr, len );
  124. }
  125. else {
  126. if (!MACH_IS_MEDUSA)
  127. cache_clear( paddr, len );
  128. }
  129. }
  130. /*
  131. ** Shifter
  132. */
  133. #define ST_LOW 0
  134. #define ST_MID 1
  135. #define ST_HIGH 2
  136. #define TT_LOW 7
  137. #define TT_MID 4
  138. #define TT_HIGH 6
  139. #define SHF_BAS (0xffff8200)
  140. struct SHIFTER
  141. {
  142. u_char pad1;
  143. u_char bas_hi;
  144. u_char pad2;
  145. u_char bas_md;
  146. u_char pad3;
  147. u_char volatile vcounthi;
  148. u_char pad4;
  149. u_char volatile vcountmid;
  150. u_char pad5;
  151. u_char volatile vcountlow;
  152. u_char volatile syncmode;
  153. u_char pad6;
  154. u_char pad7;
  155. u_char bas_lo;
  156. };
  157. # define shifter ((*(volatile struct SHIFTER *)SHF_BAS))
  158. #define SHF_FBAS (0xffff820e)
  159. struct SHIFTER_F030
  160. {
  161. u_short off_next;
  162. u_short scn_width;
  163. };
  164. # define shifter_f030 ((*(volatile struct SHIFTER_F030 *)SHF_FBAS))
  165. #define SHF_TBAS (0xffff8200)
  166. struct SHIFTER_TT {
  167. u_char char_dummy0;
  168. u_char bas_hi; /* video mem base addr, high and mid byte */
  169. u_char char_dummy1;
  170. u_char bas_md;
  171. u_char char_dummy2;
  172. u_char vcount_hi; /* pointer to currently displayed byte */
  173. u_char char_dummy3;
  174. u_char vcount_md;
  175. u_char char_dummy4;
  176. u_char vcount_lo;
  177. u_short st_sync; /* ST compatible sync mode register, unused */
  178. u_char char_dummy5;
  179. u_char bas_lo; /* video mem addr, low byte */
  180. u_char char_dummy6[2+3*16];
  181. /* $ffff8240: */
  182. u_short color_reg[16]; /* 16 color registers */
  183. u_char st_shiftmode; /* ST compatible shift mode register, unused */
  184. u_char char_dummy7;
  185. u_short tt_shiftmode; /* TT shift mode register */
  186. };
  187. #define shifter_tt ((*(volatile struct SHIFTER_TT *)SHF_TBAS))
  188. /* values for shifter_tt->tt_shiftmode */
  189. #define TT_SHIFTER_STLOW 0x0000
  190. #define TT_SHIFTER_STMID 0x0100
  191. #define TT_SHIFTER_STHIGH 0x0200
  192. #define TT_SHIFTER_TTLOW 0x0700
  193. #define TT_SHIFTER_TTMID 0x0400
  194. #define TT_SHIFTER_TTHIGH 0x0600
  195. #define TT_SHIFTER_MODEMASK 0x0700
  196. #define TT_SHIFTER_NUMMODE 0x0008
  197. #define TT_SHIFTER_PALETTE_MASK 0x000f
  198. #define TT_SHIFTER_GRAYMODE 0x1000
  199. /* 256 TT palette registers */
  200. #define TT_PALETTE_BASE (0xffff8400)
  201. #define tt_palette ((volatile u_short *)TT_PALETTE_BASE)
  202. #define TT_PALETTE_RED_MASK 0x0f00
  203. #define TT_PALETTE_GREEN_MASK 0x00f0
  204. #define TT_PALETTE_BLUE_MASK 0x000f
  205. /*
  206. ** Falcon030 VIDEL Video Controller
  207. ** for description see File 'linux\tools\atari\hardware.txt
  208. */
  209. #define f030_col ((u_long *) 0xffff9800)
  210. #define f030_xreg ((u_short*) 0xffff8282)
  211. #define f030_yreg ((u_short*) 0xffff82a2)
  212. #define f030_creg ((u_short*) 0xffff82c0)
  213. #define f030_sreg ((u_short*) 0xffff8260)
  214. #define f030_mreg ((u_short*) 0xffff820a)
  215. #define f030_linewidth ((u_short*) 0xffff820e)
  216. #define f030_hscroll ((u_char*) 0xffff8265)
  217. #define VIDEL_BAS (0xffff8260)
  218. struct VIDEL {
  219. u_short st_shift;
  220. u_short pad1;
  221. u_char xoffset_s;
  222. u_char xoffset;
  223. u_short f_shift;
  224. u_char pad2[0x1a];
  225. u_short hht;
  226. u_short hbb;
  227. u_short hbe;
  228. u_short hdb;
  229. u_short hde;
  230. u_short hss;
  231. u_char pad3[0x14];
  232. u_short vft;
  233. u_short vbb;
  234. u_short vbe;
  235. u_short vdb;
  236. u_short vde;
  237. u_short vss;
  238. u_char pad4[0x12];
  239. u_short control;
  240. u_short mode;
  241. };
  242. #define videl ((*(volatile struct VIDEL *)VIDEL_BAS))
  243. /*
  244. ** DMA/WD1772 Disk Controller
  245. */
  246. #define FWD_BAS (0xffff8604)
  247. struct DMA_WD
  248. {
  249. u_short fdc_acces_seccount;
  250. u_short dma_mode_status;
  251. u_char dma_vhi; /* Some extended ST-DMAs can handle 32 bit addresses */
  252. u_char dma_hi;
  253. u_char char_dummy2;
  254. u_char dma_md;
  255. u_char char_dummy3;
  256. u_char dma_lo;
  257. u_short fdc_speed;
  258. };
  259. # define dma_wd ((*(volatile struct DMA_WD *)FWD_BAS))
  260. /* alias */
  261. #define st_dma dma_wd
  262. /* The two highest bytes of an extended DMA as a short; this is a must
  263. * for the Medusa.
  264. */
  265. #define st_dma_ext_dmahi (*((volatile unsigned short *)0xffff8608))
  266. /*
  267. ** YM2149 Sound Chip
  268. ** access in bytes
  269. */
  270. #define YM_BAS (0xffff8800)
  271. struct SOUND_YM
  272. {
  273. u_char rd_data_reg_sel;
  274. u_char char_dummy1;
  275. u_char wd_data;
  276. };
  277. #define sound_ym ((*(volatile struct SOUND_YM *)YM_BAS))
  278. /* TT SCSI DMA */
  279. #define TT_SCSI_DMA_BAS (0xffff8700)
  280. struct TT_DMA {
  281. u_char char_dummy0;
  282. u_char dma_addr_hi;
  283. u_char char_dummy1;
  284. u_char dma_addr_hmd;
  285. u_char char_dummy2;
  286. u_char dma_addr_lmd;
  287. u_char char_dummy3;
  288. u_char dma_addr_lo;
  289. u_char char_dummy4;
  290. u_char dma_cnt_hi;
  291. u_char char_dummy5;
  292. u_char dma_cnt_hmd;
  293. u_char char_dummy6;
  294. u_char dma_cnt_lmd;
  295. u_char char_dummy7;
  296. u_char dma_cnt_lo;
  297. u_long dma_restdata;
  298. u_short dma_ctrl;
  299. };
  300. #define tt_scsi_dma ((*(volatile struct TT_DMA *)TT_SCSI_DMA_BAS))
  301. /* TT SCSI Controller 5380 */
  302. #define TT_5380_BAS (0xffff8781)
  303. struct TT_5380 {
  304. u_char scsi_data;
  305. u_char char_dummy1;
  306. u_char scsi_icr;
  307. u_char char_dummy2;
  308. u_char scsi_mode;
  309. u_char char_dummy3;
  310. u_char scsi_tcr;
  311. u_char char_dummy4;
  312. u_char scsi_idstat;
  313. u_char char_dummy5;
  314. u_char scsi_dmastat;
  315. u_char char_dummy6;
  316. u_char scsi_targrcv;
  317. u_char char_dummy7;
  318. u_char scsi_inircv;
  319. };
  320. #define tt_scsi ((*(volatile struct TT_5380 *)TT_5380_BAS))
  321. #define tt_scsi_regp ((volatile char *)TT_5380_BAS)
  322. /*
  323. ** Falcon DMA Sound Subsystem
  324. */
  325. #define MATRIX_BASE (0xffff8930)
  326. struct MATRIX
  327. {
  328. u_short source;
  329. u_short destination;
  330. u_char external_frequency_divider;
  331. u_char internal_frequency_divider;
  332. };
  333. #define falcon_matrix (*(volatile struct MATRIX *)MATRIX_BASE)
  334. #define CODEC_BASE (0xffff8936)
  335. struct CODEC
  336. {
  337. u_char tracks;
  338. u_char input_source;
  339. #define CODEC_SOURCE_ADC 1
  340. #define CODEC_SOURCE_MATRIX 2
  341. u_char adc_source;
  342. #define ADC_SOURCE_RIGHT_PSG 1
  343. #define ADC_SOURCE_LEFT_PSG 2
  344. u_char gain;
  345. #define CODEC_GAIN_RIGHT 0x0f
  346. #define CODEC_GAIN_LEFT 0xf0
  347. u_char attenuation;
  348. #define CODEC_ATTENUATION_RIGHT 0x0f
  349. #define CODEC_ATTENUATION_LEFT 0xf0
  350. u_char unused1;
  351. u_char status;
  352. #define CODEC_OVERFLOW_RIGHT 1
  353. #define CODEC_OVERFLOW_LEFT 2
  354. u_char unused2, unused3, unused4, unused5;
  355. u_char gpio_directions;
  356. #define GPIO_IN 0
  357. #define GPIO_OUT 1
  358. u_char unused6;
  359. u_char gpio_data;
  360. };
  361. #define falcon_codec (*(volatile struct CODEC *)CODEC_BASE)
  362. /*
  363. ** Falcon Blitter
  364. */
  365. #define BLT_BAS (0xffff8a00)
  366. struct BLITTER
  367. {
  368. u_short halftone[16];
  369. u_short src_x_inc;
  370. u_short src_y_inc;
  371. u_long src_address;
  372. u_short endmask1;
  373. u_short endmask2;
  374. u_short endmask3;
  375. u_short dst_x_inc;
  376. u_short dst_y_inc;
  377. u_long dst_address;
  378. u_short wd_per_line;
  379. u_short ln_per_bb;
  380. u_short hlf_op_reg;
  381. u_short log_op_reg;
  382. u_short lin_nm_reg;
  383. u_short skew_reg;
  384. };
  385. # define blitter ((*(volatile struct BLITTER *)BLT_BAS))
  386. /*
  387. ** SCC Z8530
  388. */
  389. #define SCC_BAS (0xffff8c81)
  390. struct SCC
  391. {
  392. u_char cha_a_ctrl;
  393. u_char char_dummy1;
  394. u_char cha_a_data;
  395. u_char char_dummy2;
  396. u_char cha_b_ctrl;
  397. u_char char_dummy3;
  398. u_char cha_b_data;
  399. };
  400. # define scc ((*(volatile struct SCC*)SCC_BAS))
  401. /* The ESCC (Z85230) in an Atari ST. The channels are reversed! */
  402. # define st_escc ((*(volatile struct SCC*)0xfffffa31))
  403. # define st_escc_dsr ((*(volatile char *)0xfffffa39))
  404. /* TT SCC DMA Controller (same chip as SCSI DMA) */
  405. #define TT_SCC_DMA_BAS (0xffff8c00)
  406. #define tt_scc_dma ((*(volatile struct TT_DMA *)TT_SCC_DMA_BAS))
  407. /*
  408. ** VIDEL Palette Register
  409. */
  410. #define FPL_BAS (0xffff9800)
  411. struct VIDEL_PALETTE
  412. {
  413. u_long reg[256];
  414. };
  415. # define videl_palette ((*(volatile struct VIDEL_PALETTE*)FPL_BAS))
  416. /*
  417. ** Falcon DSP Host Interface
  418. */
  419. #define DSP56K_HOST_INTERFACE_BASE (0xffffa200)
  420. struct DSP56K_HOST_INTERFACE {
  421. u_char icr;
  422. #define DSP56K_ICR_RREQ 0x01
  423. #define DSP56K_ICR_TREQ 0x02
  424. #define DSP56K_ICR_HF0 0x08
  425. #define DSP56K_ICR_HF1 0x10
  426. #define DSP56K_ICR_HM0 0x20
  427. #define DSP56K_ICR_HM1 0x40
  428. #define DSP56K_ICR_INIT 0x80
  429. u_char cvr;
  430. #define DSP56K_CVR_HV_MASK 0x1f
  431. #define DSP56K_CVR_HC 0x80
  432. u_char isr;
  433. #define DSP56K_ISR_RXDF 0x01
  434. #define DSP56K_ISR_TXDE 0x02
  435. #define DSP56K_ISR_TRDY 0x04
  436. #define DSP56K_ISR_HF2 0x08
  437. #define DSP56K_ISR_HF3 0x10
  438. #define DSP56K_ISR_DMA 0x40
  439. #define DSP56K_ISR_HREQ 0x80
  440. u_char ivr;
  441. union {
  442. u_char b[4];
  443. u_short w[2];
  444. u_long l;
  445. } data;
  446. };
  447. #define dsp56k_host_interface ((*(volatile struct DSP56K_HOST_INTERFACE *)DSP56K_HOST_INTERFACE_BASE))
  448. /*
  449. ** MFP 68901
  450. */
  451. #define MFP_BAS (0xfffffa01)
  452. struct MFP
  453. {
  454. u_char par_dt_reg;
  455. u_char char_dummy1;
  456. u_char active_edge;
  457. u_char char_dummy2;
  458. u_char data_dir;
  459. u_char char_dummy3;
  460. u_char int_en_a;
  461. u_char char_dummy4;
  462. u_char int_en_b;
  463. u_char char_dummy5;
  464. u_char int_pn_a;
  465. u_char char_dummy6;
  466. u_char int_pn_b;
  467. u_char char_dummy7;
  468. u_char int_sv_a;
  469. u_char char_dummy8;
  470. u_char int_sv_b;
  471. u_char char_dummy9;
  472. u_char int_mk_a;
  473. u_char char_dummy10;
  474. u_char int_mk_b;
  475. u_char char_dummy11;
  476. u_char vec_adr;
  477. u_char char_dummy12;
  478. u_char tim_ct_a;
  479. u_char char_dummy13;
  480. u_char tim_ct_b;
  481. u_char char_dummy14;
  482. u_char tim_ct_cd;
  483. u_char char_dummy15;
  484. u_char tim_dt_a;
  485. u_char char_dummy16;
  486. u_char tim_dt_b;
  487. u_char char_dummy17;
  488. u_char tim_dt_c;
  489. u_char char_dummy18;
  490. u_char tim_dt_d;
  491. u_char char_dummy19;
  492. u_char sync_char;
  493. u_char char_dummy20;
  494. u_char usart_ctr;
  495. u_char char_dummy21;
  496. u_char rcv_stat;
  497. u_char char_dummy22;
  498. u_char trn_stat;
  499. u_char char_dummy23;
  500. u_char usart_dta;
  501. };
  502. # define st_mfp ((*(volatile struct MFP*)MFP_BAS))
  503. /* TT's second MFP */
  504. #define TT_MFP_BAS (0xfffffa81)
  505. # define tt_mfp ((*(volatile struct MFP*)TT_MFP_BAS))
  506. /* TT System Control Unit */
  507. #define TT_SCU_BAS (0xffff8e01)
  508. struct TT_SCU {
  509. u_char sys_mask;
  510. u_char char_dummy1;
  511. u_char sys_stat;
  512. u_char char_dummy2;
  513. u_char softint;
  514. u_char char_dummy3;
  515. u_char vmeint;
  516. u_char char_dummy4;
  517. u_char gp_reg1;
  518. u_char char_dummy5;
  519. u_char gp_reg2;
  520. u_char char_dummy6;
  521. u_char vme_mask;
  522. u_char char_dummy7;
  523. u_char vme_stat;
  524. };
  525. #define tt_scu ((*(volatile struct TT_SCU *)TT_SCU_BAS))
  526. /* TT real time clock */
  527. #define TT_RTC_BAS (0xffff8961)
  528. struct TT_RTC {
  529. u_char regsel;
  530. u_char dummy;
  531. u_char data;
  532. };
  533. #define tt_rtc ((*(volatile struct TT_RTC *)TT_RTC_BAS))
  534. /*
  535. ** ACIA 6850
  536. */
  537. /* constants for the ACIA registers */
  538. /* baudrate selection and reset (Baudrate = clock/factor) */
  539. #define ACIA_DIV1 0
  540. #define ACIA_DIV16 1
  541. #define ACIA_DIV64 2
  542. #define ACIA_RESET 3
  543. /* character format */
  544. #define ACIA_D7E2S (0<<2) /* 7 data, even parity, 2 stop */
  545. #define ACIA_D7O2S (1<<2) /* 7 data, odd parity, 2 stop */
  546. #define ACIA_D7E1S (2<<2) /* 7 data, even parity, 1 stop */
  547. #define ACIA_D7O1S (3<<2) /* 7 data, odd parity, 1 stop */
  548. #define ACIA_D8N2S (4<<2) /* 8 data, no parity, 2 stop */
  549. #define ACIA_D8N1S (5<<2) /* 8 data, no parity, 1 stop */
  550. #define ACIA_D8E1S (6<<2) /* 8 data, even parity, 1 stop */
  551. #define ACIA_D8O1S (7<<2) /* 8 data, odd parity, 1 stop */
  552. /* transmit control */
  553. #define ACIA_RLTID (0<<5) /* RTS low, TxINT disabled */
  554. #define ACIA_RLTIE (1<<5) /* RTS low, TxINT enabled */
  555. #define ACIA_RHTID (2<<5) /* RTS high, TxINT disabled */
  556. #define ACIA_RLTIDSB (3<<5) /* RTS low, TxINT disabled, send break */
  557. /* receive control */
  558. #define ACIA_RID (0<<7) /* RxINT disabled */
  559. #define ACIA_RIE (1<<7) /* RxINT enabled */
  560. /* status fields of the ACIA */
  561. #define ACIA_RDRF 1 /* Receive Data Register Full */
  562. #define ACIA_TDRE (1<<1) /* Transmit Data Register Empty */
  563. #define ACIA_DCD (1<<2) /* Data Carrier Detect */
  564. #define ACIA_CTS (1<<3) /* Clear To Send */
  565. #define ACIA_FE (1<<4) /* Framing Error */
  566. #define ACIA_OVRN (1<<5) /* Receiver Overrun */
  567. #define ACIA_PE (1<<6) /* Parity Error */
  568. #define ACIA_IRQ (1<<7) /* Interrupt Request */
  569. #define ACIA_BAS (0xfffffc00)
  570. struct ACIA
  571. {
  572. u_char key_ctrl;
  573. u_char char_dummy1;
  574. u_char key_data;
  575. u_char char_dummy2;
  576. u_char mid_ctrl;
  577. u_char char_dummy3;
  578. u_char mid_data;
  579. };
  580. # define acia ((*(volatile struct ACIA*)ACIA_BAS))
  581. #define TT_DMASND_BAS (0xffff8900)
  582. struct TT_DMASND {
  583. u_char int_ctrl; /* Falcon: Interrupt control */
  584. u_char ctrl;
  585. u_char pad2;
  586. u_char bas_hi;
  587. u_char pad3;
  588. u_char bas_mid;
  589. u_char pad4;
  590. u_char bas_low;
  591. u_char pad5;
  592. u_char addr_hi;
  593. u_char pad6;
  594. u_char addr_mid;
  595. u_char pad7;
  596. u_char addr_low;
  597. u_char pad8;
  598. u_char end_hi;
  599. u_char pad9;
  600. u_char end_mid;
  601. u_char pad10;
  602. u_char end_low;
  603. u_char pad11[12];
  604. u_char track_select; /* Falcon */
  605. u_char mode;
  606. u_char pad12[14];
  607. /* Falcon only: */
  608. u_short cbar_src;
  609. u_short cbar_dst;
  610. u_char ext_div;
  611. u_char int_div;
  612. u_char rec_track_select;
  613. u_char dac_src;
  614. u_char adc_src;
  615. u_char input_gain;
  616. u_short output_atten;
  617. };
  618. # define tt_dmasnd ((*(volatile struct TT_DMASND *)TT_DMASND_BAS))
  619. #define DMASND_MFP_INT_REPLAY 0x01
  620. #define DMASND_MFP_INT_RECORD 0x02
  621. #define DMASND_TIMERA_INT_REPLAY 0x04
  622. #define DMASND_TIMERA_INT_RECORD 0x08
  623. #define DMASND_CTRL_OFF 0x00
  624. #define DMASND_CTRL_ON 0x01
  625. #define DMASND_CTRL_REPEAT 0x02
  626. #define DMASND_CTRL_RECORD_ON 0x10
  627. #define DMASND_CTRL_RECORD_OFF 0x00
  628. #define DMASND_CTRL_RECORD_REPEAT 0x20
  629. #define DMASND_CTRL_SELECT_REPLAY 0x00
  630. #define DMASND_CTRL_SELECT_RECORD 0x80
  631. #define DMASND_MODE_MONO 0x80
  632. #define DMASND_MODE_STEREO 0x00
  633. #define DMASND_MODE_8BIT 0x00
  634. #define DMASND_MODE_16BIT 0x40 /* Falcon only */
  635. #define DMASND_MODE_6KHZ 0x00 /* Falcon: mute */
  636. #define DMASND_MODE_12KHZ 0x01
  637. #define DMASND_MODE_25KHZ 0x02
  638. #define DMASND_MODE_50KHZ 0x03
  639. #define DMASNDSetBase(bufstart) \
  640. do { \
  641. tt_dmasnd.bas_hi = (unsigned char)(((bufstart) & 0xff0000) >> 16); \
  642. tt_dmasnd.bas_mid = (unsigned char)(((bufstart) & 0x00ff00) >> 8); \
  643. tt_dmasnd.bas_low = (unsigned char) ((bufstart) & 0x0000ff); \
  644. } while( 0 )
  645. #define DMASNDGetAdr() ((tt_dmasnd.addr_hi << 16) + \
  646. (tt_dmasnd.addr_mid << 8) + \
  647. (tt_dmasnd.addr_low))
  648. #define DMASNDSetEnd(bufend) \
  649. do { \
  650. tt_dmasnd.end_hi = (unsigned char)(((bufend) & 0xff0000) >> 16); \
  651. tt_dmasnd.end_mid = (unsigned char)(((bufend) & 0x00ff00) >> 8); \
  652. tt_dmasnd.end_low = (unsigned char) ((bufend) & 0x0000ff); \
  653. } while( 0 )
  654. #define TT_MICROWIRE_BAS (0xffff8922)
  655. struct TT_MICROWIRE {
  656. u_short data;
  657. u_short mask;
  658. };
  659. # define tt_microwire ((*(volatile struct TT_MICROWIRE *)TT_MICROWIRE_BAS))
  660. #define MW_LM1992_ADDR 0x0400
  661. #define MW_LM1992_VOLUME(dB) \
  662. (0x0c0 | ((dB) < -80 ? 0 : (dB) > 0 ? 40 : (((dB) + 80) / 2)))
  663. #define MW_LM1992_BALLEFT(dB) \
  664. (0x140 | ((dB) < -40 ? 0 : (dB) > 0 ? 20 : (((dB) + 40) / 2)))
  665. #define MW_LM1992_BALRIGHT(dB) \
  666. (0x100 | ((dB) < -40 ? 0 : (dB) > 0 ? 20 : (((dB) + 40) / 2)))
  667. #define MW_LM1992_TREBLE(dB) \
  668. (0x080 | ((dB) < -12 ? 0 : (dB) > 12 ? 12 : (((dB) / 2) + 6)))
  669. #define MW_LM1992_BASS(dB) \
  670. (0x040 | ((dB) < -12 ? 0 : (dB) > 12 ? 12 : (((dB) / 2) + 6)))
  671. #define MW_LM1992_PSG_LOW 0x000
  672. #define MW_LM1992_PSG_HIGH 0x001
  673. #define MW_LM1992_PSG_OFF 0x002
  674. #define MSTE_RTC_BAS (0xfffffc21)
  675. struct MSTE_RTC {
  676. u_char sec_ones;
  677. u_char dummy1;
  678. u_char sec_tens;
  679. u_char dummy2;
  680. u_char min_ones;
  681. u_char dummy3;
  682. u_char min_tens;
  683. u_char dummy4;
  684. u_char hr_ones;
  685. u_char dummy5;
  686. u_char hr_tens;
  687. u_char dummy6;
  688. u_char weekday;
  689. u_char dummy7;
  690. u_char day_ones;
  691. u_char dummy8;
  692. u_char day_tens;
  693. u_char dummy9;
  694. u_char mon_ones;
  695. u_char dummy10;
  696. u_char mon_tens;
  697. u_char dummy11;
  698. u_char year_ones;
  699. u_char dummy12;
  700. u_char year_tens;
  701. u_char dummy13;
  702. u_char mode;
  703. u_char dummy14;
  704. u_char test;
  705. u_char dummy15;
  706. u_char reset;
  707. };
  708. #define mste_rtc ((*(volatile struct MSTE_RTC *)MSTE_RTC_BAS))
  709. #endif /* linux/atarihw.h */