bfin_serial_5xx.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. /*
  2. * file: include/asm-blackfin/mach-bf548/bfin_serial_5xx.h
  3. * based on:
  4. * author:
  5. *
  6. * created:
  7. * description:
  8. * blackfin serial driver head file
  9. * rev:
  10. *
  11. * modified:
  12. *
  13. *
  14. * bugs: enter bugs at http://blackfin.uclinux.org/
  15. *
  16. * this program is free software; you can redistribute it and/or modify
  17. * it under the terms of the gnu general public license as published by
  18. * the free software foundation; either version 2, or (at your option)
  19. * any later version.
  20. *
  21. * this program is distributed in the hope that it will be useful,
  22. * but without any warranty; without even the implied warranty of
  23. * merchantability or fitness for a particular purpose. see the
  24. * gnu general public license for more details.
  25. *
  26. * you should have received a copy of the gnu general public license
  27. * along with this program; see the file copying.
  28. * if not, write to the free software foundation,
  29. * 59 temple place - suite 330, boston, ma 02111-1307, usa.
  30. */
  31. #include <linux/serial.h>
  32. #include <asm/dma.h>
  33. #include <asm/portmux.h>
  34. #define UART_GET_CHAR(uart) bfin_read16(((uart)->port.membase + OFFSET_RBR))
  35. #define UART_GET_DLL(uart) bfin_read16(((uart)->port.membase + OFFSET_DLL))
  36. #define UART_GET_DLH(uart) bfin_read16(((uart)->port.membase + OFFSET_DLH))
  37. #define UART_GET_IER(uart) bfin_read16(((uart)->port.membase + OFFSET_IER_SET))
  38. #define UART_GET_LCR(uart) bfin_read16(((uart)->port.membase + OFFSET_LCR))
  39. #define UART_GET_LSR(uart) bfin_read16(((uart)->port.membase + OFFSET_LSR))
  40. #define UART_GET_GCTL(uart) bfin_read16(((uart)->port.membase + OFFSET_GCTL))
  41. #define UART_GET_MSR(uart) bfin_read16(((uart)->port.membase + OFFSET_MSR))
  42. #define UART_GET_MCR(uart) bfin_read16(((uart)->port.membase + OFFSET_MCR))
  43. #define UART_PUT_CHAR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_THR),v)
  44. #define UART_PUT_DLL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLL),v)
  45. #define UART_SET_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER_SET),v)
  46. #define UART_CLEAR_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER_CLEAR),v)
  47. #define UART_PUT_DLH(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLH),v)
  48. #define UART_PUT_LSR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LSR),v)
  49. #define UART_PUT_LCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LCR),v)
  50. #define UART_CLEAR_LSR(uart) bfin_write16(((uart)->port.membase + OFFSET_LSR), -1)
  51. #define UART_PUT_GCTL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_GCTL),v)
  52. #define UART_PUT_MCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_MCR),v)
  53. #define UART_CLEAR_SCTS(uart) bfin_write16(((uart)->port.membase + OFFSET_MSR),SCTS)
  54. #define UART_SET_DLAB(uart) /* MMRs not muxed on BF54x */
  55. #define UART_CLEAR_DLAB(uart) /* MMRs not muxed on BF54x */
  56. #define UART_GET_CTS(x) (UART_GET_MSR(x) & CTS)
  57. #define UART_DISABLE_RTS(x) UART_PUT_MCR(x, UART_GET_MCR(x) & ~(ARTS|MRTS))
  58. #define UART_ENABLE_RTS(x) UART_PUT_MCR(x, UART_GET_MCR(x) | MRTS | ARTS)
  59. #define UART_ENABLE_INTS(x, v) UART_SET_IER(x, v)
  60. #define UART_DISABLE_INTS(x) UART_CLEAR_IER(x, 0xF)
  61. #if defined(CONFIG_BFIN_UART0_CTSRTS) || defined(CONFIG_BFIN_UART1_CTSRTS) || \
  62. defined(CONFIG_BFIN_UART2_CTSRTS) || defined(CONFIG_BFIN_UART3_CTSRTS)
  63. # define CONFIG_SERIAL_BFIN_HARD_CTSRTS
  64. #endif
  65. #define BFIN_UART_TX_FIFO_SIZE 2
  66. /*
  67. * The pin configuration is different from schematic
  68. */
  69. struct bfin_serial_port {
  70. struct uart_port port;
  71. unsigned int old_status;
  72. int status_irq;
  73. #ifdef CONFIG_SERIAL_BFIN_DMA
  74. int tx_done;
  75. int tx_count;
  76. struct circ_buf rx_dma_buf;
  77. struct timer_list rx_dma_timer;
  78. int rx_dma_nrows;
  79. unsigned int tx_dma_channel;
  80. unsigned int rx_dma_channel;
  81. struct work_struct tx_dma_workqueue;
  82. #endif
  83. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  84. int scts;
  85. int cts_pin;
  86. int rts_pin;
  87. #endif
  88. };
  89. struct bfin_serial_res {
  90. unsigned long uart_base_addr;
  91. int uart_irq;
  92. int uart_status_irq;
  93. #ifdef CONFIG_SERIAL_BFIN_DMA
  94. unsigned int uart_tx_dma_channel;
  95. unsigned int uart_rx_dma_channel;
  96. #endif
  97. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  98. int uart_cts_pin;
  99. int uart_rts_pin;
  100. #endif
  101. };
  102. struct bfin_serial_res bfin_serial_resource[] = {
  103. #ifdef CONFIG_SERIAL_BFIN_UART0
  104. {
  105. 0xFFC00400,
  106. IRQ_UART0_RX,
  107. IRQ_UART0_ERROR,
  108. #ifdef CONFIG_SERIAL_BFIN_DMA
  109. CH_UART0_TX,
  110. CH_UART0_RX,
  111. #endif
  112. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  113. 0,
  114. 0,
  115. #endif
  116. },
  117. #endif
  118. #ifdef CONFIG_SERIAL_BFIN_UART1
  119. {
  120. 0xFFC02000,
  121. IRQ_UART1_RX,
  122. IRQ_UART1_ERROR,
  123. #ifdef CONFIG_SERIAL_BFIN_DMA
  124. CH_UART1_TX,
  125. CH_UART1_RX,
  126. #endif
  127. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  128. GPIO_PE10,
  129. GPIO_PE9,
  130. #endif
  131. },
  132. #endif
  133. #ifdef CONFIG_SERIAL_BFIN_UART2
  134. {
  135. 0xFFC02100,
  136. IRQ_UART2_RX,
  137. IRQ_UART2_ERROR,
  138. #ifdef CONFIG_SERIAL_BFIN_DMA
  139. CH_UART2_TX,
  140. CH_UART2_RX,
  141. #endif
  142. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  143. 0,
  144. 0,
  145. #endif
  146. },
  147. #endif
  148. #ifdef CONFIG_SERIAL_BFIN_UART3
  149. {
  150. 0xFFC03100,
  151. IRQ_UART3_RX,
  152. IRQ_UART3_ERROR,
  153. #ifdef CONFIG_SERIAL_BFIN_DMA
  154. CH_UART3_TX,
  155. CH_UART3_RX,
  156. #endif
  157. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  158. GPIO_PB3,
  159. GPIO_PB2,
  160. #endif
  161. },
  162. #endif
  163. };
  164. #define DRIVER_NAME "bfin-uart"