system.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. /*
  2. * Copyright (C) 1999 ARM Limited
  3. * Copyright (C) 2000 Deep Blue Solutions Ltd
  4. * Copyright 2006-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  6. * Copyright 2009 Ilya Yanok, Emcraft Systems Ltd, yanok@emcraft.com
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/err.h>
  22. #include <linux/delay.h>
  23. #include <linux/of.h>
  24. #include <linux/of_address.h>
  25. #include <asm/system_misc.h>
  26. #include <asm/proc-fns.h>
  27. #include <asm/mach-types.h>
  28. #include <asm/hardware/cache-l2x0.h>
  29. #include "common.h"
  30. #include "hardware.h"
  31. static void __iomem *wdog_base;
  32. static struct clk *wdog_clk;
  33. /*
  34. * Reset the system. It is called by machine_restart().
  35. */
  36. void mxc_restart(enum reboot_mode mode, const char *cmd)
  37. {
  38. unsigned int wcr_enable;
  39. if (wdog_clk)
  40. clk_enable(wdog_clk);
  41. if (cpu_is_mx1())
  42. wcr_enable = (1 << 0);
  43. else
  44. wcr_enable = (1 << 2);
  45. /* Assert SRS signal */
  46. __raw_writew(wcr_enable, wdog_base);
  47. /*
  48. * Due to imx6q errata ERR004346 (WDOG: WDOG SRS bit requires to be
  49. * written twice), we add another two writes to ensure there must be at
  50. * least two writes happen in the same one 32kHz clock period. We save
  51. * the target check here, since the writes shouldn't be a huge burden
  52. * for other platforms.
  53. */
  54. __raw_writew(wcr_enable, wdog_base);
  55. __raw_writew(wcr_enable, wdog_base);
  56. /* wait for reset to assert... */
  57. mdelay(500);
  58. pr_err("%s: Watchdog reset failed to assert reset\n", __func__);
  59. /* delay to allow the serial port to show the message */
  60. mdelay(50);
  61. /* we'll take a jump through zero as a poor second */
  62. soft_restart(0);
  63. }
  64. void __init mxc_arch_reset_init(void __iomem *base)
  65. {
  66. wdog_base = base;
  67. wdog_clk = clk_get_sys("imx2-wdt.0", NULL);
  68. if (IS_ERR(wdog_clk)) {
  69. pr_warn("%s: failed to get wdog clock\n", __func__);
  70. wdog_clk = NULL;
  71. return;
  72. }
  73. clk_prepare(wdog_clk);
  74. }
  75. void __init mxc_arch_reset_init_dt(void)
  76. {
  77. struct device_node *np;
  78. np = of_find_compatible_node(NULL, NULL, "fsl,imx21-wdt");
  79. wdog_base = of_iomap(np, 0);
  80. WARN_ON(!wdog_base);
  81. wdog_clk = of_clk_get(np, 0);
  82. if (IS_ERR(wdog_clk)) {
  83. pr_warn("%s: failed to get wdog clock\n", __func__);
  84. wdog_clk = NULL;
  85. return;
  86. }
  87. clk_prepare(wdog_clk);
  88. }
  89. #ifdef CONFIG_CACHE_L2X0
  90. void __init imx_init_l2cache(void)
  91. {
  92. void __iomem *l2x0_base;
  93. struct device_node *np;
  94. unsigned int val;
  95. np = of_find_compatible_node(NULL, NULL, "arm,pl310-cache");
  96. if (!np)
  97. goto out;
  98. l2x0_base = of_iomap(np, 0);
  99. if (!l2x0_base) {
  100. of_node_put(np);
  101. goto out;
  102. }
  103. /* Configure the L2 PREFETCH and POWER registers */
  104. val = readl_relaxed(l2x0_base + L2X0_PREFETCH_CTRL);
  105. val |= 0x70800000;
  106. /*
  107. * The L2 cache controller(PL310) version on the i.MX6D/Q is r3p1-50rel0
  108. * The L2 cache controller(PL310) version on the i.MX6DL/SOLO/SL is r3p2
  109. * But according to ARM PL310 errata: 752271
  110. * ID: 752271: Double linefill feature can cause data corruption
  111. * Fault Status: Present in: r3p0, r3p1, r3p1-50rel0. Fixed in r3p2
  112. * Workaround: The only workaround to this erratum is to disable the
  113. * double linefill feature. This is the default behavior.
  114. */
  115. if (cpu_is_imx6q())
  116. val &= ~(1 << 30 | 1 << 23);
  117. writel_relaxed(val, l2x0_base + L2X0_PREFETCH_CTRL);
  118. val = L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN;
  119. writel_relaxed(val, l2x0_base + L2X0_POWER_CTRL);
  120. iounmap(l2x0_base);
  121. of_node_put(np);
  122. out:
  123. l2x0_of_init(0, ~0UL);
  124. }
  125. #endif