intel_display.c 246 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/module.h>
  28. #include <linux/input.h>
  29. #include <linux/i2c.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/drm_edid.h>
  34. #include <drm/drmP.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #include "i915_trace.h"
  39. #include <drm/drm_dp_helper.h>
  40. #include <drm/drm_crtc_helper.h>
  41. #include <linux/dma_remapping.h>
  42. bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
  43. static void intel_increase_pllclock(struct drm_crtc *crtc);
  44. static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
  45. typedef struct {
  46. /* given values */
  47. int n;
  48. int m1, m2;
  49. int p1, p2;
  50. /* derived values */
  51. int dot;
  52. int vco;
  53. int m;
  54. int p;
  55. } intel_clock_t;
  56. typedef struct {
  57. int min, max;
  58. } intel_range_t;
  59. typedef struct {
  60. int dot_limit;
  61. int p2_slow, p2_fast;
  62. } intel_p2_t;
  63. #define INTEL_P2_NUM 2
  64. typedef struct intel_limit intel_limit_t;
  65. struct intel_limit {
  66. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  67. intel_p2_t p2;
  68. bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
  69. int, int, intel_clock_t *, intel_clock_t *);
  70. };
  71. /* FDI */
  72. #define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
  73. int
  74. intel_pch_rawclk(struct drm_device *dev)
  75. {
  76. struct drm_i915_private *dev_priv = dev->dev_private;
  77. WARN_ON(!HAS_PCH_SPLIT(dev));
  78. return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
  79. }
  80. static bool
  81. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  82. int target, int refclk, intel_clock_t *match_clock,
  83. intel_clock_t *best_clock);
  84. static bool
  85. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  86. int target, int refclk, intel_clock_t *match_clock,
  87. intel_clock_t *best_clock);
  88. static bool
  89. intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
  90. int target, int refclk, intel_clock_t *match_clock,
  91. intel_clock_t *best_clock);
  92. static bool
  93. intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
  94. int target, int refclk, intel_clock_t *match_clock,
  95. intel_clock_t *best_clock);
  96. static bool
  97. intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
  98. int target, int refclk, intel_clock_t *match_clock,
  99. intel_clock_t *best_clock);
  100. static inline u32 /* units of 100MHz */
  101. intel_fdi_link_freq(struct drm_device *dev)
  102. {
  103. if (IS_GEN5(dev)) {
  104. struct drm_i915_private *dev_priv = dev->dev_private;
  105. return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
  106. } else
  107. return 27;
  108. }
  109. static const intel_limit_t intel_limits_i8xx_dvo = {
  110. .dot = { .min = 25000, .max = 350000 },
  111. .vco = { .min = 930000, .max = 1400000 },
  112. .n = { .min = 3, .max = 16 },
  113. .m = { .min = 96, .max = 140 },
  114. .m1 = { .min = 18, .max = 26 },
  115. .m2 = { .min = 6, .max = 16 },
  116. .p = { .min = 4, .max = 128 },
  117. .p1 = { .min = 2, .max = 33 },
  118. .p2 = { .dot_limit = 165000,
  119. .p2_slow = 4, .p2_fast = 2 },
  120. .find_pll = intel_find_best_PLL,
  121. };
  122. static const intel_limit_t intel_limits_i8xx_lvds = {
  123. .dot = { .min = 25000, .max = 350000 },
  124. .vco = { .min = 930000, .max = 1400000 },
  125. .n = { .min = 3, .max = 16 },
  126. .m = { .min = 96, .max = 140 },
  127. .m1 = { .min = 18, .max = 26 },
  128. .m2 = { .min = 6, .max = 16 },
  129. .p = { .min = 4, .max = 128 },
  130. .p1 = { .min = 1, .max = 6 },
  131. .p2 = { .dot_limit = 165000,
  132. .p2_slow = 14, .p2_fast = 7 },
  133. .find_pll = intel_find_best_PLL,
  134. };
  135. static const intel_limit_t intel_limits_i9xx_sdvo = {
  136. .dot = { .min = 20000, .max = 400000 },
  137. .vco = { .min = 1400000, .max = 2800000 },
  138. .n = { .min = 1, .max = 6 },
  139. .m = { .min = 70, .max = 120 },
  140. .m1 = { .min = 10, .max = 22 },
  141. .m2 = { .min = 5, .max = 9 },
  142. .p = { .min = 5, .max = 80 },
  143. .p1 = { .min = 1, .max = 8 },
  144. .p2 = { .dot_limit = 200000,
  145. .p2_slow = 10, .p2_fast = 5 },
  146. .find_pll = intel_find_best_PLL,
  147. };
  148. static const intel_limit_t intel_limits_i9xx_lvds = {
  149. .dot = { .min = 20000, .max = 400000 },
  150. .vco = { .min = 1400000, .max = 2800000 },
  151. .n = { .min = 1, .max = 6 },
  152. .m = { .min = 70, .max = 120 },
  153. .m1 = { .min = 10, .max = 22 },
  154. .m2 = { .min = 5, .max = 9 },
  155. .p = { .min = 7, .max = 98 },
  156. .p1 = { .min = 1, .max = 8 },
  157. .p2 = { .dot_limit = 112000,
  158. .p2_slow = 14, .p2_fast = 7 },
  159. .find_pll = intel_find_best_PLL,
  160. };
  161. static const intel_limit_t intel_limits_g4x_sdvo = {
  162. .dot = { .min = 25000, .max = 270000 },
  163. .vco = { .min = 1750000, .max = 3500000},
  164. .n = { .min = 1, .max = 4 },
  165. .m = { .min = 104, .max = 138 },
  166. .m1 = { .min = 17, .max = 23 },
  167. .m2 = { .min = 5, .max = 11 },
  168. .p = { .min = 10, .max = 30 },
  169. .p1 = { .min = 1, .max = 3},
  170. .p2 = { .dot_limit = 270000,
  171. .p2_slow = 10,
  172. .p2_fast = 10
  173. },
  174. .find_pll = intel_g4x_find_best_PLL,
  175. };
  176. static const intel_limit_t intel_limits_g4x_hdmi = {
  177. .dot = { .min = 22000, .max = 400000 },
  178. .vco = { .min = 1750000, .max = 3500000},
  179. .n = { .min = 1, .max = 4 },
  180. .m = { .min = 104, .max = 138 },
  181. .m1 = { .min = 16, .max = 23 },
  182. .m2 = { .min = 5, .max = 11 },
  183. .p = { .min = 5, .max = 80 },
  184. .p1 = { .min = 1, .max = 8},
  185. .p2 = { .dot_limit = 165000,
  186. .p2_slow = 10, .p2_fast = 5 },
  187. .find_pll = intel_g4x_find_best_PLL,
  188. };
  189. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  190. .dot = { .min = 20000, .max = 115000 },
  191. .vco = { .min = 1750000, .max = 3500000 },
  192. .n = { .min = 1, .max = 3 },
  193. .m = { .min = 104, .max = 138 },
  194. .m1 = { .min = 17, .max = 23 },
  195. .m2 = { .min = 5, .max = 11 },
  196. .p = { .min = 28, .max = 112 },
  197. .p1 = { .min = 2, .max = 8 },
  198. .p2 = { .dot_limit = 0,
  199. .p2_slow = 14, .p2_fast = 14
  200. },
  201. .find_pll = intel_g4x_find_best_PLL,
  202. };
  203. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  204. .dot = { .min = 80000, .max = 224000 },
  205. .vco = { .min = 1750000, .max = 3500000 },
  206. .n = { .min = 1, .max = 3 },
  207. .m = { .min = 104, .max = 138 },
  208. .m1 = { .min = 17, .max = 23 },
  209. .m2 = { .min = 5, .max = 11 },
  210. .p = { .min = 14, .max = 42 },
  211. .p1 = { .min = 2, .max = 6 },
  212. .p2 = { .dot_limit = 0,
  213. .p2_slow = 7, .p2_fast = 7
  214. },
  215. .find_pll = intel_g4x_find_best_PLL,
  216. };
  217. static const intel_limit_t intel_limits_g4x_display_port = {
  218. .dot = { .min = 161670, .max = 227000 },
  219. .vco = { .min = 1750000, .max = 3500000},
  220. .n = { .min = 1, .max = 2 },
  221. .m = { .min = 97, .max = 108 },
  222. .m1 = { .min = 0x10, .max = 0x12 },
  223. .m2 = { .min = 0x05, .max = 0x06 },
  224. .p = { .min = 10, .max = 20 },
  225. .p1 = { .min = 1, .max = 2},
  226. .p2 = { .dot_limit = 0,
  227. .p2_slow = 10, .p2_fast = 10 },
  228. .find_pll = intel_find_pll_g4x_dp,
  229. };
  230. static const intel_limit_t intel_limits_pineview_sdvo = {
  231. .dot = { .min = 20000, .max = 400000},
  232. .vco = { .min = 1700000, .max = 3500000 },
  233. /* Pineview's Ncounter is a ring counter */
  234. .n = { .min = 3, .max = 6 },
  235. .m = { .min = 2, .max = 256 },
  236. /* Pineview only has one combined m divider, which we treat as m2. */
  237. .m1 = { .min = 0, .max = 0 },
  238. .m2 = { .min = 0, .max = 254 },
  239. .p = { .min = 5, .max = 80 },
  240. .p1 = { .min = 1, .max = 8 },
  241. .p2 = { .dot_limit = 200000,
  242. .p2_slow = 10, .p2_fast = 5 },
  243. .find_pll = intel_find_best_PLL,
  244. };
  245. static const intel_limit_t intel_limits_pineview_lvds = {
  246. .dot = { .min = 20000, .max = 400000 },
  247. .vco = { .min = 1700000, .max = 3500000 },
  248. .n = { .min = 3, .max = 6 },
  249. .m = { .min = 2, .max = 256 },
  250. .m1 = { .min = 0, .max = 0 },
  251. .m2 = { .min = 0, .max = 254 },
  252. .p = { .min = 7, .max = 112 },
  253. .p1 = { .min = 1, .max = 8 },
  254. .p2 = { .dot_limit = 112000,
  255. .p2_slow = 14, .p2_fast = 14 },
  256. .find_pll = intel_find_best_PLL,
  257. };
  258. /* Ironlake / Sandybridge
  259. *
  260. * We calculate clock using (register_value + 2) for N/M1/M2, so here
  261. * the range value for them is (actual_value - 2).
  262. */
  263. static const intel_limit_t intel_limits_ironlake_dac = {
  264. .dot = { .min = 25000, .max = 350000 },
  265. .vco = { .min = 1760000, .max = 3510000 },
  266. .n = { .min = 1, .max = 5 },
  267. .m = { .min = 79, .max = 127 },
  268. .m1 = { .min = 12, .max = 22 },
  269. .m2 = { .min = 5, .max = 9 },
  270. .p = { .min = 5, .max = 80 },
  271. .p1 = { .min = 1, .max = 8 },
  272. .p2 = { .dot_limit = 225000,
  273. .p2_slow = 10, .p2_fast = 5 },
  274. .find_pll = intel_g4x_find_best_PLL,
  275. };
  276. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  277. .dot = { .min = 25000, .max = 350000 },
  278. .vco = { .min = 1760000, .max = 3510000 },
  279. .n = { .min = 1, .max = 3 },
  280. .m = { .min = 79, .max = 118 },
  281. .m1 = { .min = 12, .max = 22 },
  282. .m2 = { .min = 5, .max = 9 },
  283. .p = { .min = 28, .max = 112 },
  284. .p1 = { .min = 2, .max = 8 },
  285. .p2 = { .dot_limit = 225000,
  286. .p2_slow = 14, .p2_fast = 14 },
  287. .find_pll = intel_g4x_find_best_PLL,
  288. };
  289. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  290. .dot = { .min = 25000, .max = 350000 },
  291. .vco = { .min = 1760000, .max = 3510000 },
  292. .n = { .min = 1, .max = 3 },
  293. .m = { .min = 79, .max = 127 },
  294. .m1 = { .min = 12, .max = 22 },
  295. .m2 = { .min = 5, .max = 9 },
  296. .p = { .min = 14, .max = 56 },
  297. .p1 = { .min = 2, .max = 8 },
  298. .p2 = { .dot_limit = 225000,
  299. .p2_slow = 7, .p2_fast = 7 },
  300. .find_pll = intel_g4x_find_best_PLL,
  301. };
  302. /* LVDS 100mhz refclk limits. */
  303. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  304. .dot = { .min = 25000, .max = 350000 },
  305. .vco = { .min = 1760000, .max = 3510000 },
  306. .n = { .min = 1, .max = 2 },
  307. .m = { .min = 79, .max = 126 },
  308. .m1 = { .min = 12, .max = 22 },
  309. .m2 = { .min = 5, .max = 9 },
  310. .p = { .min = 28, .max = 112 },
  311. .p1 = { .min = 2, .max = 8 },
  312. .p2 = { .dot_limit = 225000,
  313. .p2_slow = 14, .p2_fast = 14 },
  314. .find_pll = intel_g4x_find_best_PLL,
  315. };
  316. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  317. .dot = { .min = 25000, .max = 350000 },
  318. .vco = { .min = 1760000, .max = 3510000 },
  319. .n = { .min = 1, .max = 3 },
  320. .m = { .min = 79, .max = 126 },
  321. .m1 = { .min = 12, .max = 22 },
  322. .m2 = { .min = 5, .max = 9 },
  323. .p = { .min = 14, .max = 42 },
  324. .p1 = { .min = 2, .max = 6 },
  325. .p2 = { .dot_limit = 225000,
  326. .p2_slow = 7, .p2_fast = 7 },
  327. .find_pll = intel_g4x_find_best_PLL,
  328. };
  329. static const intel_limit_t intel_limits_ironlake_display_port = {
  330. .dot = { .min = 25000, .max = 350000 },
  331. .vco = { .min = 1760000, .max = 3510000},
  332. .n = { .min = 1, .max = 2 },
  333. .m = { .min = 81, .max = 90 },
  334. .m1 = { .min = 12, .max = 22 },
  335. .m2 = { .min = 5, .max = 9 },
  336. .p = { .min = 10, .max = 20 },
  337. .p1 = { .min = 1, .max = 2},
  338. .p2 = { .dot_limit = 0,
  339. .p2_slow = 10, .p2_fast = 10 },
  340. .find_pll = intel_find_pll_ironlake_dp,
  341. };
  342. static const intel_limit_t intel_limits_vlv_dac = {
  343. .dot = { .min = 25000, .max = 270000 },
  344. .vco = { .min = 4000000, .max = 6000000 },
  345. .n = { .min = 1, .max = 7 },
  346. .m = { .min = 22, .max = 450 }, /* guess */
  347. .m1 = { .min = 2, .max = 3 },
  348. .m2 = { .min = 11, .max = 156 },
  349. .p = { .min = 10, .max = 30 },
  350. .p1 = { .min = 2, .max = 3 },
  351. .p2 = { .dot_limit = 270000,
  352. .p2_slow = 2, .p2_fast = 20 },
  353. .find_pll = intel_vlv_find_best_pll,
  354. };
  355. static const intel_limit_t intel_limits_vlv_hdmi = {
  356. .dot = { .min = 20000, .max = 165000 },
  357. .vco = { .min = 4000000, .max = 5994000},
  358. .n = { .min = 1, .max = 7 },
  359. .m = { .min = 60, .max = 300 }, /* guess */
  360. .m1 = { .min = 2, .max = 3 },
  361. .m2 = { .min = 11, .max = 156 },
  362. .p = { .min = 10, .max = 30 },
  363. .p1 = { .min = 2, .max = 3 },
  364. .p2 = { .dot_limit = 270000,
  365. .p2_slow = 2, .p2_fast = 20 },
  366. .find_pll = intel_vlv_find_best_pll,
  367. };
  368. static const intel_limit_t intel_limits_vlv_dp = {
  369. .dot = { .min = 25000, .max = 270000 },
  370. .vco = { .min = 4000000, .max = 6000000 },
  371. .n = { .min = 1, .max = 7 },
  372. .m = { .min = 22, .max = 450 },
  373. .m1 = { .min = 2, .max = 3 },
  374. .m2 = { .min = 11, .max = 156 },
  375. .p = { .min = 10, .max = 30 },
  376. .p1 = { .min = 2, .max = 3 },
  377. .p2 = { .dot_limit = 270000,
  378. .p2_slow = 2, .p2_fast = 20 },
  379. .find_pll = intel_vlv_find_best_pll,
  380. };
  381. u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
  382. {
  383. WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
  384. if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
  385. DRM_ERROR("DPIO idle wait timed out\n");
  386. return 0;
  387. }
  388. I915_WRITE(DPIO_REG, reg);
  389. I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
  390. DPIO_BYTE);
  391. if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
  392. DRM_ERROR("DPIO read wait timed out\n");
  393. return 0;
  394. }
  395. return I915_READ(DPIO_DATA);
  396. }
  397. static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
  398. u32 val)
  399. {
  400. WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
  401. if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
  402. DRM_ERROR("DPIO idle wait timed out\n");
  403. return;
  404. }
  405. I915_WRITE(DPIO_DATA, val);
  406. I915_WRITE(DPIO_REG, reg);
  407. I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
  408. DPIO_BYTE);
  409. if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
  410. DRM_ERROR("DPIO write wait timed out\n");
  411. }
  412. static void vlv_init_dpio(struct drm_device *dev)
  413. {
  414. struct drm_i915_private *dev_priv = dev->dev_private;
  415. /* Reset the DPIO config */
  416. I915_WRITE(DPIO_CTL, 0);
  417. POSTING_READ(DPIO_CTL);
  418. I915_WRITE(DPIO_CTL, 1);
  419. POSTING_READ(DPIO_CTL);
  420. }
  421. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
  422. int refclk)
  423. {
  424. struct drm_device *dev = crtc->dev;
  425. const intel_limit_t *limit;
  426. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  427. if (intel_is_dual_link_lvds(dev)) {
  428. /* LVDS dual channel */
  429. if (refclk == 100000)
  430. limit = &intel_limits_ironlake_dual_lvds_100m;
  431. else
  432. limit = &intel_limits_ironlake_dual_lvds;
  433. } else {
  434. if (refclk == 100000)
  435. limit = &intel_limits_ironlake_single_lvds_100m;
  436. else
  437. limit = &intel_limits_ironlake_single_lvds;
  438. }
  439. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  440. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
  441. limit = &intel_limits_ironlake_display_port;
  442. else
  443. limit = &intel_limits_ironlake_dac;
  444. return limit;
  445. }
  446. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  447. {
  448. struct drm_device *dev = crtc->dev;
  449. const intel_limit_t *limit;
  450. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  451. if (intel_is_dual_link_lvds(dev))
  452. /* LVDS with dual channel */
  453. limit = &intel_limits_g4x_dual_channel_lvds;
  454. else
  455. /* LVDS with dual channel */
  456. limit = &intel_limits_g4x_single_channel_lvds;
  457. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  458. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  459. limit = &intel_limits_g4x_hdmi;
  460. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  461. limit = &intel_limits_g4x_sdvo;
  462. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  463. limit = &intel_limits_g4x_display_port;
  464. } else /* The option is for other outputs */
  465. limit = &intel_limits_i9xx_sdvo;
  466. return limit;
  467. }
  468. static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
  469. {
  470. struct drm_device *dev = crtc->dev;
  471. const intel_limit_t *limit;
  472. if (HAS_PCH_SPLIT(dev))
  473. limit = intel_ironlake_limit(crtc, refclk);
  474. else if (IS_G4X(dev)) {
  475. limit = intel_g4x_limit(crtc);
  476. } else if (IS_PINEVIEW(dev)) {
  477. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  478. limit = &intel_limits_pineview_lvds;
  479. else
  480. limit = &intel_limits_pineview_sdvo;
  481. } else if (IS_VALLEYVIEW(dev)) {
  482. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
  483. limit = &intel_limits_vlv_dac;
  484. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
  485. limit = &intel_limits_vlv_hdmi;
  486. else
  487. limit = &intel_limits_vlv_dp;
  488. } else if (!IS_GEN2(dev)) {
  489. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  490. limit = &intel_limits_i9xx_lvds;
  491. else
  492. limit = &intel_limits_i9xx_sdvo;
  493. } else {
  494. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  495. limit = &intel_limits_i8xx_lvds;
  496. else
  497. limit = &intel_limits_i8xx_dvo;
  498. }
  499. return limit;
  500. }
  501. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  502. static void pineview_clock(int refclk, intel_clock_t *clock)
  503. {
  504. clock->m = clock->m2 + 2;
  505. clock->p = clock->p1 * clock->p2;
  506. clock->vco = refclk * clock->m / clock->n;
  507. clock->dot = clock->vco / clock->p;
  508. }
  509. static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
  510. {
  511. if (IS_PINEVIEW(dev)) {
  512. pineview_clock(refclk, clock);
  513. return;
  514. }
  515. clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
  516. clock->p = clock->p1 * clock->p2;
  517. clock->vco = refclk * clock->m / (clock->n + 2);
  518. clock->dot = clock->vco / clock->p;
  519. }
  520. /**
  521. * Returns whether any output on the specified pipe is of the specified type
  522. */
  523. bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
  524. {
  525. struct drm_device *dev = crtc->dev;
  526. struct intel_encoder *encoder;
  527. for_each_encoder_on_crtc(dev, crtc, encoder)
  528. if (encoder->type == type)
  529. return true;
  530. return false;
  531. }
  532. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  533. /**
  534. * Returns whether the given set of divisors are valid for a given refclk with
  535. * the given connectors.
  536. */
  537. static bool intel_PLL_is_valid(struct drm_device *dev,
  538. const intel_limit_t *limit,
  539. const intel_clock_t *clock)
  540. {
  541. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  542. INTELPllInvalid("p1 out of range\n");
  543. if (clock->p < limit->p.min || limit->p.max < clock->p)
  544. INTELPllInvalid("p out of range\n");
  545. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  546. INTELPllInvalid("m2 out of range\n");
  547. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  548. INTELPllInvalid("m1 out of range\n");
  549. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  550. INTELPllInvalid("m1 <= m2\n");
  551. if (clock->m < limit->m.min || limit->m.max < clock->m)
  552. INTELPllInvalid("m out of range\n");
  553. if (clock->n < limit->n.min || limit->n.max < clock->n)
  554. INTELPllInvalid("n out of range\n");
  555. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  556. INTELPllInvalid("vco out of range\n");
  557. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  558. * connector, etc., rather than just a single range.
  559. */
  560. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  561. INTELPllInvalid("dot out of range\n");
  562. return true;
  563. }
  564. static bool
  565. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  566. int target, int refclk, intel_clock_t *match_clock,
  567. intel_clock_t *best_clock)
  568. {
  569. struct drm_device *dev = crtc->dev;
  570. intel_clock_t clock;
  571. int err = target;
  572. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  573. /*
  574. * For LVDS just rely on its current settings for dual-channel.
  575. * We haven't figured out how to reliably set up different
  576. * single/dual channel state, if we even can.
  577. */
  578. if (intel_is_dual_link_lvds(dev))
  579. clock.p2 = limit->p2.p2_fast;
  580. else
  581. clock.p2 = limit->p2.p2_slow;
  582. } else {
  583. if (target < limit->p2.dot_limit)
  584. clock.p2 = limit->p2.p2_slow;
  585. else
  586. clock.p2 = limit->p2.p2_fast;
  587. }
  588. memset(best_clock, 0, sizeof(*best_clock));
  589. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  590. clock.m1++) {
  591. for (clock.m2 = limit->m2.min;
  592. clock.m2 <= limit->m2.max; clock.m2++) {
  593. /* m1 is always 0 in Pineview */
  594. if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
  595. break;
  596. for (clock.n = limit->n.min;
  597. clock.n <= limit->n.max; clock.n++) {
  598. for (clock.p1 = limit->p1.min;
  599. clock.p1 <= limit->p1.max; clock.p1++) {
  600. int this_err;
  601. intel_clock(dev, refclk, &clock);
  602. if (!intel_PLL_is_valid(dev, limit,
  603. &clock))
  604. continue;
  605. if (match_clock &&
  606. clock.p != match_clock->p)
  607. continue;
  608. this_err = abs(clock.dot - target);
  609. if (this_err < err) {
  610. *best_clock = clock;
  611. err = this_err;
  612. }
  613. }
  614. }
  615. }
  616. }
  617. return (err != target);
  618. }
  619. static bool
  620. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  621. int target, int refclk, intel_clock_t *match_clock,
  622. intel_clock_t *best_clock)
  623. {
  624. struct drm_device *dev = crtc->dev;
  625. intel_clock_t clock;
  626. int max_n;
  627. bool found;
  628. /* approximately equals target * 0.00585 */
  629. int err_most = (target >> 8) + (target >> 9);
  630. found = false;
  631. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  632. int lvds_reg;
  633. if (HAS_PCH_SPLIT(dev))
  634. lvds_reg = PCH_LVDS;
  635. else
  636. lvds_reg = LVDS;
  637. if (intel_is_dual_link_lvds(dev))
  638. clock.p2 = limit->p2.p2_fast;
  639. else
  640. clock.p2 = limit->p2.p2_slow;
  641. } else {
  642. if (target < limit->p2.dot_limit)
  643. clock.p2 = limit->p2.p2_slow;
  644. else
  645. clock.p2 = limit->p2.p2_fast;
  646. }
  647. memset(best_clock, 0, sizeof(*best_clock));
  648. max_n = limit->n.max;
  649. /* based on hardware requirement, prefer smaller n to precision */
  650. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  651. /* based on hardware requirement, prefere larger m1,m2 */
  652. for (clock.m1 = limit->m1.max;
  653. clock.m1 >= limit->m1.min; clock.m1--) {
  654. for (clock.m2 = limit->m2.max;
  655. clock.m2 >= limit->m2.min; clock.m2--) {
  656. for (clock.p1 = limit->p1.max;
  657. clock.p1 >= limit->p1.min; clock.p1--) {
  658. int this_err;
  659. intel_clock(dev, refclk, &clock);
  660. if (!intel_PLL_is_valid(dev, limit,
  661. &clock))
  662. continue;
  663. if (match_clock &&
  664. clock.p != match_clock->p)
  665. continue;
  666. this_err = abs(clock.dot - target);
  667. if (this_err < err_most) {
  668. *best_clock = clock;
  669. err_most = this_err;
  670. max_n = clock.n;
  671. found = true;
  672. }
  673. }
  674. }
  675. }
  676. }
  677. return found;
  678. }
  679. static bool
  680. intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
  681. int target, int refclk, intel_clock_t *match_clock,
  682. intel_clock_t *best_clock)
  683. {
  684. struct drm_device *dev = crtc->dev;
  685. intel_clock_t clock;
  686. if (target < 200000) {
  687. clock.n = 1;
  688. clock.p1 = 2;
  689. clock.p2 = 10;
  690. clock.m1 = 12;
  691. clock.m2 = 9;
  692. } else {
  693. clock.n = 2;
  694. clock.p1 = 1;
  695. clock.p2 = 10;
  696. clock.m1 = 14;
  697. clock.m2 = 8;
  698. }
  699. intel_clock(dev, refclk, &clock);
  700. memcpy(best_clock, &clock, sizeof(intel_clock_t));
  701. return true;
  702. }
  703. /* DisplayPort has only two frequencies, 162MHz and 270MHz */
  704. static bool
  705. intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
  706. int target, int refclk, intel_clock_t *match_clock,
  707. intel_clock_t *best_clock)
  708. {
  709. intel_clock_t clock;
  710. if (target < 200000) {
  711. clock.p1 = 2;
  712. clock.p2 = 10;
  713. clock.n = 2;
  714. clock.m1 = 23;
  715. clock.m2 = 8;
  716. } else {
  717. clock.p1 = 1;
  718. clock.p2 = 10;
  719. clock.n = 1;
  720. clock.m1 = 14;
  721. clock.m2 = 2;
  722. }
  723. clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
  724. clock.p = (clock.p1 * clock.p2);
  725. clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
  726. clock.vco = 0;
  727. memcpy(best_clock, &clock, sizeof(intel_clock_t));
  728. return true;
  729. }
  730. static bool
  731. intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
  732. int target, int refclk, intel_clock_t *match_clock,
  733. intel_clock_t *best_clock)
  734. {
  735. u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
  736. u32 m, n, fastclk;
  737. u32 updrate, minupdate, fracbits, p;
  738. unsigned long bestppm, ppm, absppm;
  739. int dotclk, flag;
  740. flag = 0;
  741. dotclk = target * 1000;
  742. bestppm = 1000000;
  743. ppm = absppm = 0;
  744. fastclk = dotclk / (2*100);
  745. updrate = 0;
  746. minupdate = 19200;
  747. fracbits = 1;
  748. n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
  749. bestm1 = bestm2 = bestp1 = bestp2 = 0;
  750. /* based on hardware requirement, prefer smaller n to precision */
  751. for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
  752. updrate = refclk / n;
  753. for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
  754. for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
  755. if (p2 > 10)
  756. p2 = p2 - 1;
  757. p = p1 * p2;
  758. /* based on hardware requirement, prefer bigger m1,m2 values */
  759. for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
  760. m2 = (((2*(fastclk * p * n / m1 )) +
  761. refclk) / (2*refclk));
  762. m = m1 * m2;
  763. vco = updrate * m;
  764. if (vco >= limit->vco.min && vco < limit->vco.max) {
  765. ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
  766. absppm = (ppm > 0) ? ppm : (-ppm);
  767. if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
  768. bestppm = 0;
  769. flag = 1;
  770. }
  771. if (absppm < bestppm - 10) {
  772. bestppm = absppm;
  773. flag = 1;
  774. }
  775. if (flag) {
  776. bestn = n;
  777. bestm1 = m1;
  778. bestm2 = m2;
  779. bestp1 = p1;
  780. bestp2 = p2;
  781. flag = 0;
  782. }
  783. }
  784. }
  785. }
  786. }
  787. }
  788. best_clock->n = bestn;
  789. best_clock->m1 = bestm1;
  790. best_clock->m2 = bestm2;
  791. best_clock->p1 = bestp1;
  792. best_clock->p2 = bestp2;
  793. return true;
  794. }
  795. enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  796. enum pipe pipe)
  797. {
  798. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  799. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  800. return intel_crtc->cpu_transcoder;
  801. }
  802. static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
  803. {
  804. struct drm_i915_private *dev_priv = dev->dev_private;
  805. u32 frame, frame_reg = PIPEFRAME(pipe);
  806. frame = I915_READ(frame_reg);
  807. if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
  808. DRM_DEBUG_KMS("vblank wait timed out\n");
  809. }
  810. /**
  811. * intel_wait_for_vblank - wait for vblank on a given pipe
  812. * @dev: drm device
  813. * @pipe: pipe to wait for
  814. *
  815. * Wait for vblank to occur on a given pipe. Needed for various bits of
  816. * mode setting code.
  817. */
  818. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  819. {
  820. struct drm_i915_private *dev_priv = dev->dev_private;
  821. int pipestat_reg = PIPESTAT(pipe);
  822. if (INTEL_INFO(dev)->gen >= 5) {
  823. ironlake_wait_for_vblank(dev, pipe);
  824. return;
  825. }
  826. /* Clear existing vblank status. Note this will clear any other
  827. * sticky status fields as well.
  828. *
  829. * This races with i915_driver_irq_handler() with the result
  830. * that either function could miss a vblank event. Here it is not
  831. * fatal, as we will either wait upon the next vblank interrupt or
  832. * timeout. Generally speaking intel_wait_for_vblank() is only
  833. * called during modeset at which time the GPU should be idle and
  834. * should *not* be performing page flips and thus not waiting on
  835. * vblanks...
  836. * Currently, the result of us stealing a vblank from the irq
  837. * handler is that a single frame will be skipped during swapbuffers.
  838. */
  839. I915_WRITE(pipestat_reg,
  840. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  841. /* Wait for vblank interrupt bit to set */
  842. if (wait_for(I915_READ(pipestat_reg) &
  843. PIPE_VBLANK_INTERRUPT_STATUS,
  844. 50))
  845. DRM_DEBUG_KMS("vblank wait timed out\n");
  846. }
  847. /*
  848. * intel_wait_for_pipe_off - wait for pipe to turn off
  849. * @dev: drm device
  850. * @pipe: pipe to wait for
  851. *
  852. * After disabling a pipe, we can't wait for vblank in the usual way,
  853. * spinning on the vblank interrupt status bit, since we won't actually
  854. * see an interrupt when the pipe is disabled.
  855. *
  856. * On Gen4 and above:
  857. * wait for the pipe register state bit to turn off
  858. *
  859. * Otherwise:
  860. * wait for the display line value to settle (it usually
  861. * ends up stopping at the start of the next frame).
  862. *
  863. */
  864. void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
  865. {
  866. struct drm_i915_private *dev_priv = dev->dev_private;
  867. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  868. pipe);
  869. if (INTEL_INFO(dev)->gen >= 4) {
  870. int reg = PIPECONF(cpu_transcoder);
  871. /* Wait for the Pipe State to go off */
  872. if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
  873. 100))
  874. WARN(1, "pipe_off wait timed out\n");
  875. } else {
  876. u32 last_line, line_mask;
  877. int reg = PIPEDSL(pipe);
  878. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  879. if (IS_GEN2(dev))
  880. line_mask = DSL_LINEMASK_GEN2;
  881. else
  882. line_mask = DSL_LINEMASK_GEN3;
  883. /* Wait for the display line to settle */
  884. do {
  885. last_line = I915_READ(reg) & line_mask;
  886. mdelay(5);
  887. } while (((I915_READ(reg) & line_mask) != last_line) &&
  888. time_after(timeout, jiffies));
  889. if (time_after(jiffies, timeout))
  890. WARN(1, "pipe_off wait timed out\n");
  891. }
  892. }
  893. /*
  894. * ibx_digital_port_connected - is the specified port connected?
  895. * @dev_priv: i915 private structure
  896. * @port: the port to test
  897. *
  898. * Returns true if @port is connected, false otherwise.
  899. */
  900. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  901. struct intel_digital_port *port)
  902. {
  903. u32 bit;
  904. if (HAS_PCH_IBX(dev_priv->dev)) {
  905. switch(port->port) {
  906. case PORT_B:
  907. bit = SDE_PORTB_HOTPLUG;
  908. break;
  909. case PORT_C:
  910. bit = SDE_PORTC_HOTPLUG;
  911. break;
  912. case PORT_D:
  913. bit = SDE_PORTD_HOTPLUG;
  914. break;
  915. default:
  916. return true;
  917. }
  918. } else {
  919. switch(port->port) {
  920. case PORT_B:
  921. bit = SDE_PORTB_HOTPLUG_CPT;
  922. break;
  923. case PORT_C:
  924. bit = SDE_PORTC_HOTPLUG_CPT;
  925. break;
  926. case PORT_D:
  927. bit = SDE_PORTD_HOTPLUG_CPT;
  928. break;
  929. default:
  930. return true;
  931. }
  932. }
  933. return I915_READ(SDEISR) & bit;
  934. }
  935. static const char *state_string(bool enabled)
  936. {
  937. return enabled ? "on" : "off";
  938. }
  939. /* Only for pre-ILK configs */
  940. static void assert_pll(struct drm_i915_private *dev_priv,
  941. enum pipe pipe, bool state)
  942. {
  943. int reg;
  944. u32 val;
  945. bool cur_state;
  946. reg = DPLL(pipe);
  947. val = I915_READ(reg);
  948. cur_state = !!(val & DPLL_VCO_ENABLE);
  949. WARN(cur_state != state,
  950. "PLL state assertion failure (expected %s, current %s)\n",
  951. state_string(state), state_string(cur_state));
  952. }
  953. #define assert_pll_enabled(d, p) assert_pll(d, p, true)
  954. #define assert_pll_disabled(d, p) assert_pll(d, p, false)
  955. /* For ILK+ */
  956. static void assert_pch_pll(struct drm_i915_private *dev_priv,
  957. struct intel_pch_pll *pll,
  958. struct intel_crtc *crtc,
  959. bool state)
  960. {
  961. u32 val;
  962. bool cur_state;
  963. if (HAS_PCH_LPT(dev_priv->dev)) {
  964. DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
  965. return;
  966. }
  967. if (WARN (!pll,
  968. "asserting PCH PLL %s with no PLL\n", state_string(state)))
  969. return;
  970. val = I915_READ(pll->pll_reg);
  971. cur_state = !!(val & DPLL_VCO_ENABLE);
  972. WARN(cur_state != state,
  973. "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
  974. pll->pll_reg, state_string(state), state_string(cur_state), val);
  975. /* Make sure the selected PLL is correctly attached to the transcoder */
  976. if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
  977. u32 pch_dpll;
  978. pch_dpll = I915_READ(PCH_DPLL_SEL);
  979. cur_state = pll->pll_reg == _PCH_DPLL_B;
  980. if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
  981. "PLL[%d] not attached to this transcoder %d: %08x\n",
  982. cur_state, crtc->pipe, pch_dpll)) {
  983. cur_state = !!(val >> (4*crtc->pipe + 3));
  984. WARN(cur_state != state,
  985. "PLL[%d] not %s on this transcoder %d: %08x\n",
  986. pll->pll_reg == _PCH_DPLL_B,
  987. state_string(state),
  988. crtc->pipe,
  989. val);
  990. }
  991. }
  992. }
  993. #define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
  994. #define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
  995. static void assert_fdi_tx(struct drm_i915_private *dev_priv,
  996. enum pipe pipe, bool state)
  997. {
  998. int reg;
  999. u32 val;
  1000. bool cur_state;
  1001. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1002. pipe);
  1003. if (HAS_DDI(dev_priv->dev)) {
  1004. /* DDI does not have a specific FDI_TX register */
  1005. reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  1006. val = I915_READ(reg);
  1007. cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
  1008. } else {
  1009. reg = FDI_TX_CTL(pipe);
  1010. val = I915_READ(reg);
  1011. cur_state = !!(val & FDI_TX_ENABLE);
  1012. }
  1013. WARN(cur_state != state,
  1014. "FDI TX state assertion failure (expected %s, current %s)\n",
  1015. state_string(state), state_string(cur_state));
  1016. }
  1017. #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
  1018. #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
  1019. static void assert_fdi_rx(struct drm_i915_private *dev_priv,
  1020. enum pipe pipe, bool state)
  1021. {
  1022. int reg;
  1023. u32 val;
  1024. bool cur_state;
  1025. reg = FDI_RX_CTL(pipe);
  1026. val = I915_READ(reg);
  1027. cur_state = !!(val & FDI_RX_ENABLE);
  1028. WARN(cur_state != state,
  1029. "FDI RX state assertion failure (expected %s, current %s)\n",
  1030. state_string(state), state_string(cur_state));
  1031. }
  1032. #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
  1033. #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
  1034. static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
  1035. enum pipe pipe)
  1036. {
  1037. int reg;
  1038. u32 val;
  1039. /* ILK FDI PLL is always enabled */
  1040. if (dev_priv->info->gen == 5)
  1041. return;
  1042. /* On Haswell, DDI ports are responsible for the FDI PLL setup */
  1043. if (HAS_DDI(dev_priv->dev))
  1044. return;
  1045. reg = FDI_TX_CTL(pipe);
  1046. val = I915_READ(reg);
  1047. WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
  1048. }
  1049. static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
  1050. enum pipe pipe)
  1051. {
  1052. int reg;
  1053. u32 val;
  1054. reg = FDI_RX_CTL(pipe);
  1055. val = I915_READ(reg);
  1056. WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
  1057. }
  1058. static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  1059. enum pipe pipe)
  1060. {
  1061. int pp_reg, lvds_reg;
  1062. u32 val;
  1063. enum pipe panel_pipe = PIPE_A;
  1064. bool locked = true;
  1065. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  1066. pp_reg = PCH_PP_CONTROL;
  1067. lvds_reg = PCH_LVDS;
  1068. } else {
  1069. pp_reg = PP_CONTROL;
  1070. lvds_reg = LVDS;
  1071. }
  1072. val = I915_READ(pp_reg);
  1073. if (!(val & PANEL_POWER_ON) ||
  1074. ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
  1075. locked = false;
  1076. if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
  1077. panel_pipe = PIPE_B;
  1078. WARN(panel_pipe == pipe && locked,
  1079. "panel assertion failure, pipe %c regs locked\n",
  1080. pipe_name(pipe));
  1081. }
  1082. void assert_pipe(struct drm_i915_private *dev_priv,
  1083. enum pipe pipe, bool state)
  1084. {
  1085. int reg;
  1086. u32 val;
  1087. bool cur_state;
  1088. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1089. pipe);
  1090. /* if we need the pipe A quirk it must be always on */
  1091. if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  1092. state = true;
  1093. reg = PIPECONF(cpu_transcoder);
  1094. val = I915_READ(reg);
  1095. cur_state = !!(val & PIPECONF_ENABLE);
  1096. WARN(cur_state != state,
  1097. "pipe %c assertion failure (expected %s, current %s)\n",
  1098. pipe_name(pipe), state_string(state), state_string(cur_state));
  1099. }
  1100. static void assert_plane(struct drm_i915_private *dev_priv,
  1101. enum plane plane, bool state)
  1102. {
  1103. int reg;
  1104. u32 val;
  1105. bool cur_state;
  1106. reg = DSPCNTR(plane);
  1107. val = I915_READ(reg);
  1108. cur_state = !!(val & DISPLAY_PLANE_ENABLE);
  1109. WARN(cur_state != state,
  1110. "plane %c assertion failure (expected %s, current %s)\n",
  1111. plane_name(plane), state_string(state), state_string(cur_state));
  1112. }
  1113. #define assert_plane_enabled(d, p) assert_plane(d, p, true)
  1114. #define assert_plane_disabled(d, p) assert_plane(d, p, false)
  1115. static void assert_planes_disabled(struct drm_i915_private *dev_priv,
  1116. enum pipe pipe)
  1117. {
  1118. int reg, i;
  1119. u32 val;
  1120. int cur_pipe;
  1121. /* Planes are fixed to pipes on ILK+ */
  1122. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  1123. reg = DSPCNTR(pipe);
  1124. val = I915_READ(reg);
  1125. WARN((val & DISPLAY_PLANE_ENABLE),
  1126. "plane %c assertion failure, should be disabled but not\n",
  1127. plane_name(pipe));
  1128. return;
  1129. }
  1130. /* Need to check both planes against the pipe */
  1131. for (i = 0; i < 2; i++) {
  1132. reg = DSPCNTR(i);
  1133. val = I915_READ(reg);
  1134. cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
  1135. DISPPLANE_SEL_PIPE_SHIFT;
  1136. WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
  1137. "plane %c assertion failure, should be off on pipe %c but is still active\n",
  1138. plane_name(i), pipe_name(pipe));
  1139. }
  1140. }
  1141. static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
  1142. {
  1143. u32 val;
  1144. bool enabled;
  1145. if (HAS_PCH_LPT(dev_priv->dev)) {
  1146. DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
  1147. return;
  1148. }
  1149. val = I915_READ(PCH_DREF_CONTROL);
  1150. enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
  1151. DREF_SUPERSPREAD_SOURCE_MASK));
  1152. WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
  1153. }
  1154. static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
  1155. enum pipe pipe)
  1156. {
  1157. int reg;
  1158. u32 val;
  1159. bool enabled;
  1160. reg = TRANSCONF(pipe);
  1161. val = I915_READ(reg);
  1162. enabled = !!(val & TRANS_ENABLE);
  1163. WARN(enabled,
  1164. "transcoder assertion failed, should be off on pipe %c but is still active\n",
  1165. pipe_name(pipe));
  1166. }
  1167. static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
  1168. enum pipe pipe, u32 port_sel, u32 val)
  1169. {
  1170. if ((val & DP_PORT_EN) == 0)
  1171. return false;
  1172. if (HAS_PCH_CPT(dev_priv->dev)) {
  1173. u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
  1174. u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
  1175. if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
  1176. return false;
  1177. } else {
  1178. if ((val & DP_PIPE_MASK) != (pipe << 30))
  1179. return false;
  1180. }
  1181. return true;
  1182. }
  1183. static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
  1184. enum pipe pipe, u32 val)
  1185. {
  1186. if ((val & PORT_ENABLE) == 0)
  1187. return false;
  1188. if (HAS_PCH_CPT(dev_priv->dev)) {
  1189. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1190. return false;
  1191. } else {
  1192. if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
  1193. return false;
  1194. }
  1195. return true;
  1196. }
  1197. static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
  1198. enum pipe pipe, u32 val)
  1199. {
  1200. if ((val & LVDS_PORT_EN) == 0)
  1201. return false;
  1202. if (HAS_PCH_CPT(dev_priv->dev)) {
  1203. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1204. return false;
  1205. } else {
  1206. if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
  1207. return false;
  1208. }
  1209. return true;
  1210. }
  1211. static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
  1212. enum pipe pipe, u32 val)
  1213. {
  1214. if ((val & ADPA_DAC_ENABLE) == 0)
  1215. return false;
  1216. if (HAS_PCH_CPT(dev_priv->dev)) {
  1217. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1218. return false;
  1219. } else {
  1220. if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
  1221. return false;
  1222. }
  1223. return true;
  1224. }
  1225. static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
  1226. enum pipe pipe, int reg, u32 port_sel)
  1227. {
  1228. u32 val = I915_READ(reg);
  1229. WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
  1230. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  1231. reg, pipe_name(pipe));
  1232. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
  1233. && (val & DP_PIPEB_SELECT),
  1234. "IBX PCH dp port still using transcoder B\n");
  1235. }
  1236. static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
  1237. enum pipe pipe, int reg)
  1238. {
  1239. u32 val = I915_READ(reg);
  1240. WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
  1241. "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
  1242. reg, pipe_name(pipe));
  1243. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
  1244. && (val & SDVO_PIPE_B_SELECT),
  1245. "IBX PCH hdmi port still using transcoder B\n");
  1246. }
  1247. static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
  1248. enum pipe pipe)
  1249. {
  1250. int reg;
  1251. u32 val;
  1252. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  1253. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  1254. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  1255. reg = PCH_ADPA;
  1256. val = I915_READ(reg);
  1257. WARN(adpa_pipe_enabled(dev_priv, pipe, val),
  1258. "PCH VGA enabled on transcoder %c, should be disabled\n",
  1259. pipe_name(pipe));
  1260. reg = PCH_LVDS;
  1261. val = I915_READ(reg);
  1262. WARN(lvds_pipe_enabled(dev_priv, pipe, val),
  1263. "PCH LVDS enabled on transcoder %c, should be disabled\n",
  1264. pipe_name(pipe));
  1265. assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
  1266. assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
  1267. assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
  1268. }
  1269. /**
  1270. * intel_enable_pll - enable a PLL
  1271. * @dev_priv: i915 private structure
  1272. * @pipe: pipe PLL to enable
  1273. *
  1274. * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
  1275. * make sure the PLL reg is writable first though, since the panel write
  1276. * protect mechanism may be enabled.
  1277. *
  1278. * Note! This is for pre-ILK only.
  1279. *
  1280. * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
  1281. */
  1282. static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1283. {
  1284. int reg;
  1285. u32 val;
  1286. /* No really, not for ILK+ */
  1287. BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
  1288. /* PLL is protected by panel, make sure we can write it */
  1289. if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
  1290. assert_panel_unlocked(dev_priv, pipe);
  1291. reg = DPLL(pipe);
  1292. val = I915_READ(reg);
  1293. val |= DPLL_VCO_ENABLE;
  1294. /* We do this three times for luck */
  1295. I915_WRITE(reg, val);
  1296. POSTING_READ(reg);
  1297. udelay(150); /* wait for warmup */
  1298. I915_WRITE(reg, val);
  1299. POSTING_READ(reg);
  1300. udelay(150); /* wait for warmup */
  1301. I915_WRITE(reg, val);
  1302. POSTING_READ(reg);
  1303. udelay(150); /* wait for warmup */
  1304. }
  1305. /**
  1306. * intel_disable_pll - disable a PLL
  1307. * @dev_priv: i915 private structure
  1308. * @pipe: pipe PLL to disable
  1309. *
  1310. * Disable the PLL for @pipe, making sure the pipe is off first.
  1311. *
  1312. * Note! This is for pre-ILK only.
  1313. */
  1314. static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1315. {
  1316. int reg;
  1317. u32 val;
  1318. /* Don't disable pipe A or pipe A PLLs if needed */
  1319. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1320. return;
  1321. /* Make sure the pipe isn't still relying on us */
  1322. assert_pipe_disabled(dev_priv, pipe);
  1323. reg = DPLL(pipe);
  1324. val = I915_READ(reg);
  1325. val &= ~DPLL_VCO_ENABLE;
  1326. I915_WRITE(reg, val);
  1327. POSTING_READ(reg);
  1328. }
  1329. /* SBI access */
  1330. static void
  1331. intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
  1332. enum intel_sbi_destination destination)
  1333. {
  1334. u32 tmp;
  1335. WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
  1336. if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
  1337. 100)) {
  1338. DRM_ERROR("timeout waiting for SBI to become ready\n");
  1339. return;
  1340. }
  1341. I915_WRITE(SBI_ADDR, (reg << 16));
  1342. I915_WRITE(SBI_DATA, value);
  1343. if (destination == SBI_ICLK)
  1344. tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
  1345. else
  1346. tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
  1347. I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
  1348. if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
  1349. 100)) {
  1350. DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
  1351. return;
  1352. }
  1353. }
  1354. static u32
  1355. intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
  1356. enum intel_sbi_destination destination)
  1357. {
  1358. u32 value = 0;
  1359. WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
  1360. if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
  1361. 100)) {
  1362. DRM_ERROR("timeout waiting for SBI to become ready\n");
  1363. return 0;
  1364. }
  1365. I915_WRITE(SBI_ADDR, (reg << 16));
  1366. if (destination == SBI_ICLK)
  1367. value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
  1368. else
  1369. value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
  1370. I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
  1371. if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
  1372. 100)) {
  1373. DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
  1374. return 0;
  1375. }
  1376. return I915_READ(SBI_DATA);
  1377. }
  1378. /**
  1379. * ironlake_enable_pch_pll - enable PCH PLL
  1380. * @dev_priv: i915 private structure
  1381. * @pipe: pipe PLL to enable
  1382. *
  1383. * The PCH PLL needs to be enabled before the PCH transcoder, since it
  1384. * drives the transcoder clock.
  1385. */
  1386. static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
  1387. {
  1388. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  1389. struct intel_pch_pll *pll;
  1390. int reg;
  1391. u32 val;
  1392. /* PCH PLLs only available on ILK, SNB and IVB */
  1393. BUG_ON(dev_priv->info->gen < 5);
  1394. pll = intel_crtc->pch_pll;
  1395. if (pll == NULL)
  1396. return;
  1397. if (WARN_ON(pll->refcount == 0))
  1398. return;
  1399. DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
  1400. pll->pll_reg, pll->active, pll->on,
  1401. intel_crtc->base.base.id);
  1402. /* PCH refclock must be enabled first */
  1403. assert_pch_refclk_enabled(dev_priv);
  1404. if (pll->active++ && pll->on) {
  1405. assert_pch_pll_enabled(dev_priv, pll, NULL);
  1406. return;
  1407. }
  1408. DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
  1409. reg = pll->pll_reg;
  1410. val = I915_READ(reg);
  1411. val |= DPLL_VCO_ENABLE;
  1412. I915_WRITE(reg, val);
  1413. POSTING_READ(reg);
  1414. udelay(200);
  1415. pll->on = true;
  1416. }
  1417. static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
  1418. {
  1419. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  1420. struct intel_pch_pll *pll = intel_crtc->pch_pll;
  1421. int reg;
  1422. u32 val;
  1423. /* PCH only available on ILK+ */
  1424. BUG_ON(dev_priv->info->gen < 5);
  1425. if (pll == NULL)
  1426. return;
  1427. if (WARN_ON(pll->refcount == 0))
  1428. return;
  1429. DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
  1430. pll->pll_reg, pll->active, pll->on,
  1431. intel_crtc->base.base.id);
  1432. if (WARN_ON(pll->active == 0)) {
  1433. assert_pch_pll_disabled(dev_priv, pll, NULL);
  1434. return;
  1435. }
  1436. if (--pll->active) {
  1437. assert_pch_pll_enabled(dev_priv, pll, NULL);
  1438. return;
  1439. }
  1440. DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
  1441. /* Make sure transcoder isn't still depending on us */
  1442. assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
  1443. reg = pll->pll_reg;
  1444. val = I915_READ(reg);
  1445. val &= ~DPLL_VCO_ENABLE;
  1446. I915_WRITE(reg, val);
  1447. POSTING_READ(reg);
  1448. udelay(200);
  1449. pll->on = false;
  1450. }
  1451. static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1452. enum pipe pipe)
  1453. {
  1454. struct drm_device *dev = dev_priv->dev;
  1455. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1456. uint32_t reg, val, pipeconf_val;
  1457. /* PCH only available on ILK+ */
  1458. BUG_ON(dev_priv->info->gen < 5);
  1459. /* Make sure PCH DPLL is enabled */
  1460. assert_pch_pll_enabled(dev_priv,
  1461. to_intel_crtc(crtc)->pch_pll,
  1462. to_intel_crtc(crtc));
  1463. /* FDI must be feeding us bits for PCH ports */
  1464. assert_fdi_tx_enabled(dev_priv, pipe);
  1465. assert_fdi_rx_enabled(dev_priv, pipe);
  1466. if (HAS_PCH_CPT(dev)) {
  1467. /* Workaround: Set the timing override bit before enabling the
  1468. * pch transcoder. */
  1469. reg = TRANS_CHICKEN2(pipe);
  1470. val = I915_READ(reg);
  1471. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1472. I915_WRITE(reg, val);
  1473. }
  1474. reg = TRANSCONF(pipe);
  1475. val = I915_READ(reg);
  1476. pipeconf_val = I915_READ(PIPECONF(pipe));
  1477. if (HAS_PCH_IBX(dev_priv->dev)) {
  1478. /*
  1479. * make the BPC in transcoder be consistent with
  1480. * that in pipeconf reg.
  1481. */
  1482. val &= ~PIPECONF_BPC_MASK;
  1483. val |= pipeconf_val & PIPECONF_BPC_MASK;
  1484. }
  1485. val &= ~TRANS_INTERLACE_MASK;
  1486. if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
  1487. if (HAS_PCH_IBX(dev_priv->dev) &&
  1488. intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
  1489. val |= TRANS_LEGACY_INTERLACED_ILK;
  1490. else
  1491. val |= TRANS_INTERLACED;
  1492. else
  1493. val |= TRANS_PROGRESSIVE;
  1494. I915_WRITE(reg, val | TRANS_ENABLE);
  1495. if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
  1496. DRM_ERROR("failed to enable transcoder %d\n", pipe);
  1497. }
  1498. static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1499. enum transcoder cpu_transcoder)
  1500. {
  1501. u32 val, pipeconf_val;
  1502. /* PCH only available on ILK+ */
  1503. BUG_ON(dev_priv->info->gen < 5);
  1504. /* FDI must be feeding us bits for PCH ports */
  1505. assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
  1506. assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
  1507. /* Workaround: set timing override bit. */
  1508. val = I915_READ(_TRANSA_CHICKEN2);
  1509. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1510. I915_WRITE(_TRANSA_CHICKEN2, val);
  1511. val = TRANS_ENABLE;
  1512. pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
  1513. if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
  1514. PIPECONF_INTERLACED_ILK)
  1515. val |= TRANS_INTERLACED;
  1516. else
  1517. val |= TRANS_PROGRESSIVE;
  1518. I915_WRITE(TRANSCONF(TRANSCODER_A), val);
  1519. if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
  1520. DRM_ERROR("Failed to enable PCH transcoder\n");
  1521. }
  1522. static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
  1523. enum pipe pipe)
  1524. {
  1525. struct drm_device *dev = dev_priv->dev;
  1526. uint32_t reg, val;
  1527. /* FDI relies on the transcoder */
  1528. assert_fdi_tx_disabled(dev_priv, pipe);
  1529. assert_fdi_rx_disabled(dev_priv, pipe);
  1530. /* Ports must be off as well */
  1531. assert_pch_ports_disabled(dev_priv, pipe);
  1532. reg = TRANSCONF(pipe);
  1533. val = I915_READ(reg);
  1534. val &= ~TRANS_ENABLE;
  1535. I915_WRITE(reg, val);
  1536. /* wait for PCH transcoder off, transcoder state */
  1537. if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
  1538. DRM_ERROR("failed to disable transcoder %d\n", pipe);
  1539. if (!HAS_PCH_IBX(dev)) {
  1540. /* Workaround: Clear the timing override chicken bit again. */
  1541. reg = TRANS_CHICKEN2(pipe);
  1542. val = I915_READ(reg);
  1543. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1544. I915_WRITE(reg, val);
  1545. }
  1546. }
  1547. static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
  1548. {
  1549. u32 val;
  1550. val = I915_READ(_TRANSACONF);
  1551. val &= ~TRANS_ENABLE;
  1552. I915_WRITE(_TRANSACONF, val);
  1553. /* wait for PCH transcoder off, transcoder state */
  1554. if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
  1555. DRM_ERROR("Failed to disable PCH transcoder\n");
  1556. /* Workaround: clear timing override bit. */
  1557. val = I915_READ(_TRANSA_CHICKEN2);
  1558. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1559. I915_WRITE(_TRANSA_CHICKEN2, val);
  1560. }
  1561. /**
  1562. * intel_enable_pipe - enable a pipe, asserting requirements
  1563. * @dev_priv: i915 private structure
  1564. * @pipe: pipe to enable
  1565. * @pch_port: on ILK+, is this pipe driving a PCH port or not
  1566. *
  1567. * Enable @pipe, making sure that various hardware specific requirements
  1568. * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
  1569. *
  1570. * @pipe should be %PIPE_A or %PIPE_B.
  1571. *
  1572. * Will wait until the pipe is actually running (i.e. first vblank) before
  1573. * returning.
  1574. */
  1575. static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  1576. bool pch_port)
  1577. {
  1578. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1579. pipe);
  1580. enum pipe pch_transcoder;
  1581. int reg;
  1582. u32 val;
  1583. if (HAS_PCH_LPT(dev_priv->dev))
  1584. pch_transcoder = TRANSCODER_A;
  1585. else
  1586. pch_transcoder = pipe;
  1587. /*
  1588. * A pipe without a PLL won't actually be able to drive bits from
  1589. * a plane. On ILK+ the pipe PLLs are integrated, so we don't
  1590. * need the check.
  1591. */
  1592. if (!HAS_PCH_SPLIT(dev_priv->dev))
  1593. assert_pll_enabled(dev_priv, pipe);
  1594. else {
  1595. if (pch_port) {
  1596. /* if driving the PCH, we need FDI enabled */
  1597. assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
  1598. assert_fdi_tx_pll_enabled(dev_priv,
  1599. (enum pipe) cpu_transcoder);
  1600. }
  1601. /* FIXME: assert CPU port conditions for SNB+ */
  1602. }
  1603. reg = PIPECONF(cpu_transcoder);
  1604. val = I915_READ(reg);
  1605. if (val & PIPECONF_ENABLE)
  1606. return;
  1607. I915_WRITE(reg, val | PIPECONF_ENABLE);
  1608. intel_wait_for_vblank(dev_priv->dev, pipe);
  1609. }
  1610. /**
  1611. * intel_disable_pipe - disable a pipe, asserting requirements
  1612. * @dev_priv: i915 private structure
  1613. * @pipe: pipe to disable
  1614. *
  1615. * Disable @pipe, making sure that various hardware specific requirements
  1616. * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
  1617. *
  1618. * @pipe should be %PIPE_A or %PIPE_B.
  1619. *
  1620. * Will wait until the pipe has shut down before returning.
  1621. */
  1622. static void intel_disable_pipe(struct drm_i915_private *dev_priv,
  1623. enum pipe pipe)
  1624. {
  1625. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1626. pipe);
  1627. int reg;
  1628. u32 val;
  1629. /*
  1630. * Make sure planes won't keep trying to pump pixels to us,
  1631. * or we might hang the display.
  1632. */
  1633. assert_planes_disabled(dev_priv, pipe);
  1634. /* Don't disable pipe A or pipe A PLLs if needed */
  1635. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1636. return;
  1637. reg = PIPECONF(cpu_transcoder);
  1638. val = I915_READ(reg);
  1639. if ((val & PIPECONF_ENABLE) == 0)
  1640. return;
  1641. I915_WRITE(reg, val & ~PIPECONF_ENABLE);
  1642. intel_wait_for_pipe_off(dev_priv->dev, pipe);
  1643. }
  1644. /*
  1645. * Plane regs are double buffered, going from enabled->disabled needs a
  1646. * trigger in order to latch. The display address reg provides this.
  1647. */
  1648. void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  1649. enum plane plane)
  1650. {
  1651. if (dev_priv->info->gen >= 4)
  1652. I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
  1653. else
  1654. I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
  1655. }
  1656. /**
  1657. * intel_enable_plane - enable a display plane on a given pipe
  1658. * @dev_priv: i915 private structure
  1659. * @plane: plane to enable
  1660. * @pipe: pipe being fed
  1661. *
  1662. * Enable @plane on @pipe, making sure that @pipe is running first.
  1663. */
  1664. static void intel_enable_plane(struct drm_i915_private *dev_priv,
  1665. enum plane plane, enum pipe pipe)
  1666. {
  1667. int reg;
  1668. u32 val;
  1669. /* If the pipe isn't enabled, we can't pump pixels and may hang */
  1670. assert_pipe_enabled(dev_priv, pipe);
  1671. reg = DSPCNTR(plane);
  1672. val = I915_READ(reg);
  1673. if (val & DISPLAY_PLANE_ENABLE)
  1674. return;
  1675. I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
  1676. intel_flush_display_plane(dev_priv, plane);
  1677. intel_wait_for_vblank(dev_priv->dev, pipe);
  1678. }
  1679. /**
  1680. * intel_disable_plane - disable a display plane
  1681. * @dev_priv: i915 private structure
  1682. * @plane: plane to disable
  1683. * @pipe: pipe consuming the data
  1684. *
  1685. * Disable @plane; should be an independent operation.
  1686. */
  1687. static void intel_disable_plane(struct drm_i915_private *dev_priv,
  1688. enum plane plane, enum pipe pipe)
  1689. {
  1690. int reg;
  1691. u32 val;
  1692. reg = DSPCNTR(plane);
  1693. val = I915_READ(reg);
  1694. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  1695. return;
  1696. I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
  1697. intel_flush_display_plane(dev_priv, plane);
  1698. intel_wait_for_vblank(dev_priv->dev, pipe);
  1699. }
  1700. int
  1701. intel_pin_and_fence_fb_obj(struct drm_device *dev,
  1702. struct drm_i915_gem_object *obj,
  1703. struct intel_ring_buffer *pipelined)
  1704. {
  1705. struct drm_i915_private *dev_priv = dev->dev_private;
  1706. u32 alignment;
  1707. int ret;
  1708. switch (obj->tiling_mode) {
  1709. case I915_TILING_NONE:
  1710. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1711. alignment = 128 * 1024;
  1712. else if (INTEL_INFO(dev)->gen >= 4)
  1713. alignment = 4 * 1024;
  1714. else
  1715. alignment = 64 * 1024;
  1716. break;
  1717. case I915_TILING_X:
  1718. /* pin() will align the object as required by fence */
  1719. alignment = 0;
  1720. break;
  1721. case I915_TILING_Y:
  1722. /* FIXME: Is this true? */
  1723. DRM_ERROR("Y tiled not allowed for scan out buffers\n");
  1724. return -EINVAL;
  1725. default:
  1726. BUG();
  1727. }
  1728. dev_priv->mm.interruptible = false;
  1729. ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
  1730. if (ret)
  1731. goto err_interruptible;
  1732. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1733. * fence, whereas 965+ only requires a fence if using
  1734. * framebuffer compression. For simplicity, we always install
  1735. * a fence as the cost is not that onerous.
  1736. */
  1737. ret = i915_gem_object_get_fence(obj);
  1738. if (ret)
  1739. goto err_unpin;
  1740. i915_gem_object_pin_fence(obj);
  1741. dev_priv->mm.interruptible = true;
  1742. return 0;
  1743. err_unpin:
  1744. i915_gem_object_unpin(obj);
  1745. err_interruptible:
  1746. dev_priv->mm.interruptible = true;
  1747. return ret;
  1748. }
  1749. void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
  1750. {
  1751. i915_gem_object_unpin_fence(obj);
  1752. i915_gem_object_unpin(obj);
  1753. }
  1754. /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
  1755. * is assumed to be a power-of-two. */
  1756. unsigned long intel_gen4_compute_offset_xtiled(int *x, int *y,
  1757. unsigned int bpp,
  1758. unsigned int pitch)
  1759. {
  1760. int tile_rows, tiles;
  1761. tile_rows = *y / 8;
  1762. *y %= 8;
  1763. tiles = *x / (512/bpp);
  1764. *x %= 512/bpp;
  1765. return tile_rows * pitch * 8 + tiles * 4096;
  1766. }
  1767. static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1768. int x, int y)
  1769. {
  1770. struct drm_device *dev = crtc->dev;
  1771. struct drm_i915_private *dev_priv = dev->dev_private;
  1772. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1773. struct intel_framebuffer *intel_fb;
  1774. struct drm_i915_gem_object *obj;
  1775. int plane = intel_crtc->plane;
  1776. unsigned long linear_offset;
  1777. u32 dspcntr;
  1778. u32 reg;
  1779. switch (plane) {
  1780. case 0:
  1781. case 1:
  1782. break;
  1783. default:
  1784. DRM_ERROR("Can't update plane %d in SAREA\n", plane);
  1785. return -EINVAL;
  1786. }
  1787. intel_fb = to_intel_framebuffer(fb);
  1788. obj = intel_fb->obj;
  1789. reg = DSPCNTR(plane);
  1790. dspcntr = I915_READ(reg);
  1791. /* Mask out pixel format bits in case we change it */
  1792. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1793. switch (fb->pixel_format) {
  1794. case DRM_FORMAT_C8:
  1795. dspcntr |= DISPPLANE_8BPP;
  1796. break;
  1797. case DRM_FORMAT_XRGB1555:
  1798. case DRM_FORMAT_ARGB1555:
  1799. dspcntr |= DISPPLANE_BGRX555;
  1800. break;
  1801. case DRM_FORMAT_RGB565:
  1802. dspcntr |= DISPPLANE_BGRX565;
  1803. break;
  1804. case DRM_FORMAT_XRGB8888:
  1805. case DRM_FORMAT_ARGB8888:
  1806. dspcntr |= DISPPLANE_BGRX888;
  1807. break;
  1808. case DRM_FORMAT_XBGR8888:
  1809. case DRM_FORMAT_ABGR8888:
  1810. dspcntr |= DISPPLANE_RGBX888;
  1811. break;
  1812. case DRM_FORMAT_XRGB2101010:
  1813. case DRM_FORMAT_ARGB2101010:
  1814. dspcntr |= DISPPLANE_BGRX101010;
  1815. break;
  1816. case DRM_FORMAT_XBGR2101010:
  1817. case DRM_FORMAT_ABGR2101010:
  1818. dspcntr |= DISPPLANE_RGBX101010;
  1819. break;
  1820. default:
  1821. DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
  1822. return -EINVAL;
  1823. }
  1824. if (INTEL_INFO(dev)->gen >= 4) {
  1825. if (obj->tiling_mode != I915_TILING_NONE)
  1826. dspcntr |= DISPPLANE_TILED;
  1827. else
  1828. dspcntr &= ~DISPPLANE_TILED;
  1829. }
  1830. I915_WRITE(reg, dspcntr);
  1831. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1832. if (INTEL_INFO(dev)->gen >= 4) {
  1833. intel_crtc->dspaddr_offset =
  1834. intel_gen4_compute_offset_xtiled(&x, &y,
  1835. fb->bits_per_pixel / 8,
  1836. fb->pitches[0]);
  1837. linear_offset -= intel_crtc->dspaddr_offset;
  1838. } else {
  1839. intel_crtc->dspaddr_offset = linear_offset;
  1840. }
  1841. DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
  1842. obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
  1843. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1844. if (INTEL_INFO(dev)->gen >= 4) {
  1845. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1846. obj->gtt_offset + intel_crtc->dspaddr_offset);
  1847. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1848. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1849. } else
  1850. I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
  1851. POSTING_READ(reg);
  1852. return 0;
  1853. }
  1854. static int ironlake_update_plane(struct drm_crtc *crtc,
  1855. struct drm_framebuffer *fb, int x, int y)
  1856. {
  1857. struct drm_device *dev = crtc->dev;
  1858. struct drm_i915_private *dev_priv = dev->dev_private;
  1859. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1860. struct intel_framebuffer *intel_fb;
  1861. struct drm_i915_gem_object *obj;
  1862. int plane = intel_crtc->plane;
  1863. unsigned long linear_offset;
  1864. u32 dspcntr;
  1865. u32 reg;
  1866. switch (plane) {
  1867. case 0:
  1868. case 1:
  1869. case 2:
  1870. break;
  1871. default:
  1872. DRM_ERROR("Can't update plane %d in SAREA\n", plane);
  1873. return -EINVAL;
  1874. }
  1875. intel_fb = to_intel_framebuffer(fb);
  1876. obj = intel_fb->obj;
  1877. reg = DSPCNTR(plane);
  1878. dspcntr = I915_READ(reg);
  1879. /* Mask out pixel format bits in case we change it */
  1880. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1881. switch (fb->pixel_format) {
  1882. case DRM_FORMAT_C8:
  1883. dspcntr |= DISPPLANE_8BPP;
  1884. break;
  1885. case DRM_FORMAT_RGB565:
  1886. dspcntr |= DISPPLANE_BGRX565;
  1887. break;
  1888. case DRM_FORMAT_XRGB8888:
  1889. case DRM_FORMAT_ARGB8888:
  1890. dspcntr |= DISPPLANE_BGRX888;
  1891. break;
  1892. case DRM_FORMAT_XBGR8888:
  1893. case DRM_FORMAT_ABGR8888:
  1894. dspcntr |= DISPPLANE_RGBX888;
  1895. break;
  1896. case DRM_FORMAT_XRGB2101010:
  1897. case DRM_FORMAT_ARGB2101010:
  1898. dspcntr |= DISPPLANE_BGRX101010;
  1899. break;
  1900. case DRM_FORMAT_XBGR2101010:
  1901. case DRM_FORMAT_ABGR2101010:
  1902. dspcntr |= DISPPLANE_RGBX101010;
  1903. break;
  1904. default:
  1905. DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
  1906. return -EINVAL;
  1907. }
  1908. if (obj->tiling_mode != I915_TILING_NONE)
  1909. dspcntr |= DISPPLANE_TILED;
  1910. else
  1911. dspcntr &= ~DISPPLANE_TILED;
  1912. /* must disable */
  1913. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1914. I915_WRITE(reg, dspcntr);
  1915. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1916. intel_crtc->dspaddr_offset =
  1917. intel_gen4_compute_offset_xtiled(&x, &y,
  1918. fb->bits_per_pixel / 8,
  1919. fb->pitches[0]);
  1920. linear_offset -= intel_crtc->dspaddr_offset;
  1921. DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
  1922. obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
  1923. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1924. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1925. obj->gtt_offset + intel_crtc->dspaddr_offset);
  1926. if (IS_HASWELL(dev)) {
  1927. I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
  1928. } else {
  1929. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1930. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1931. }
  1932. POSTING_READ(reg);
  1933. return 0;
  1934. }
  1935. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1936. static int
  1937. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1938. int x, int y, enum mode_set_atomic state)
  1939. {
  1940. struct drm_device *dev = crtc->dev;
  1941. struct drm_i915_private *dev_priv = dev->dev_private;
  1942. if (dev_priv->display.disable_fbc)
  1943. dev_priv->display.disable_fbc(dev);
  1944. intel_increase_pllclock(crtc);
  1945. return dev_priv->display.update_plane(crtc, fb, x, y);
  1946. }
  1947. static int
  1948. intel_finish_fb(struct drm_framebuffer *old_fb)
  1949. {
  1950. struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
  1951. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1952. bool was_interruptible = dev_priv->mm.interruptible;
  1953. int ret;
  1954. WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
  1955. wait_event(dev_priv->pending_flip_queue,
  1956. atomic_read(&dev_priv->mm.wedged) ||
  1957. atomic_read(&obj->pending_flip) == 0);
  1958. /* Big Hammer, we also need to ensure that any pending
  1959. * MI_WAIT_FOR_EVENT inside a user batch buffer on the
  1960. * current scanout is retired before unpinning the old
  1961. * framebuffer.
  1962. *
  1963. * This should only fail upon a hung GPU, in which case we
  1964. * can safely continue.
  1965. */
  1966. dev_priv->mm.interruptible = false;
  1967. ret = i915_gem_object_finish_gpu(obj);
  1968. dev_priv->mm.interruptible = was_interruptible;
  1969. return ret;
  1970. }
  1971. static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
  1972. {
  1973. struct drm_device *dev = crtc->dev;
  1974. struct drm_i915_master_private *master_priv;
  1975. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1976. if (!dev->primary->master)
  1977. return;
  1978. master_priv = dev->primary->master->driver_priv;
  1979. if (!master_priv->sarea_priv)
  1980. return;
  1981. switch (intel_crtc->pipe) {
  1982. case 0:
  1983. master_priv->sarea_priv->pipeA_x = x;
  1984. master_priv->sarea_priv->pipeA_y = y;
  1985. break;
  1986. case 1:
  1987. master_priv->sarea_priv->pipeB_x = x;
  1988. master_priv->sarea_priv->pipeB_y = y;
  1989. break;
  1990. default:
  1991. break;
  1992. }
  1993. }
  1994. static int
  1995. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1996. struct drm_framebuffer *fb)
  1997. {
  1998. struct drm_device *dev = crtc->dev;
  1999. struct drm_i915_private *dev_priv = dev->dev_private;
  2000. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2001. struct drm_framebuffer *old_fb;
  2002. int ret;
  2003. /* no fb bound */
  2004. if (!fb) {
  2005. DRM_ERROR("No FB bound\n");
  2006. return 0;
  2007. }
  2008. if(intel_crtc->plane > dev_priv->num_pipe) {
  2009. DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
  2010. intel_crtc->plane,
  2011. dev_priv->num_pipe);
  2012. return -EINVAL;
  2013. }
  2014. mutex_lock(&dev->struct_mutex);
  2015. ret = intel_pin_and_fence_fb_obj(dev,
  2016. to_intel_framebuffer(fb)->obj,
  2017. NULL);
  2018. if (ret != 0) {
  2019. mutex_unlock(&dev->struct_mutex);
  2020. DRM_ERROR("pin & fence failed\n");
  2021. return ret;
  2022. }
  2023. if (crtc->fb)
  2024. intel_finish_fb(crtc->fb);
  2025. ret = dev_priv->display.update_plane(crtc, fb, x, y);
  2026. if (ret) {
  2027. intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
  2028. mutex_unlock(&dev->struct_mutex);
  2029. DRM_ERROR("failed to update base address\n");
  2030. return ret;
  2031. }
  2032. old_fb = crtc->fb;
  2033. crtc->fb = fb;
  2034. crtc->x = x;
  2035. crtc->y = y;
  2036. if (old_fb) {
  2037. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2038. intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
  2039. }
  2040. intel_update_fbc(dev);
  2041. mutex_unlock(&dev->struct_mutex);
  2042. intel_crtc_update_sarea_pos(crtc, x, y);
  2043. return 0;
  2044. }
  2045. static void intel_fdi_normal_train(struct drm_crtc *crtc)
  2046. {
  2047. struct drm_device *dev = crtc->dev;
  2048. struct drm_i915_private *dev_priv = dev->dev_private;
  2049. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2050. int pipe = intel_crtc->pipe;
  2051. u32 reg, temp;
  2052. /* enable normal train */
  2053. reg = FDI_TX_CTL(pipe);
  2054. temp = I915_READ(reg);
  2055. if (IS_IVYBRIDGE(dev)) {
  2056. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2057. temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
  2058. } else {
  2059. temp &= ~FDI_LINK_TRAIN_NONE;
  2060. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  2061. }
  2062. I915_WRITE(reg, temp);
  2063. reg = FDI_RX_CTL(pipe);
  2064. temp = I915_READ(reg);
  2065. if (HAS_PCH_CPT(dev)) {
  2066. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2067. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  2068. } else {
  2069. temp &= ~FDI_LINK_TRAIN_NONE;
  2070. temp |= FDI_LINK_TRAIN_NONE;
  2071. }
  2072. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  2073. /* wait one idle pattern time */
  2074. POSTING_READ(reg);
  2075. udelay(1000);
  2076. /* IVB wants error correction enabled */
  2077. if (IS_IVYBRIDGE(dev))
  2078. I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
  2079. FDI_FE_ERRC_ENABLE);
  2080. }
  2081. static void ivb_modeset_global_resources(struct drm_device *dev)
  2082. {
  2083. struct drm_i915_private *dev_priv = dev->dev_private;
  2084. struct intel_crtc *pipe_B_crtc =
  2085. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  2086. struct intel_crtc *pipe_C_crtc =
  2087. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
  2088. uint32_t temp;
  2089. /* When everything is off disable fdi C so that we could enable fdi B
  2090. * with all lanes. XXX: This misses the case where a pipe is not using
  2091. * any pch resources and so doesn't need any fdi lanes. */
  2092. if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
  2093. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  2094. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  2095. temp = I915_READ(SOUTH_CHICKEN1);
  2096. temp &= ~FDI_BC_BIFURCATION_SELECT;
  2097. DRM_DEBUG_KMS("disabling fdi C rx\n");
  2098. I915_WRITE(SOUTH_CHICKEN1, temp);
  2099. }
  2100. }
  2101. /* The FDI link training functions for ILK/Ibexpeak. */
  2102. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  2103. {
  2104. struct drm_device *dev = crtc->dev;
  2105. struct drm_i915_private *dev_priv = dev->dev_private;
  2106. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2107. int pipe = intel_crtc->pipe;
  2108. int plane = intel_crtc->plane;
  2109. u32 reg, temp, tries;
  2110. /* FDI needs bits from pipe & plane first */
  2111. assert_pipe_enabled(dev_priv, pipe);
  2112. assert_plane_enabled(dev_priv, plane);
  2113. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2114. for train result */
  2115. reg = FDI_RX_IMR(pipe);
  2116. temp = I915_READ(reg);
  2117. temp &= ~FDI_RX_SYMBOL_LOCK;
  2118. temp &= ~FDI_RX_BIT_LOCK;
  2119. I915_WRITE(reg, temp);
  2120. I915_READ(reg);
  2121. udelay(150);
  2122. /* enable CPU FDI TX and PCH FDI RX */
  2123. reg = FDI_TX_CTL(pipe);
  2124. temp = I915_READ(reg);
  2125. temp &= ~(7 << 19);
  2126. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  2127. temp &= ~FDI_LINK_TRAIN_NONE;
  2128. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2129. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2130. reg = FDI_RX_CTL(pipe);
  2131. temp = I915_READ(reg);
  2132. temp &= ~FDI_LINK_TRAIN_NONE;
  2133. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2134. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2135. POSTING_READ(reg);
  2136. udelay(150);
  2137. /* Ironlake workaround, enable clock pointer after FDI enable*/
  2138. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2139. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
  2140. FDI_RX_PHASE_SYNC_POINTER_EN);
  2141. reg = FDI_RX_IIR(pipe);
  2142. for (tries = 0; tries < 5; tries++) {
  2143. temp = I915_READ(reg);
  2144. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2145. if ((temp & FDI_RX_BIT_LOCK)) {
  2146. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2147. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2148. break;
  2149. }
  2150. }
  2151. if (tries == 5)
  2152. DRM_ERROR("FDI train 1 fail!\n");
  2153. /* Train 2 */
  2154. reg = FDI_TX_CTL(pipe);
  2155. temp = I915_READ(reg);
  2156. temp &= ~FDI_LINK_TRAIN_NONE;
  2157. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2158. I915_WRITE(reg, temp);
  2159. reg = FDI_RX_CTL(pipe);
  2160. temp = I915_READ(reg);
  2161. temp &= ~FDI_LINK_TRAIN_NONE;
  2162. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2163. I915_WRITE(reg, temp);
  2164. POSTING_READ(reg);
  2165. udelay(150);
  2166. reg = FDI_RX_IIR(pipe);
  2167. for (tries = 0; tries < 5; tries++) {
  2168. temp = I915_READ(reg);
  2169. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2170. if (temp & FDI_RX_SYMBOL_LOCK) {
  2171. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2172. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2173. break;
  2174. }
  2175. }
  2176. if (tries == 5)
  2177. DRM_ERROR("FDI train 2 fail!\n");
  2178. DRM_DEBUG_KMS("FDI train done\n");
  2179. }
  2180. static const int snb_b_fdi_train_param[] = {
  2181. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  2182. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  2183. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  2184. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  2185. };
  2186. /* The FDI link training functions for SNB/Cougarpoint. */
  2187. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  2188. {
  2189. struct drm_device *dev = crtc->dev;
  2190. struct drm_i915_private *dev_priv = dev->dev_private;
  2191. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2192. int pipe = intel_crtc->pipe;
  2193. u32 reg, temp, i, retry;
  2194. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2195. for train result */
  2196. reg = FDI_RX_IMR(pipe);
  2197. temp = I915_READ(reg);
  2198. temp &= ~FDI_RX_SYMBOL_LOCK;
  2199. temp &= ~FDI_RX_BIT_LOCK;
  2200. I915_WRITE(reg, temp);
  2201. POSTING_READ(reg);
  2202. udelay(150);
  2203. /* enable CPU FDI TX and PCH FDI RX */
  2204. reg = FDI_TX_CTL(pipe);
  2205. temp = I915_READ(reg);
  2206. temp &= ~(7 << 19);
  2207. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  2208. temp &= ~FDI_LINK_TRAIN_NONE;
  2209. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2210. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2211. /* SNB-B */
  2212. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2213. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2214. I915_WRITE(FDI_RX_MISC(pipe),
  2215. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2216. reg = FDI_RX_CTL(pipe);
  2217. temp = I915_READ(reg);
  2218. if (HAS_PCH_CPT(dev)) {
  2219. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2220. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2221. } else {
  2222. temp &= ~FDI_LINK_TRAIN_NONE;
  2223. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2224. }
  2225. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2226. POSTING_READ(reg);
  2227. udelay(150);
  2228. for (i = 0; i < 4; i++) {
  2229. reg = FDI_TX_CTL(pipe);
  2230. temp = I915_READ(reg);
  2231. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2232. temp |= snb_b_fdi_train_param[i];
  2233. I915_WRITE(reg, temp);
  2234. POSTING_READ(reg);
  2235. udelay(500);
  2236. for (retry = 0; retry < 5; retry++) {
  2237. reg = FDI_RX_IIR(pipe);
  2238. temp = I915_READ(reg);
  2239. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2240. if (temp & FDI_RX_BIT_LOCK) {
  2241. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2242. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2243. break;
  2244. }
  2245. udelay(50);
  2246. }
  2247. if (retry < 5)
  2248. break;
  2249. }
  2250. if (i == 4)
  2251. DRM_ERROR("FDI train 1 fail!\n");
  2252. /* Train 2 */
  2253. reg = FDI_TX_CTL(pipe);
  2254. temp = I915_READ(reg);
  2255. temp &= ~FDI_LINK_TRAIN_NONE;
  2256. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2257. if (IS_GEN6(dev)) {
  2258. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2259. /* SNB-B */
  2260. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2261. }
  2262. I915_WRITE(reg, temp);
  2263. reg = FDI_RX_CTL(pipe);
  2264. temp = I915_READ(reg);
  2265. if (HAS_PCH_CPT(dev)) {
  2266. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2267. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2268. } else {
  2269. temp &= ~FDI_LINK_TRAIN_NONE;
  2270. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2271. }
  2272. I915_WRITE(reg, temp);
  2273. POSTING_READ(reg);
  2274. udelay(150);
  2275. for (i = 0; i < 4; i++) {
  2276. reg = FDI_TX_CTL(pipe);
  2277. temp = I915_READ(reg);
  2278. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2279. temp |= snb_b_fdi_train_param[i];
  2280. I915_WRITE(reg, temp);
  2281. POSTING_READ(reg);
  2282. udelay(500);
  2283. for (retry = 0; retry < 5; retry++) {
  2284. reg = FDI_RX_IIR(pipe);
  2285. temp = I915_READ(reg);
  2286. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2287. if (temp & FDI_RX_SYMBOL_LOCK) {
  2288. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2289. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2290. break;
  2291. }
  2292. udelay(50);
  2293. }
  2294. if (retry < 5)
  2295. break;
  2296. }
  2297. if (i == 4)
  2298. DRM_ERROR("FDI train 2 fail!\n");
  2299. DRM_DEBUG_KMS("FDI train done.\n");
  2300. }
  2301. /* Manual link training for Ivy Bridge A0 parts */
  2302. static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
  2303. {
  2304. struct drm_device *dev = crtc->dev;
  2305. struct drm_i915_private *dev_priv = dev->dev_private;
  2306. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2307. int pipe = intel_crtc->pipe;
  2308. u32 reg, temp, i;
  2309. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2310. for train result */
  2311. reg = FDI_RX_IMR(pipe);
  2312. temp = I915_READ(reg);
  2313. temp &= ~FDI_RX_SYMBOL_LOCK;
  2314. temp &= ~FDI_RX_BIT_LOCK;
  2315. I915_WRITE(reg, temp);
  2316. POSTING_READ(reg);
  2317. udelay(150);
  2318. DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
  2319. I915_READ(FDI_RX_IIR(pipe)));
  2320. /* enable CPU FDI TX and PCH FDI RX */
  2321. reg = FDI_TX_CTL(pipe);
  2322. temp = I915_READ(reg);
  2323. temp &= ~(7 << 19);
  2324. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  2325. temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
  2326. temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
  2327. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2328. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2329. temp |= FDI_COMPOSITE_SYNC;
  2330. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2331. I915_WRITE(FDI_RX_MISC(pipe),
  2332. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2333. reg = FDI_RX_CTL(pipe);
  2334. temp = I915_READ(reg);
  2335. temp &= ~FDI_LINK_TRAIN_AUTO;
  2336. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2337. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2338. temp |= FDI_COMPOSITE_SYNC;
  2339. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2340. POSTING_READ(reg);
  2341. udelay(150);
  2342. for (i = 0; i < 4; i++) {
  2343. reg = FDI_TX_CTL(pipe);
  2344. temp = I915_READ(reg);
  2345. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2346. temp |= snb_b_fdi_train_param[i];
  2347. I915_WRITE(reg, temp);
  2348. POSTING_READ(reg);
  2349. udelay(500);
  2350. reg = FDI_RX_IIR(pipe);
  2351. temp = I915_READ(reg);
  2352. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2353. if (temp & FDI_RX_BIT_LOCK ||
  2354. (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
  2355. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2356. DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
  2357. break;
  2358. }
  2359. }
  2360. if (i == 4)
  2361. DRM_ERROR("FDI train 1 fail!\n");
  2362. /* Train 2 */
  2363. reg = FDI_TX_CTL(pipe);
  2364. temp = I915_READ(reg);
  2365. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2366. temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
  2367. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2368. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2369. I915_WRITE(reg, temp);
  2370. reg = FDI_RX_CTL(pipe);
  2371. temp = I915_READ(reg);
  2372. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2373. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2374. I915_WRITE(reg, temp);
  2375. POSTING_READ(reg);
  2376. udelay(150);
  2377. for (i = 0; i < 4; i++) {
  2378. reg = FDI_TX_CTL(pipe);
  2379. temp = I915_READ(reg);
  2380. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2381. temp |= snb_b_fdi_train_param[i];
  2382. I915_WRITE(reg, temp);
  2383. POSTING_READ(reg);
  2384. udelay(500);
  2385. reg = FDI_RX_IIR(pipe);
  2386. temp = I915_READ(reg);
  2387. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2388. if (temp & FDI_RX_SYMBOL_LOCK) {
  2389. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2390. DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
  2391. break;
  2392. }
  2393. }
  2394. if (i == 4)
  2395. DRM_ERROR("FDI train 2 fail!\n");
  2396. DRM_DEBUG_KMS("FDI train done.\n");
  2397. }
  2398. static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
  2399. {
  2400. struct drm_device *dev = intel_crtc->base.dev;
  2401. struct drm_i915_private *dev_priv = dev->dev_private;
  2402. int pipe = intel_crtc->pipe;
  2403. u32 reg, temp;
  2404. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  2405. reg = FDI_RX_CTL(pipe);
  2406. temp = I915_READ(reg);
  2407. temp &= ~((0x7 << 19) | (0x7 << 16));
  2408. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  2409. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2410. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  2411. POSTING_READ(reg);
  2412. udelay(200);
  2413. /* Switch from Rawclk to PCDclk */
  2414. temp = I915_READ(reg);
  2415. I915_WRITE(reg, temp | FDI_PCDCLK);
  2416. POSTING_READ(reg);
  2417. udelay(200);
  2418. /* Enable CPU FDI TX PLL, always on for Ironlake */
  2419. reg = FDI_TX_CTL(pipe);
  2420. temp = I915_READ(reg);
  2421. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  2422. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  2423. POSTING_READ(reg);
  2424. udelay(100);
  2425. }
  2426. }
  2427. static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
  2428. {
  2429. struct drm_device *dev = intel_crtc->base.dev;
  2430. struct drm_i915_private *dev_priv = dev->dev_private;
  2431. int pipe = intel_crtc->pipe;
  2432. u32 reg, temp;
  2433. /* Switch from PCDclk to Rawclk */
  2434. reg = FDI_RX_CTL(pipe);
  2435. temp = I915_READ(reg);
  2436. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  2437. /* Disable CPU FDI TX PLL */
  2438. reg = FDI_TX_CTL(pipe);
  2439. temp = I915_READ(reg);
  2440. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  2441. POSTING_READ(reg);
  2442. udelay(100);
  2443. reg = FDI_RX_CTL(pipe);
  2444. temp = I915_READ(reg);
  2445. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  2446. /* Wait for the clocks to turn off. */
  2447. POSTING_READ(reg);
  2448. udelay(100);
  2449. }
  2450. static void ironlake_fdi_disable(struct drm_crtc *crtc)
  2451. {
  2452. struct drm_device *dev = crtc->dev;
  2453. struct drm_i915_private *dev_priv = dev->dev_private;
  2454. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2455. int pipe = intel_crtc->pipe;
  2456. u32 reg, temp;
  2457. /* disable CPU FDI tx and PCH FDI rx */
  2458. reg = FDI_TX_CTL(pipe);
  2459. temp = I915_READ(reg);
  2460. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  2461. POSTING_READ(reg);
  2462. reg = FDI_RX_CTL(pipe);
  2463. temp = I915_READ(reg);
  2464. temp &= ~(0x7 << 16);
  2465. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2466. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  2467. POSTING_READ(reg);
  2468. udelay(100);
  2469. /* Ironlake workaround, disable clock pointer after downing FDI */
  2470. if (HAS_PCH_IBX(dev)) {
  2471. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2472. }
  2473. /* still set train pattern 1 */
  2474. reg = FDI_TX_CTL(pipe);
  2475. temp = I915_READ(reg);
  2476. temp &= ~FDI_LINK_TRAIN_NONE;
  2477. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2478. I915_WRITE(reg, temp);
  2479. reg = FDI_RX_CTL(pipe);
  2480. temp = I915_READ(reg);
  2481. if (HAS_PCH_CPT(dev)) {
  2482. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2483. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2484. } else {
  2485. temp &= ~FDI_LINK_TRAIN_NONE;
  2486. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2487. }
  2488. /* BPC in FDI rx is consistent with that in PIPECONF */
  2489. temp &= ~(0x07 << 16);
  2490. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2491. I915_WRITE(reg, temp);
  2492. POSTING_READ(reg);
  2493. udelay(100);
  2494. }
  2495. static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
  2496. {
  2497. struct drm_device *dev = crtc->dev;
  2498. struct drm_i915_private *dev_priv = dev->dev_private;
  2499. unsigned long flags;
  2500. bool pending;
  2501. if (atomic_read(&dev_priv->mm.wedged))
  2502. return false;
  2503. spin_lock_irqsave(&dev->event_lock, flags);
  2504. pending = to_intel_crtc(crtc)->unpin_work != NULL;
  2505. spin_unlock_irqrestore(&dev->event_lock, flags);
  2506. return pending;
  2507. }
  2508. static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  2509. {
  2510. struct drm_device *dev = crtc->dev;
  2511. struct drm_i915_private *dev_priv = dev->dev_private;
  2512. if (crtc->fb == NULL)
  2513. return;
  2514. WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
  2515. wait_event(dev_priv->pending_flip_queue,
  2516. !intel_crtc_has_pending_flip(crtc));
  2517. mutex_lock(&dev->struct_mutex);
  2518. intel_finish_fb(crtc->fb);
  2519. mutex_unlock(&dev->struct_mutex);
  2520. }
  2521. static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
  2522. {
  2523. struct drm_device *dev = crtc->dev;
  2524. struct intel_encoder *intel_encoder;
  2525. /*
  2526. * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
  2527. * must be driven by its own crtc; no sharing is possible.
  2528. */
  2529. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  2530. switch (intel_encoder->type) {
  2531. case INTEL_OUTPUT_EDP:
  2532. if (!intel_encoder_is_pch_edp(&intel_encoder->base))
  2533. return false;
  2534. continue;
  2535. }
  2536. }
  2537. return true;
  2538. }
  2539. static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
  2540. {
  2541. return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
  2542. }
  2543. /* Program iCLKIP clock to the desired frequency */
  2544. static void lpt_program_iclkip(struct drm_crtc *crtc)
  2545. {
  2546. struct drm_device *dev = crtc->dev;
  2547. struct drm_i915_private *dev_priv = dev->dev_private;
  2548. u32 divsel, phaseinc, auxdiv, phasedir = 0;
  2549. u32 temp;
  2550. mutex_lock(&dev_priv->dpio_lock);
  2551. /* It is necessary to ungate the pixclk gate prior to programming
  2552. * the divisors, and gate it back when it is done.
  2553. */
  2554. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
  2555. /* Disable SSCCTL */
  2556. intel_sbi_write(dev_priv, SBI_SSCCTL6,
  2557. intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
  2558. SBI_SSCCTL_DISABLE,
  2559. SBI_ICLK);
  2560. /* 20MHz is a corner case which is out of range for the 7-bit divisor */
  2561. if (crtc->mode.clock == 20000) {
  2562. auxdiv = 1;
  2563. divsel = 0x41;
  2564. phaseinc = 0x20;
  2565. } else {
  2566. /* The iCLK virtual clock root frequency is in MHz,
  2567. * but the crtc->mode.clock in in KHz. To get the divisors,
  2568. * it is necessary to divide one by another, so we
  2569. * convert the virtual clock precision to KHz here for higher
  2570. * precision.
  2571. */
  2572. u32 iclk_virtual_root_freq = 172800 * 1000;
  2573. u32 iclk_pi_range = 64;
  2574. u32 desired_divisor, msb_divisor_value, pi_value;
  2575. desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
  2576. msb_divisor_value = desired_divisor / iclk_pi_range;
  2577. pi_value = desired_divisor % iclk_pi_range;
  2578. auxdiv = 0;
  2579. divsel = msb_divisor_value - 2;
  2580. phaseinc = pi_value;
  2581. }
  2582. /* This should not happen with any sane values */
  2583. WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
  2584. ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
  2585. WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
  2586. ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
  2587. DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
  2588. crtc->mode.clock,
  2589. auxdiv,
  2590. divsel,
  2591. phasedir,
  2592. phaseinc);
  2593. /* Program SSCDIVINTPHASE6 */
  2594. temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
  2595. temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
  2596. temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
  2597. temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
  2598. temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
  2599. temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
  2600. temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
  2601. intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
  2602. /* Program SSCAUXDIV */
  2603. temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
  2604. temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
  2605. temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
  2606. intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
  2607. /* Enable modulator and associated divider */
  2608. temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
  2609. temp &= ~SBI_SSCCTL_DISABLE;
  2610. intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
  2611. /* Wait for initialization time */
  2612. udelay(24);
  2613. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
  2614. mutex_unlock(&dev_priv->dpio_lock);
  2615. }
  2616. /*
  2617. * Enable PCH resources required for PCH ports:
  2618. * - PCH PLLs
  2619. * - FDI training & RX/TX
  2620. * - update transcoder timings
  2621. * - DP transcoding bits
  2622. * - transcoder
  2623. */
  2624. static void ironlake_pch_enable(struct drm_crtc *crtc)
  2625. {
  2626. struct drm_device *dev = crtc->dev;
  2627. struct drm_i915_private *dev_priv = dev->dev_private;
  2628. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2629. int pipe = intel_crtc->pipe;
  2630. u32 reg, temp;
  2631. assert_transcoder_disabled(dev_priv, pipe);
  2632. /* Write the TU size bits before fdi link training, so that error
  2633. * detection works. */
  2634. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  2635. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  2636. /* For PCH output, training FDI link */
  2637. dev_priv->display.fdi_link_train(crtc);
  2638. /* XXX: pch pll's can be enabled any time before we enable the PCH
  2639. * transcoder, and we actually should do this to not upset any PCH
  2640. * transcoder that already use the clock when we share it.
  2641. *
  2642. * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
  2643. * unconditionally resets the pll - we need that to have the right LVDS
  2644. * enable sequence. */
  2645. ironlake_enable_pch_pll(intel_crtc);
  2646. if (HAS_PCH_CPT(dev)) {
  2647. u32 sel;
  2648. temp = I915_READ(PCH_DPLL_SEL);
  2649. switch (pipe) {
  2650. default:
  2651. case 0:
  2652. temp |= TRANSA_DPLL_ENABLE;
  2653. sel = TRANSA_DPLLB_SEL;
  2654. break;
  2655. case 1:
  2656. temp |= TRANSB_DPLL_ENABLE;
  2657. sel = TRANSB_DPLLB_SEL;
  2658. break;
  2659. case 2:
  2660. temp |= TRANSC_DPLL_ENABLE;
  2661. sel = TRANSC_DPLLB_SEL;
  2662. break;
  2663. }
  2664. if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
  2665. temp |= sel;
  2666. else
  2667. temp &= ~sel;
  2668. I915_WRITE(PCH_DPLL_SEL, temp);
  2669. }
  2670. /* set transcoder timing, panel must allow it */
  2671. assert_panel_unlocked(dev_priv, pipe);
  2672. I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
  2673. I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
  2674. I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
  2675. I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
  2676. I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
  2677. I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
  2678. I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
  2679. intel_fdi_normal_train(crtc);
  2680. /* For PCH DP, enable TRANS_DP_CTL */
  2681. if (HAS_PCH_CPT(dev) &&
  2682. (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  2683. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2684. u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
  2685. reg = TRANS_DP_CTL(pipe);
  2686. temp = I915_READ(reg);
  2687. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  2688. TRANS_DP_SYNC_MASK |
  2689. TRANS_DP_BPC_MASK);
  2690. temp |= (TRANS_DP_OUTPUT_ENABLE |
  2691. TRANS_DP_ENH_FRAMING);
  2692. temp |= bpc << 9; /* same format but at 11:9 */
  2693. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  2694. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  2695. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  2696. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  2697. switch (intel_trans_dp_port_sel(crtc)) {
  2698. case PCH_DP_B:
  2699. temp |= TRANS_DP_PORT_SEL_B;
  2700. break;
  2701. case PCH_DP_C:
  2702. temp |= TRANS_DP_PORT_SEL_C;
  2703. break;
  2704. case PCH_DP_D:
  2705. temp |= TRANS_DP_PORT_SEL_D;
  2706. break;
  2707. default:
  2708. BUG();
  2709. }
  2710. I915_WRITE(reg, temp);
  2711. }
  2712. ironlake_enable_pch_transcoder(dev_priv, pipe);
  2713. }
  2714. static void lpt_pch_enable(struct drm_crtc *crtc)
  2715. {
  2716. struct drm_device *dev = crtc->dev;
  2717. struct drm_i915_private *dev_priv = dev->dev_private;
  2718. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2719. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  2720. assert_transcoder_disabled(dev_priv, TRANSCODER_A);
  2721. lpt_program_iclkip(crtc);
  2722. /* Set transcoder timing. */
  2723. I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
  2724. I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
  2725. I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
  2726. I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
  2727. I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
  2728. I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
  2729. I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
  2730. lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
  2731. }
  2732. static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
  2733. {
  2734. struct intel_pch_pll *pll = intel_crtc->pch_pll;
  2735. if (pll == NULL)
  2736. return;
  2737. if (pll->refcount == 0) {
  2738. WARN(1, "bad PCH PLL refcount\n");
  2739. return;
  2740. }
  2741. --pll->refcount;
  2742. intel_crtc->pch_pll = NULL;
  2743. }
  2744. static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
  2745. {
  2746. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  2747. struct intel_pch_pll *pll;
  2748. int i;
  2749. pll = intel_crtc->pch_pll;
  2750. if (pll) {
  2751. DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
  2752. intel_crtc->base.base.id, pll->pll_reg);
  2753. goto prepare;
  2754. }
  2755. if (HAS_PCH_IBX(dev_priv->dev)) {
  2756. /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
  2757. i = intel_crtc->pipe;
  2758. pll = &dev_priv->pch_plls[i];
  2759. DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
  2760. intel_crtc->base.base.id, pll->pll_reg);
  2761. goto found;
  2762. }
  2763. for (i = 0; i < dev_priv->num_pch_pll; i++) {
  2764. pll = &dev_priv->pch_plls[i];
  2765. /* Only want to check enabled timings first */
  2766. if (pll->refcount == 0)
  2767. continue;
  2768. if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
  2769. fp == I915_READ(pll->fp0_reg)) {
  2770. DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
  2771. intel_crtc->base.base.id,
  2772. pll->pll_reg, pll->refcount, pll->active);
  2773. goto found;
  2774. }
  2775. }
  2776. /* Ok no matching timings, maybe there's a free one? */
  2777. for (i = 0; i < dev_priv->num_pch_pll; i++) {
  2778. pll = &dev_priv->pch_plls[i];
  2779. if (pll->refcount == 0) {
  2780. DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
  2781. intel_crtc->base.base.id, pll->pll_reg);
  2782. goto found;
  2783. }
  2784. }
  2785. return NULL;
  2786. found:
  2787. intel_crtc->pch_pll = pll;
  2788. pll->refcount++;
  2789. DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
  2790. prepare: /* separate function? */
  2791. DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
  2792. /* Wait for the clocks to stabilize before rewriting the regs */
  2793. I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
  2794. POSTING_READ(pll->pll_reg);
  2795. udelay(150);
  2796. I915_WRITE(pll->fp0_reg, fp);
  2797. I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
  2798. pll->on = false;
  2799. return pll;
  2800. }
  2801. void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
  2802. {
  2803. struct drm_i915_private *dev_priv = dev->dev_private;
  2804. int dslreg = PIPEDSL(pipe);
  2805. u32 temp;
  2806. temp = I915_READ(dslreg);
  2807. udelay(500);
  2808. if (wait_for(I915_READ(dslreg) != temp, 5)) {
  2809. if (wait_for(I915_READ(dslreg) != temp, 5))
  2810. DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
  2811. }
  2812. }
  2813. static void ironlake_crtc_enable(struct drm_crtc *crtc)
  2814. {
  2815. struct drm_device *dev = crtc->dev;
  2816. struct drm_i915_private *dev_priv = dev->dev_private;
  2817. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2818. struct intel_encoder *encoder;
  2819. int pipe = intel_crtc->pipe;
  2820. int plane = intel_crtc->plane;
  2821. u32 temp;
  2822. bool is_pch_port;
  2823. WARN_ON(!crtc->enabled);
  2824. if (intel_crtc->active)
  2825. return;
  2826. intel_crtc->active = true;
  2827. intel_update_watermarks(dev);
  2828. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  2829. temp = I915_READ(PCH_LVDS);
  2830. if ((temp & LVDS_PORT_EN) == 0)
  2831. I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
  2832. }
  2833. is_pch_port = ironlake_crtc_driving_pch(crtc);
  2834. if (is_pch_port) {
  2835. /* Note: FDI PLL enabling _must_ be done before we enable the
  2836. * cpu pipes, hence this is separate from all the other fdi/pch
  2837. * enabling. */
  2838. ironlake_fdi_pll_enable(intel_crtc);
  2839. } else {
  2840. assert_fdi_tx_disabled(dev_priv, pipe);
  2841. assert_fdi_rx_disabled(dev_priv, pipe);
  2842. }
  2843. for_each_encoder_on_crtc(dev, crtc, encoder)
  2844. if (encoder->pre_enable)
  2845. encoder->pre_enable(encoder);
  2846. /* Enable panel fitting for LVDS */
  2847. if (dev_priv->pch_pf_size &&
  2848. (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
  2849. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2850. /* Force use of hard-coded filter coefficients
  2851. * as some pre-programmed values are broken,
  2852. * e.g. x201.
  2853. */
  2854. if (IS_IVYBRIDGE(dev))
  2855. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
  2856. PF_PIPE_SEL_IVB(pipe));
  2857. else
  2858. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
  2859. I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
  2860. I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
  2861. }
  2862. /*
  2863. * On ILK+ LUT must be loaded before the pipe is running but with
  2864. * clocks enabled
  2865. */
  2866. intel_crtc_load_lut(crtc);
  2867. intel_enable_pipe(dev_priv, pipe, is_pch_port);
  2868. intel_enable_plane(dev_priv, plane, pipe);
  2869. if (is_pch_port)
  2870. ironlake_pch_enable(crtc);
  2871. mutex_lock(&dev->struct_mutex);
  2872. intel_update_fbc(dev);
  2873. mutex_unlock(&dev->struct_mutex);
  2874. intel_crtc_update_cursor(crtc, true);
  2875. for_each_encoder_on_crtc(dev, crtc, encoder)
  2876. encoder->enable(encoder);
  2877. if (HAS_PCH_CPT(dev))
  2878. intel_cpt_verify_modeset(dev, intel_crtc->pipe);
  2879. /*
  2880. * There seems to be a race in PCH platform hw (at least on some
  2881. * outputs) where an enabled pipe still completes any pageflip right
  2882. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2883. * as the first vblank happend, everything works as expected. Hence just
  2884. * wait for one vblank before returning to avoid strange things
  2885. * happening.
  2886. */
  2887. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2888. }
  2889. static void haswell_crtc_enable(struct drm_crtc *crtc)
  2890. {
  2891. struct drm_device *dev = crtc->dev;
  2892. struct drm_i915_private *dev_priv = dev->dev_private;
  2893. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2894. struct intel_encoder *encoder;
  2895. int pipe = intel_crtc->pipe;
  2896. int plane = intel_crtc->plane;
  2897. bool is_pch_port;
  2898. WARN_ON(!crtc->enabled);
  2899. if (intel_crtc->active)
  2900. return;
  2901. intel_crtc->active = true;
  2902. intel_update_watermarks(dev);
  2903. is_pch_port = haswell_crtc_driving_pch(crtc);
  2904. if (is_pch_port)
  2905. dev_priv->display.fdi_link_train(crtc);
  2906. for_each_encoder_on_crtc(dev, crtc, encoder)
  2907. if (encoder->pre_enable)
  2908. encoder->pre_enable(encoder);
  2909. intel_ddi_enable_pipe_clock(intel_crtc);
  2910. /* Enable panel fitting for eDP */
  2911. if (dev_priv->pch_pf_size &&
  2912. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
  2913. /* Force use of hard-coded filter coefficients
  2914. * as some pre-programmed values are broken,
  2915. * e.g. x201.
  2916. */
  2917. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
  2918. PF_PIPE_SEL_IVB(pipe));
  2919. I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
  2920. I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
  2921. }
  2922. /*
  2923. * On ILK+ LUT must be loaded before the pipe is running but with
  2924. * clocks enabled
  2925. */
  2926. intel_crtc_load_lut(crtc);
  2927. intel_ddi_set_pipe_settings(crtc);
  2928. intel_ddi_enable_pipe_func(crtc);
  2929. intel_enable_pipe(dev_priv, pipe, is_pch_port);
  2930. intel_enable_plane(dev_priv, plane, pipe);
  2931. if (is_pch_port)
  2932. lpt_pch_enable(crtc);
  2933. mutex_lock(&dev->struct_mutex);
  2934. intel_update_fbc(dev);
  2935. mutex_unlock(&dev->struct_mutex);
  2936. intel_crtc_update_cursor(crtc, true);
  2937. for_each_encoder_on_crtc(dev, crtc, encoder)
  2938. encoder->enable(encoder);
  2939. /*
  2940. * There seems to be a race in PCH platform hw (at least on some
  2941. * outputs) where an enabled pipe still completes any pageflip right
  2942. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2943. * as the first vblank happend, everything works as expected. Hence just
  2944. * wait for one vblank before returning to avoid strange things
  2945. * happening.
  2946. */
  2947. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2948. }
  2949. static void ironlake_crtc_disable(struct drm_crtc *crtc)
  2950. {
  2951. struct drm_device *dev = crtc->dev;
  2952. struct drm_i915_private *dev_priv = dev->dev_private;
  2953. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2954. struct intel_encoder *encoder;
  2955. int pipe = intel_crtc->pipe;
  2956. int plane = intel_crtc->plane;
  2957. u32 reg, temp;
  2958. if (!intel_crtc->active)
  2959. return;
  2960. for_each_encoder_on_crtc(dev, crtc, encoder)
  2961. encoder->disable(encoder);
  2962. intel_crtc_wait_for_pending_flips(crtc);
  2963. drm_vblank_off(dev, pipe);
  2964. intel_crtc_update_cursor(crtc, false);
  2965. intel_disable_plane(dev_priv, plane, pipe);
  2966. if (dev_priv->cfb_plane == plane)
  2967. intel_disable_fbc(dev);
  2968. intel_disable_pipe(dev_priv, pipe);
  2969. /* Disable PF */
  2970. I915_WRITE(PF_CTL(pipe), 0);
  2971. I915_WRITE(PF_WIN_SZ(pipe), 0);
  2972. for_each_encoder_on_crtc(dev, crtc, encoder)
  2973. if (encoder->post_disable)
  2974. encoder->post_disable(encoder);
  2975. ironlake_fdi_disable(crtc);
  2976. ironlake_disable_pch_transcoder(dev_priv, pipe);
  2977. if (HAS_PCH_CPT(dev)) {
  2978. /* disable TRANS_DP_CTL */
  2979. reg = TRANS_DP_CTL(pipe);
  2980. temp = I915_READ(reg);
  2981. temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
  2982. temp |= TRANS_DP_PORT_SEL_NONE;
  2983. I915_WRITE(reg, temp);
  2984. /* disable DPLL_SEL */
  2985. temp = I915_READ(PCH_DPLL_SEL);
  2986. switch (pipe) {
  2987. case 0:
  2988. temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
  2989. break;
  2990. case 1:
  2991. temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  2992. break;
  2993. case 2:
  2994. /* C shares PLL A or B */
  2995. temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
  2996. break;
  2997. default:
  2998. BUG(); /* wtf */
  2999. }
  3000. I915_WRITE(PCH_DPLL_SEL, temp);
  3001. }
  3002. /* disable PCH DPLL */
  3003. intel_disable_pch_pll(intel_crtc);
  3004. ironlake_fdi_pll_disable(intel_crtc);
  3005. intel_crtc->active = false;
  3006. intel_update_watermarks(dev);
  3007. mutex_lock(&dev->struct_mutex);
  3008. intel_update_fbc(dev);
  3009. mutex_unlock(&dev->struct_mutex);
  3010. }
  3011. static void haswell_crtc_disable(struct drm_crtc *crtc)
  3012. {
  3013. struct drm_device *dev = crtc->dev;
  3014. struct drm_i915_private *dev_priv = dev->dev_private;
  3015. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3016. struct intel_encoder *encoder;
  3017. int pipe = intel_crtc->pipe;
  3018. int plane = intel_crtc->plane;
  3019. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  3020. bool is_pch_port;
  3021. if (!intel_crtc->active)
  3022. return;
  3023. is_pch_port = haswell_crtc_driving_pch(crtc);
  3024. for_each_encoder_on_crtc(dev, crtc, encoder)
  3025. encoder->disable(encoder);
  3026. intel_crtc_wait_for_pending_flips(crtc);
  3027. drm_vblank_off(dev, pipe);
  3028. intel_crtc_update_cursor(crtc, false);
  3029. intel_disable_plane(dev_priv, plane, pipe);
  3030. if (dev_priv->cfb_plane == plane)
  3031. intel_disable_fbc(dev);
  3032. intel_disable_pipe(dev_priv, pipe);
  3033. intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
  3034. /* Disable PF */
  3035. I915_WRITE(PF_CTL(pipe), 0);
  3036. I915_WRITE(PF_WIN_SZ(pipe), 0);
  3037. intel_ddi_disable_pipe_clock(intel_crtc);
  3038. for_each_encoder_on_crtc(dev, crtc, encoder)
  3039. if (encoder->post_disable)
  3040. encoder->post_disable(encoder);
  3041. if (is_pch_port) {
  3042. lpt_disable_pch_transcoder(dev_priv);
  3043. intel_ddi_fdi_disable(crtc);
  3044. }
  3045. intel_crtc->active = false;
  3046. intel_update_watermarks(dev);
  3047. mutex_lock(&dev->struct_mutex);
  3048. intel_update_fbc(dev);
  3049. mutex_unlock(&dev->struct_mutex);
  3050. }
  3051. static void ironlake_crtc_off(struct drm_crtc *crtc)
  3052. {
  3053. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3054. intel_put_pch_pll(intel_crtc);
  3055. }
  3056. static void haswell_crtc_off(struct drm_crtc *crtc)
  3057. {
  3058. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3059. /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
  3060. * start using it. */
  3061. intel_crtc->cpu_transcoder = (enum transcoder) intel_crtc->pipe;
  3062. intel_ddi_put_crtc_pll(crtc);
  3063. }
  3064. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  3065. {
  3066. if (!enable && intel_crtc->overlay) {
  3067. struct drm_device *dev = intel_crtc->base.dev;
  3068. struct drm_i915_private *dev_priv = dev->dev_private;
  3069. mutex_lock(&dev->struct_mutex);
  3070. dev_priv->mm.interruptible = false;
  3071. (void) intel_overlay_switch_off(intel_crtc->overlay);
  3072. dev_priv->mm.interruptible = true;
  3073. mutex_unlock(&dev->struct_mutex);
  3074. }
  3075. /* Let userspace switch the overlay on again. In most cases userspace
  3076. * has to recompute where to put it anyway.
  3077. */
  3078. }
  3079. static void i9xx_crtc_enable(struct drm_crtc *crtc)
  3080. {
  3081. struct drm_device *dev = crtc->dev;
  3082. struct drm_i915_private *dev_priv = dev->dev_private;
  3083. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3084. struct intel_encoder *encoder;
  3085. int pipe = intel_crtc->pipe;
  3086. int plane = intel_crtc->plane;
  3087. WARN_ON(!crtc->enabled);
  3088. if (intel_crtc->active)
  3089. return;
  3090. intel_crtc->active = true;
  3091. intel_update_watermarks(dev);
  3092. intel_enable_pll(dev_priv, pipe);
  3093. intel_enable_pipe(dev_priv, pipe, false);
  3094. intel_enable_plane(dev_priv, plane, pipe);
  3095. intel_crtc_load_lut(crtc);
  3096. intel_update_fbc(dev);
  3097. /* Give the overlay scaler a chance to enable if it's on this pipe */
  3098. intel_crtc_dpms_overlay(intel_crtc, true);
  3099. intel_crtc_update_cursor(crtc, true);
  3100. for_each_encoder_on_crtc(dev, crtc, encoder)
  3101. encoder->enable(encoder);
  3102. }
  3103. static void i9xx_crtc_disable(struct drm_crtc *crtc)
  3104. {
  3105. struct drm_device *dev = crtc->dev;
  3106. struct drm_i915_private *dev_priv = dev->dev_private;
  3107. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3108. struct intel_encoder *encoder;
  3109. int pipe = intel_crtc->pipe;
  3110. int plane = intel_crtc->plane;
  3111. if (!intel_crtc->active)
  3112. return;
  3113. for_each_encoder_on_crtc(dev, crtc, encoder)
  3114. encoder->disable(encoder);
  3115. /* Give the overlay scaler a chance to disable if it's on this pipe */
  3116. intel_crtc_wait_for_pending_flips(crtc);
  3117. drm_vblank_off(dev, pipe);
  3118. intel_crtc_dpms_overlay(intel_crtc, false);
  3119. intel_crtc_update_cursor(crtc, false);
  3120. if (dev_priv->cfb_plane == plane)
  3121. intel_disable_fbc(dev);
  3122. intel_disable_plane(dev_priv, plane, pipe);
  3123. intel_disable_pipe(dev_priv, pipe);
  3124. intel_disable_pll(dev_priv, pipe);
  3125. intel_crtc->active = false;
  3126. intel_update_fbc(dev);
  3127. intel_update_watermarks(dev);
  3128. }
  3129. static void i9xx_crtc_off(struct drm_crtc *crtc)
  3130. {
  3131. }
  3132. static void intel_crtc_update_sarea(struct drm_crtc *crtc,
  3133. bool enabled)
  3134. {
  3135. struct drm_device *dev = crtc->dev;
  3136. struct drm_i915_master_private *master_priv;
  3137. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3138. int pipe = intel_crtc->pipe;
  3139. if (!dev->primary->master)
  3140. return;
  3141. master_priv = dev->primary->master->driver_priv;
  3142. if (!master_priv->sarea_priv)
  3143. return;
  3144. switch (pipe) {
  3145. case 0:
  3146. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  3147. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  3148. break;
  3149. case 1:
  3150. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  3151. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  3152. break;
  3153. default:
  3154. DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
  3155. break;
  3156. }
  3157. }
  3158. /**
  3159. * Sets the power management mode of the pipe and plane.
  3160. */
  3161. void intel_crtc_update_dpms(struct drm_crtc *crtc)
  3162. {
  3163. struct drm_device *dev = crtc->dev;
  3164. struct drm_i915_private *dev_priv = dev->dev_private;
  3165. struct intel_encoder *intel_encoder;
  3166. bool enable = false;
  3167. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  3168. enable |= intel_encoder->connectors_active;
  3169. if (enable)
  3170. dev_priv->display.crtc_enable(crtc);
  3171. else
  3172. dev_priv->display.crtc_disable(crtc);
  3173. intel_crtc_update_sarea(crtc, enable);
  3174. }
  3175. static void intel_crtc_noop(struct drm_crtc *crtc)
  3176. {
  3177. }
  3178. static void intel_crtc_disable(struct drm_crtc *crtc)
  3179. {
  3180. struct drm_device *dev = crtc->dev;
  3181. struct drm_connector *connector;
  3182. struct drm_i915_private *dev_priv = dev->dev_private;
  3183. /* crtc should still be enabled when we disable it. */
  3184. WARN_ON(!crtc->enabled);
  3185. dev_priv->display.crtc_disable(crtc);
  3186. intel_crtc_update_sarea(crtc, false);
  3187. dev_priv->display.off(crtc);
  3188. assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
  3189. assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
  3190. if (crtc->fb) {
  3191. mutex_lock(&dev->struct_mutex);
  3192. intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
  3193. mutex_unlock(&dev->struct_mutex);
  3194. crtc->fb = NULL;
  3195. }
  3196. /* Update computed state. */
  3197. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  3198. if (!connector->encoder || !connector->encoder->crtc)
  3199. continue;
  3200. if (connector->encoder->crtc != crtc)
  3201. continue;
  3202. connector->dpms = DRM_MODE_DPMS_OFF;
  3203. to_intel_encoder(connector->encoder)->connectors_active = false;
  3204. }
  3205. }
  3206. void intel_modeset_disable(struct drm_device *dev)
  3207. {
  3208. struct drm_crtc *crtc;
  3209. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3210. if (crtc->enabled)
  3211. intel_crtc_disable(crtc);
  3212. }
  3213. }
  3214. void intel_encoder_noop(struct drm_encoder *encoder)
  3215. {
  3216. }
  3217. void intel_encoder_destroy(struct drm_encoder *encoder)
  3218. {
  3219. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  3220. drm_encoder_cleanup(encoder);
  3221. kfree(intel_encoder);
  3222. }
  3223. /* Simple dpms helper for encodres with just one connector, no cloning and only
  3224. * one kind of off state. It clamps all !ON modes to fully OFF and changes the
  3225. * state of the entire output pipe. */
  3226. void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
  3227. {
  3228. if (mode == DRM_MODE_DPMS_ON) {
  3229. encoder->connectors_active = true;
  3230. intel_crtc_update_dpms(encoder->base.crtc);
  3231. } else {
  3232. encoder->connectors_active = false;
  3233. intel_crtc_update_dpms(encoder->base.crtc);
  3234. }
  3235. }
  3236. /* Cross check the actual hw state with our own modeset state tracking (and it's
  3237. * internal consistency). */
  3238. static void intel_connector_check_state(struct intel_connector *connector)
  3239. {
  3240. if (connector->get_hw_state(connector)) {
  3241. struct intel_encoder *encoder = connector->encoder;
  3242. struct drm_crtc *crtc;
  3243. bool encoder_enabled;
  3244. enum pipe pipe;
  3245. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  3246. connector->base.base.id,
  3247. drm_get_connector_name(&connector->base));
  3248. WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
  3249. "wrong connector dpms state\n");
  3250. WARN(connector->base.encoder != &encoder->base,
  3251. "active connector not linked to encoder\n");
  3252. WARN(!encoder->connectors_active,
  3253. "encoder->connectors_active not set\n");
  3254. encoder_enabled = encoder->get_hw_state(encoder, &pipe);
  3255. WARN(!encoder_enabled, "encoder not enabled\n");
  3256. if (WARN_ON(!encoder->base.crtc))
  3257. return;
  3258. crtc = encoder->base.crtc;
  3259. WARN(!crtc->enabled, "crtc not enabled\n");
  3260. WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
  3261. WARN(pipe != to_intel_crtc(crtc)->pipe,
  3262. "encoder active on the wrong pipe\n");
  3263. }
  3264. }
  3265. /* Even simpler default implementation, if there's really no special case to
  3266. * consider. */
  3267. void intel_connector_dpms(struct drm_connector *connector, int mode)
  3268. {
  3269. struct intel_encoder *encoder = intel_attached_encoder(connector);
  3270. /* All the simple cases only support two dpms states. */
  3271. if (mode != DRM_MODE_DPMS_ON)
  3272. mode = DRM_MODE_DPMS_OFF;
  3273. if (mode == connector->dpms)
  3274. return;
  3275. connector->dpms = mode;
  3276. /* Only need to change hw state when actually enabled */
  3277. if (encoder->base.crtc)
  3278. intel_encoder_dpms(encoder, mode);
  3279. else
  3280. WARN_ON(encoder->connectors_active != false);
  3281. intel_modeset_check_state(connector->dev);
  3282. }
  3283. /* Simple connector->get_hw_state implementation for encoders that support only
  3284. * one connector and no cloning and hence the encoder state determines the state
  3285. * of the connector. */
  3286. bool intel_connector_get_hw_state(struct intel_connector *connector)
  3287. {
  3288. enum pipe pipe = 0;
  3289. struct intel_encoder *encoder = connector->encoder;
  3290. return encoder->get_hw_state(encoder, &pipe);
  3291. }
  3292. static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
  3293. const struct drm_display_mode *mode,
  3294. struct drm_display_mode *adjusted_mode)
  3295. {
  3296. struct drm_device *dev = crtc->dev;
  3297. if (HAS_PCH_SPLIT(dev)) {
  3298. /* FDI link clock is fixed at 2.7G */
  3299. if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
  3300. return false;
  3301. }
  3302. /* All interlaced capable intel hw wants timings in frames. Note though
  3303. * that intel_lvds_mode_fixup does some funny tricks with the crtc
  3304. * timings, so we need to be careful not to clobber these.*/
  3305. if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
  3306. drm_mode_set_crtcinfo(adjusted_mode, 0);
  3307. /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
  3308. * with a hsync front porch of 0.
  3309. */
  3310. if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
  3311. adjusted_mode->hsync_start == adjusted_mode->hdisplay)
  3312. return false;
  3313. return true;
  3314. }
  3315. static int valleyview_get_display_clock_speed(struct drm_device *dev)
  3316. {
  3317. return 400000; /* FIXME */
  3318. }
  3319. static int i945_get_display_clock_speed(struct drm_device *dev)
  3320. {
  3321. return 400000;
  3322. }
  3323. static int i915_get_display_clock_speed(struct drm_device *dev)
  3324. {
  3325. return 333000;
  3326. }
  3327. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  3328. {
  3329. return 200000;
  3330. }
  3331. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  3332. {
  3333. u16 gcfgc = 0;
  3334. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3335. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  3336. return 133000;
  3337. else {
  3338. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3339. case GC_DISPLAY_CLOCK_333_MHZ:
  3340. return 333000;
  3341. default:
  3342. case GC_DISPLAY_CLOCK_190_200_MHZ:
  3343. return 190000;
  3344. }
  3345. }
  3346. }
  3347. static int i865_get_display_clock_speed(struct drm_device *dev)
  3348. {
  3349. return 266000;
  3350. }
  3351. static int i855_get_display_clock_speed(struct drm_device *dev)
  3352. {
  3353. u16 hpllcc = 0;
  3354. /* Assume that the hardware is in the high speed state. This
  3355. * should be the default.
  3356. */
  3357. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  3358. case GC_CLOCK_133_200:
  3359. case GC_CLOCK_100_200:
  3360. return 200000;
  3361. case GC_CLOCK_166_250:
  3362. return 250000;
  3363. case GC_CLOCK_100_133:
  3364. return 133000;
  3365. }
  3366. /* Shouldn't happen */
  3367. return 0;
  3368. }
  3369. static int i830_get_display_clock_speed(struct drm_device *dev)
  3370. {
  3371. return 133000;
  3372. }
  3373. static void
  3374. intel_reduce_ratio(uint32_t *num, uint32_t *den)
  3375. {
  3376. while (*num > 0xffffff || *den > 0xffffff) {
  3377. *num >>= 1;
  3378. *den >>= 1;
  3379. }
  3380. }
  3381. void
  3382. intel_link_compute_m_n(int bits_per_pixel, int nlanes,
  3383. int pixel_clock, int link_clock,
  3384. struct intel_link_m_n *m_n)
  3385. {
  3386. m_n->tu = 64;
  3387. m_n->gmch_m = bits_per_pixel * pixel_clock;
  3388. m_n->gmch_n = link_clock * nlanes * 8;
  3389. intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  3390. m_n->link_m = pixel_clock;
  3391. m_n->link_n = link_clock;
  3392. intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
  3393. }
  3394. static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
  3395. {
  3396. if (i915_panel_use_ssc >= 0)
  3397. return i915_panel_use_ssc != 0;
  3398. return dev_priv->lvds_use_ssc
  3399. && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
  3400. }
  3401. /**
  3402. * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
  3403. * @crtc: CRTC structure
  3404. * @mode: requested mode
  3405. *
  3406. * A pipe may be connected to one or more outputs. Based on the depth of the
  3407. * attached framebuffer, choose a good color depth to use on the pipe.
  3408. *
  3409. * If possible, match the pipe depth to the fb depth. In some cases, this
  3410. * isn't ideal, because the connected output supports a lesser or restricted
  3411. * set of depths. Resolve that here:
  3412. * LVDS typically supports only 6bpc, so clamp down in that case
  3413. * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
  3414. * Displays may support a restricted set as well, check EDID and clamp as
  3415. * appropriate.
  3416. * DP may want to dither down to 6bpc to fit larger modes
  3417. *
  3418. * RETURNS:
  3419. * Dithering requirement (i.e. false if display bpc and pipe bpc match,
  3420. * true if they don't match).
  3421. */
  3422. static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
  3423. struct drm_framebuffer *fb,
  3424. unsigned int *pipe_bpp,
  3425. struct drm_display_mode *mode)
  3426. {
  3427. struct drm_device *dev = crtc->dev;
  3428. struct drm_i915_private *dev_priv = dev->dev_private;
  3429. struct drm_connector *connector;
  3430. struct intel_encoder *intel_encoder;
  3431. unsigned int display_bpc = UINT_MAX, bpc;
  3432. /* Walk the encoders & connectors on this crtc, get min bpc */
  3433. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  3434. if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
  3435. unsigned int lvds_bpc;
  3436. if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
  3437. LVDS_A3_POWER_UP)
  3438. lvds_bpc = 8;
  3439. else
  3440. lvds_bpc = 6;
  3441. if (lvds_bpc < display_bpc) {
  3442. DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
  3443. display_bpc = lvds_bpc;
  3444. }
  3445. continue;
  3446. }
  3447. /* Not one of the known troublemakers, check the EDID */
  3448. list_for_each_entry(connector, &dev->mode_config.connector_list,
  3449. head) {
  3450. if (connector->encoder != &intel_encoder->base)
  3451. continue;
  3452. /* Don't use an invalid EDID bpc value */
  3453. if (connector->display_info.bpc &&
  3454. connector->display_info.bpc < display_bpc) {
  3455. DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
  3456. display_bpc = connector->display_info.bpc;
  3457. }
  3458. }
  3459. if (intel_encoder->type == INTEL_OUTPUT_EDP) {
  3460. /* Use VBT settings if we have an eDP panel */
  3461. unsigned int edp_bpc = dev_priv->edp.bpp / 3;
  3462. if (edp_bpc && edp_bpc < display_bpc) {
  3463. DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
  3464. display_bpc = edp_bpc;
  3465. }
  3466. continue;
  3467. }
  3468. /*
  3469. * HDMI is either 12 or 8, so if the display lets 10bpc sneak
  3470. * through, clamp it down. (Note: >12bpc will be caught below.)
  3471. */
  3472. if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
  3473. if (display_bpc > 8 && display_bpc < 12) {
  3474. DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
  3475. display_bpc = 12;
  3476. } else {
  3477. DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
  3478. display_bpc = 8;
  3479. }
  3480. }
  3481. }
  3482. if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
  3483. DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
  3484. display_bpc = 6;
  3485. }
  3486. /*
  3487. * We could just drive the pipe at the highest bpc all the time and
  3488. * enable dithering as needed, but that costs bandwidth. So choose
  3489. * the minimum value that expresses the full color range of the fb but
  3490. * also stays within the max display bpc discovered above.
  3491. */
  3492. switch (fb->depth) {
  3493. case 8:
  3494. bpc = 8; /* since we go through a colormap */
  3495. break;
  3496. case 15:
  3497. case 16:
  3498. bpc = 6; /* min is 18bpp */
  3499. break;
  3500. case 24:
  3501. bpc = 8;
  3502. break;
  3503. case 30:
  3504. bpc = 10;
  3505. break;
  3506. case 48:
  3507. bpc = 12;
  3508. break;
  3509. default:
  3510. DRM_DEBUG("unsupported depth, assuming 24 bits\n");
  3511. bpc = min((unsigned int)8, display_bpc);
  3512. break;
  3513. }
  3514. display_bpc = min(display_bpc, bpc);
  3515. DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
  3516. bpc, display_bpc);
  3517. *pipe_bpp = display_bpc * 3;
  3518. return display_bpc != bpc;
  3519. }
  3520. static int vlv_get_refclk(struct drm_crtc *crtc)
  3521. {
  3522. struct drm_device *dev = crtc->dev;
  3523. struct drm_i915_private *dev_priv = dev->dev_private;
  3524. int refclk = 27000; /* for DP & HDMI */
  3525. return 100000; /* only one validated so far */
  3526. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  3527. refclk = 96000;
  3528. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  3529. if (intel_panel_use_ssc(dev_priv))
  3530. refclk = 100000;
  3531. else
  3532. refclk = 96000;
  3533. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
  3534. refclk = 100000;
  3535. }
  3536. return refclk;
  3537. }
  3538. static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
  3539. {
  3540. struct drm_device *dev = crtc->dev;
  3541. struct drm_i915_private *dev_priv = dev->dev_private;
  3542. int refclk;
  3543. if (IS_VALLEYVIEW(dev)) {
  3544. refclk = vlv_get_refclk(crtc);
  3545. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3546. intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  3547. refclk = dev_priv->lvds_ssc_freq * 1000;
  3548. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3549. refclk / 1000);
  3550. } else if (!IS_GEN2(dev)) {
  3551. refclk = 96000;
  3552. } else {
  3553. refclk = 48000;
  3554. }
  3555. return refclk;
  3556. }
  3557. static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
  3558. intel_clock_t *clock)
  3559. {
  3560. /* SDVO TV has fixed PLL values depend on its clock range,
  3561. this mirrors vbios setting. */
  3562. if (adjusted_mode->clock >= 100000
  3563. && adjusted_mode->clock < 140500) {
  3564. clock->p1 = 2;
  3565. clock->p2 = 10;
  3566. clock->n = 3;
  3567. clock->m1 = 16;
  3568. clock->m2 = 8;
  3569. } else if (adjusted_mode->clock >= 140500
  3570. && adjusted_mode->clock <= 200000) {
  3571. clock->p1 = 1;
  3572. clock->p2 = 10;
  3573. clock->n = 6;
  3574. clock->m1 = 12;
  3575. clock->m2 = 8;
  3576. }
  3577. }
  3578. static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
  3579. intel_clock_t *clock,
  3580. intel_clock_t *reduced_clock)
  3581. {
  3582. struct drm_device *dev = crtc->dev;
  3583. struct drm_i915_private *dev_priv = dev->dev_private;
  3584. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3585. int pipe = intel_crtc->pipe;
  3586. u32 fp, fp2 = 0;
  3587. if (IS_PINEVIEW(dev)) {
  3588. fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
  3589. if (reduced_clock)
  3590. fp2 = (1 << reduced_clock->n) << 16 |
  3591. reduced_clock->m1 << 8 | reduced_clock->m2;
  3592. } else {
  3593. fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
  3594. if (reduced_clock)
  3595. fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
  3596. reduced_clock->m2;
  3597. }
  3598. I915_WRITE(FP0(pipe), fp);
  3599. intel_crtc->lowfreq_avail = false;
  3600. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3601. reduced_clock && i915_powersave) {
  3602. I915_WRITE(FP1(pipe), fp2);
  3603. intel_crtc->lowfreq_avail = true;
  3604. } else {
  3605. I915_WRITE(FP1(pipe), fp);
  3606. }
  3607. }
  3608. static void vlv_update_pll(struct drm_crtc *crtc,
  3609. struct drm_display_mode *mode,
  3610. struct drm_display_mode *adjusted_mode,
  3611. intel_clock_t *clock, intel_clock_t *reduced_clock,
  3612. int num_connectors)
  3613. {
  3614. struct drm_device *dev = crtc->dev;
  3615. struct drm_i915_private *dev_priv = dev->dev_private;
  3616. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3617. int pipe = intel_crtc->pipe;
  3618. u32 dpll, mdiv, pdiv;
  3619. u32 bestn, bestm1, bestm2, bestp1, bestp2;
  3620. bool is_sdvo;
  3621. u32 temp;
  3622. mutex_lock(&dev_priv->dpio_lock);
  3623. is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
  3624. intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
  3625. dpll = DPLL_VGA_MODE_DIS;
  3626. dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
  3627. dpll |= DPLL_REFA_CLK_ENABLE_VLV;
  3628. dpll |= DPLL_INTEGRATED_CLOCK_VLV;
  3629. I915_WRITE(DPLL(pipe), dpll);
  3630. POSTING_READ(DPLL(pipe));
  3631. bestn = clock->n;
  3632. bestm1 = clock->m1;
  3633. bestm2 = clock->m2;
  3634. bestp1 = clock->p1;
  3635. bestp2 = clock->p2;
  3636. /*
  3637. * In Valleyview PLL and program lane counter registers are exposed
  3638. * through DPIO interface
  3639. */
  3640. mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
  3641. mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
  3642. mdiv |= ((bestn << DPIO_N_SHIFT));
  3643. mdiv |= (1 << DPIO_POST_DIV_SHIFT);
  3644. mdiv |= (1 << DPIO_K_SHIFT);
  3645. mdiv |= DPIO_ENABLE_CALIBRATION;
  3646. intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3647. intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
  3648. pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
  3649. (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
  3650. (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
  3651. (5 << DPIO_CLK_BIAS_CTL_SHIFT);
  3652. intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
  3653. intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
  3654. dpll |= DPLL_VCO_ENABLE;
  3655. I915_WRITE(DPLL(pipe), dpll);
  3656. POSTING_READ(DPLL(pipe));
  3657. if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
  3658. DRM_ERROR("DPLL %d failed to lock\n", pipe);
  3659. intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
  3660. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
  3661. intel_dp_set_m_n(crtc, mode, adjusted_mode);
  3662. I915_WRITE(DPLL(pipe), dpll);
  3663. /* Wait for the clocks to stabilize. */
  3664. POSTING_READ(DPLL(pipe));
  3665. udelay(150);
  3666. temp = 0;
  3667. if (is_sdvo) {
  3668. temp = intel_mode_get_pixel_multiplier(adjusted_mode);
  3669. if (temp > 1)
  3670. temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3671. else
  3672. temp = 0;
  3673. }
  3674. I915_WRITE(DPLL_MD(pipe), temp);
  3675. POSTING_READ(DPLL_MD(pipe));
  3676. /* Now program lane control registers */
  3677. if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
  3678. || intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
  3679. {
  3680. temp = 0x1000C4;
  3681. if(pipe == 1)
  3682. temp |= (1 << 21);
  3683. intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
  3684. }
  3685. if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
  3686. {
  3687. temp = 0x1000C4;
  3688. if(pipe == 1)
  3689. temp |= (1 << 21);
  3690. intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
  3691. }
  3692. mutex_unlock(&dev_priv->dpio_lock);
  3693. }
  3694. static void i9xx_update_pll(struct drm_crtc *crtc,
  3695. struct drm_display_mode *mode,
  3696. struct drm_display_mode *adjusted_mode,
  3697. intel_clock_t *clock, intel_clock_t *reduced_clock,
  3698. int num_connectors)
  3699. {
  3700. struct drm_device *dev = crtc->dev;
  3701. struct drm_i915_private *dev_priv = dev->dev_private;
  3702. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3703. struct intel_encoder *encoder;
  3704. int pipe = intel_crtc->pipe;
  3705. u32 dpll;
  3706. bool is_sdvo;
  3707. i9xx_update_pll_dividers(crtc, clock, reduced_clock);
  3708. is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
  3709. intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
  3710. dpll = DPLL_VGA_MODE_DIS;
  3711. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  3712. dpll |= DPLLB_MODE_LVDS;
  3713. else
  3714. dpll |= DPLLB_MODE_DAC_SERIAL;
  3715. if (is_sdvo) {
  3716. int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
  3717. if (pixel_multiplier > 1) {
  3718. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3719. dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
  3720. }
  3721. dpll |= DPLL_DVO_HIGH_SPEED;
  3722. }
  3723. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
  3724. dpll |= DPLL_DVO_HIGH_SPEED;
  3725. /* compute bitmask from p1 value */
  3726. if (IS_PINEVIEW(dev))
  3727. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  3728. else {
  3729. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3730. if (IS_G4X(dev) && reduced_clock)
  3731. dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3732. }
  3733. switch (clock->p2) {
  3734. case 5:
  3735. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  3736. break;
  3737. case 7:
  3738. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  3739. break;
  3740. case 10:
  3741. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  3742. break;
  3743. case 14:
  3744. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  3745. break;
  3746. }
  3747. if (INTEL_INFO(dev)->gen >= 4)
  3748. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  3749. if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
  3750. dpll |= PLL_REF_INPUT_TVCLKINBC;
  3751. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
  3752. /* XXX: just matching BIOS for now */
  3753. /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
  3754. dpll |= 3;
  3755. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3756. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3757. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3758. else
  3759. dpll |= PLL_REF_INPUT_DREFCLK;
  3760. dpll |= DPLL_VCO_ENABLE;
  3761. I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
  3762. POSTING_READ(DPLL(pipe));
  3763. udelay(150);
  3764. for_each_encoder_on_crtc(dev, crtc, encoder)
  3765. if (encoder->pre_pll_enable)
  3766. encoder->pre_pll_enable(encoder);
  3767. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
  3768. intel_dp_set_m_n(crtc, mode, adjusted_mode);
  3769. I915_WRITE(DPLL(pipe), dpll);
  3770. /* Wait for the clocks to stabilize. */
  3771. POSTING_READ(DPLL(pipe));
  3772. udelay(150);
  3773. if (INTEL_INFO(dev)->gen >= 4) {
  3774. u32 temp = 0;
  3775. if (is_sdvo) {
  3776. temp = intel_mode_get_pixel_multiplier(adjusted_mode);
  3777. if (temp > 1)
  3778. temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3779. else
  3780. temp = 0;
  3781. }
  3782. I915_WRITE(DPLL_MD(pipe), temp);
  3783. } else {
  3784. /* The pixel multiplier can only be updated once the
  3785. * DPLL is enabled and the clocks are stable.
  3786. *
  3787. * So write it again.
  3788. */
  3789. I915_WRITE(DPLL(pipe), dpll);
  3790. }
  3791. }
  3792. static void i8xx_update_pll(struct drm_crtc *crtc,
  3793. struct drm_display_mode *adjusted_mode,
  3794. intel_clock_t *clock, intel_clock_t *reduced_clock,
  3795. int num_connectors)
  3796. {
  3797. struct drm_device *dev = crtc->dev;
  3798. struct drm_i915_private *dev_priv = dev->dev_private;
  3799. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3800. struct intel_encoder *encoder;
  3801. int pipe = intel_crtc->pipe;
  3802. u32 dpll;
  3803. i9xx_update_pll_dividers(crtc, clock, reduced_clock);
  3804. dpll = DPLL_VGA_MODE_DIS;
  3805. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  3806. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3807. } else {
  3808. if (clock->p1 == 2)
  3809. dpll |= PLL_P1_DIVIDE_BY_TWO;
  3810. else
  3811. dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3812. if (clock->p2 == 4)
  3813. dpll |= PLL_P2_DIVIDE_BY_4;
  3814. }
  3815. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
  3816. /* XXX: just matching BIOS for now */
  3817. /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
  3818. dpll |= 3;
  3819. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3820. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3821. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3822. else
  3823. dpll |= PLL_REF_INPUT_DREFCLK;
  3824. dpll |= DPLL_VCO_ENABLE;
  3825. I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
  3826. POSTING_READ(DPLL(pipe));
  3827. udelay(150);
  3828. for_each_encoder_on_crtc(dev, crtc, encoder)
  3829. if (encoder->pre_pll_enable)
  3830. encoder->pre_pll_enable(encoder);
  3831. I915_WRITE(DPLL(pipe), dpll);
  3832. /* Wait for the clocks to stabilize. */
  3833. POSTING_READ(DPLL(pipe));
  3834. udelay(150);
  3835. /* The pixel multiplier can only be updated once the
  3836. * DPLL is enabled and the clocks are stable.
  3837. *
  3838. * So write it again.
  3839. */
  3840. I915_WRITE(DPLL(pipe), dpll);
  3841. }
  3842. static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
  3843. struct drm_display_mode *mode,
  3844. struct drm_display_mode *adjusted_mode)
  3845. {
  3846. struct drm_device *dev = intel_crtc->base.dev;
  3847. struct drm_i915_private *dev_priv = dev->dev_private;
  3848. enum pipe pipe = intel_crtc->pipe;
  3849. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  3850. uint32_t vsyncshift;
  3851. if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  3852. /* the chip adds 2 halflines automatically */
  3853. adjusted_mode->crtc_vtotal -= 1;
  3854. adjusted_mode->crtc_vblank_end -= 1;
  3855. vsyncshift = adjusted_mode->crtc_hsync_start
  3856. - adjusted_mode->crtc_htotal / 2;
  3857. } else {
  3858. vsyncshift = 0;
  3859. }
  3860. if (INTEL_INFO(dev)->gen > 3)
  3861. I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
  3862. I915_WRITE(HTOTAL(cpu_transcoder),
  3863. (adjusted_mode->crtc_hdisplay - 1) |
  3864. ((adjusted_mode->crtc_htotal - 1) << 16));
  3865. I915_WRITE(HBLANK(cpu_transcoder),
  3866. (adjusted_mode->crtc_hblank_start - 1) |
  3867. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  3868. I915_WRITE(HSYNC(cpu_transcoder),
  3869. (adjusted_mode->crtc_hsync_start - 1) |
  3870. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  3871. I915_WRITE(VTOTAL(cpu_transcoder),
  3872. (adjusted_mode->crtc_vdisplay - 1) |
  3873. ((adjusted_mode->crtc_vtotal - 1) << 16));
  3874. I915_WRITE(VBLANK(cpu_transcoder),
  3875. (adjusted_mode->crtc_vblank_start - 1) |
  3876. ((adjusted_mode->crtc_vblank_end - 1) << 16));
  3877. I915_WRITE(VSYNC(cpu_transcoder),
  3878. (adjusted_mode->crtc_vsync_start - 1) |
  3879. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  3880. /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
  3881. * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
  3882. * documented on the DDI_FUNC_CTL register description, EDP Input Select
  3883. * bits. */
  3884. if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
  3885. (pipe == PIPE_B || pipe == PIPE_C))
  3886. I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
  3887. /* pipesrc controls the size that is scaled from, which should
  3888. * always be the user's requested size.
  3889. */
  3890. I915_WRITE(PIPESRC(pipe),
  3891. ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  3892. }
  3893. static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
  3894. struct drm_display_mode *mode,
  3895. struct drm_display_mode *adjusted_mode,
  3896. int x, int y,
  3897. struct drm_framebuffer *fb)
  3898. {
  3899. struct drm_device *dev = crtc->dev;
  3900. struct drm_i915_private *dev_priv = dev->dev_private;
  3901. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3902. int pipe = intel_crtc->pipe;
  3903. int plane = intel_crtc->plane;
  3904. int refclk, num_connectors = 0;
  3905. intel_clock_t clock, reduced_clock;
  3906. u32 dspcntr, pipeconf;
  3907. bool ok, has_reduced_clock = false, is_sdvo = false;
  3908. bool is_lvds = false, is_tv = false, is_dp = false;
  3909. struct intel_encoder *encoder;
  3910. const intel_limit_t *limit;
  3911. int ret;
  3912. for_each_encoder_on_crtc(dev, crtc, encoder) {
  3913. switch (encoder->type) {
  3914. case INTEL_OUTPUT_LVDS:
  3915. is_lvds = true;
  3916. break;
  3917. case INTEL_OUTPUT_SDVO:
  3918. case INTEL_OUTPUT_HDMI:
  3919. is_sdvo = true;
  3920. if (encoder->needs_tv_clock)
  3921. is_tv = true;
  3922. break;
  3923. case INTEL_OUTPUT_TVOUT:
  3924. is_tv = true;
  3925. break;
  3926. case INTEL_OUTPUT_DISPLAYPORT:
  3927. is_dp = true;
  3928. break;
  3929. }
  3930. num_connectors++;
  3931. }
  3932. refclk = i9xx_get_refclk(crtc, num_connectors);
  3933. /*
  3934. * Returns a set of divisors for the desired target clock with the given
  3935. * refclk, or FALSE. The returned values represent the clock equation:
  3936. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  3937. */
  3938. limit = intel_limit(crtc, refclk);
  3939. ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
  3940. &clock);
  3941. if (!ok) {
  3942. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  3943. return -EINVAL;
  3944. }
  3945. /* Ensure that the cursor is valid for the new mode before changing... */
  3946. intel_crtc_update_cursor(crtc, true);
  3947. if (is_lvds && dev_priv->lvds_downclock_avail) {
  3948. /*
  3949. * Ensure we match the reduced clock's P to the target clock.
  3950. * If the clocks don't match, we can't switch the display clock
  3951. * by using the FP0/FP1. In such case we will disable the LVDS
  3952. * downclock feature.
  3953. */
  3954. has_reduced_clock = limit->find_pll(limit, crtc,
  3955. dev_priv->lvds_downclock,
  3956. refclk,
  3957. &clock,
  3958. &reduced_clock);
  3959. }
  3960. if (is_sdvo && is_tv)
  3961. i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
  3962. if (IS_GEN2(dev))
  3963. i8xx_update_pll(crtc, adjusted_mode, &clock,
  3964. has_reduced_clock ? &reduced_clock : NULL,
  3965. num_connectors);
  3966. else if (IS_VALLEYVIEW(dev))
  3967. vlv_update_pll(crtc, mode, adjusted_mode, &clock,
  3968. has_reduced_clock ? &reduced_clock : NULL,
  3969. num_connectors);
  3970. else
  3971. i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
  3972. has_reduced_clock ? &reduced_clock : NULL,
  3973. num_connectors);
  3974. /* setup pipeconf */
  3975. pipeconf = I915_READ(PIPECONF(pipe));
  3976. /* Set up the display plane register */
  3977. dspcntr = DISPPLANE_GAMMA_ENABLE;
  3978. if (pipe == 0)
  3979. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  3980. else
  3981. dspcntr |= DISPPLANE_SEL_PIPE_B;
  3982. if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
  3983. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  3984. * core speed.
  3985. *
  3986. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  3987. * pipe == 0 check?
  3988. */
  3989. if (mode->clock >
  3990. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  3991. pipeconf |= PIPECONF_DOUBLE_WIDE;
  3992. else
  3993. pipeconf &= ~PIPECONF_DOUBLE_WIDE;
  3994. }
  3995. /* default to 8bpc */
  3996. pipeconf &= ~(PIPECONF_BPC_MASK | PIPECONF_DITHER_EN);
  3997. if (is_dp) {
  3998. if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
  3999. pipeconf |= PIPECONF_6BPC |
  4000. PIPECONF_DITHER_EN |
  4001. PIPECONF_DITHER_TYPE_SP;
  4002. }
  4003. }
  4004. if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
  4005. if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
  4006. pipeconf |= PIPECONF_6BPC |
  4007. PIPECONF_ENABLE |
  4008. I965_PIPECONF_ACTIVE;
  4009. }
  4010. }
  4011. DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
  4012. drm_mode_debug_printmodeline(mode);
  4013. if (HAS_PIPE_CXSR(dev)) {
  4014. if (intel_crtc->lowfreq_avail) {
  4015. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  4016. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  4017. } else {
  4018. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  4019. pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
  4020. }
  4021. }
  4022. pipeconf &= ~PIPECONF_INTERLACE_MASK;
  4023. if (!IS_GEN2(dev) &&
  4024. adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
  4025. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  4026. else
  4027. pipeconf |= PIPECONF_PROGRESSIVE;
  4028. intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
  4029. /* pipesrc and dspsize control the size that is scaled from,
  4030. * which should always be the user's requested size.
  4031. */
  4032. I915_WRITE(DSPSIZE(plane),
  4033. ((mode->vdisplay - 1) << 16) |
  4034. (mode->hdisplay - 1));
  4035. I915_WRITE(DSPPOS(plane), 0);
  4036. I915_WRITE(PIPECONF(pipe), pipeconf);
  4037. POSTING_READ(PIPECONF(pipe));
  4038. intel_enable_pipe(dev_priv, pipe, false);
  4039. intel_wait_for_vblank(dev, pipe);
  4040. I915_WRITE(DSPCNTR(plane), dspcntr);
  4041. POSTING_READ(DSPCNTR(plane));
  4042. ret = intel_pipe_set_base(crtc, x, y, fb);
  4043. intel_update_watermarks(dev);
  4044. return ret;
  4045. }
  4046. static void ironlake_init_pch_refclk(struct drm_device *dev)
  4047. {
  4048. struct drm_i915_private *dev_priv = dev->dev_private;
  4049. struct drm_mode_config *mode_config = &dev->mode_config;
  4050. struct intel_encoder *encoder;
  4051. u32 temp;
  4052. bool has_lvds = false;
  4053. bool has_cpu_edp = false;
  4054. bool has_pch_edp = false;
  4055. bool has_panel = false;
  4056. bool has_ck505 = false;
  4057. bool can_ssc = false;
  4058. /* We need to take the global config into account */
  4059. list_for_each_entry(encoder, &mode_config->encoder_list,
  4060. base.head) {
  4061. switch (encoder->type) {
  4062. case INTEL_OUTPUT_LVDS:
  4063. has_panel = true;
  4064. has_lvds = true;
  4065. break;
  4066. case INTEL_OUTPUT_EDP:
  4067. has_panel = true;
  4068. if (intel_encoder_is_pch_edp(&encoder->base))
  4069. has_pch_edp = true;
  4070. else
  4071. has_cpu_edp = true;
  4072. break;
  4073. }
  4074. }
  4075. if (HAS_PCH_IBX(dev)) {
  4076. has_ck505 = dev_priv->display_clock_mode;
  4077. can_ssc = has_ck505;
  4078. } else {
  4079. has_ck505 = false;
  4080. can_ssc = true;
  4081. }
  4082. DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
  4083. has_panel, has_lvds, has_pch_edp, has_cpu_edp,
  4084. has_ck505);
  4085. /* Ironlake: try to setup display ref clock before DPLL
  4086. * enabling. This is only under driver's control after
  4087. * PCH B stepping, previous chipset stepping should be
  4088. * ignoring this setting.
  4089. */
  4090. temp = I915_READ(PCH_DREF_CONTROL);
  4091. /* Always enable nonspread source */
  4092. temp &= ~DREF_NONSPREAD_SOURCE_MASK;
  4093. if (has_ck505)
  4094. temp |= DREF_NONSPREAD_CK505_ENABLE;
  4095. else
  4096. temp |= DREF_NONSPREAD_SOURCE_ENABLE;
  4097. if (has_panel) {
  4098. temp &= ~DREF_SSC_SOURCE_MASK;
  4099. temp |= DREF_SSC_SOURCE_ENABLE;
  4100. /* SSC must be turned on before enabling the CPU output */
  4101. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4102. DRM_DEBUG_KMS("Using SSC on panel\n");
  4103. temp |= DREF_SSC1_ENABLE;
  4104. } else
  4105. temp &= ~DREF_SSC1_ENABLE;
  4106. /* Get SSC going before enabling the outputs */
  4107. I915_WRITE(PCH_DREF_CONTROL, temp);
  4108. POSTING_READ(PCH_DREF_CONTROL);
  4109. udelay(200);
  4110. temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4111. /* Enable CPU source on CPU attached eDP */
  4112. if (has_cpu_edp) {
  4113. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4114. DRM_DEBUG_KMS("Using SSC on eDP\n");
  4115. temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4116. }
  4117. else
  4118. temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4119. } else
  4120. temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4121. I915_WRITE(PCH_DREF_CONTROL, temp);
  4122. POSTING_READ(PCH_DREF_CONTROL);
  4123. udelay(200);
  4124. } else {
  4125. DRM_DEBUG_KMS("Disabling SSC entirely\n");
  4126. temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4127. /* Turn off CPU output */
  4128. temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4129. I915_WRITE(PCH_DREF_CONTROL, temp);
  4130. POSTING_READ(PCH_DREF_CONTROL);
  4131. udelay(200);
  4132. /* Turn off the SSC source */
  4133. temp &= ~DREF_SSC_SOURCE_MASK;
  4134. temp |= DREF_SSC_SOURCE_DISABLE;
  4135. /* Turn off SSC1 */
  4136. temp &= ~ DREF_SSC1_ENABLE;
  4137. I915_WRITE(PCH_DREF_CONTROL, temp);
  4138. POSTING_READ(PCH_DREF_CONTROL);
  4139. udelay(200);
  4140. }
  4141. }
  4142. /* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
  4143. static void lpt_init_pch_refclk(struct drm_device *dev)
  4144. {
  4145. struct drm_i915_private *dev_priv = dev->dev_private;
  4146. struct drm_mode_config *mode_config = &dev->mode_config;
  4147. struct intel_encoder *encoder;
  4148. bool has_vga = false;
  4149. bool is_sdv = false;
  4150. u32 tmp;
  4151. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  4152. switch (encoder->type) {
  4153. case INTEL_OUTPUT_ANALOG:
  4154. has_vga = true;
  4155. break;
  4156. }
  4157. }
  4158. if (!has_vga)
  4159. return;
  4160. /* XXX: Rip out SDV support once Haswell ships for real. */
  4161. if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
  4162. is_sdv = true;
  4163. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4164. tmp &= ~SBI_SSCCTL_DISABLE;
  4165. tmp |= SBI_SSCCTL_PATHALT;
  4166. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4167. udelay(24);
  4168. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4169. tmp &= ~SBI_SSCCTL_PATHALT;
  4170. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4171. if (!is_sdv) {
  4172. tmp = I915_READ(SOUTH_CHICKEN2);
  4173. tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
  4174. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4175. if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
  4176. FDI_MPHY_IOSFSB_RESET_STATUS, 100))
  4177. DRM_ERROR("FDI mPHY reset assert timeout\n");
  4178. tmp = I915_READ(SOUTH_CHICKEN2);
  4179. tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
  4180. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4181. if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
  4182. FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
  4183. 100))
  4184. DRM_ERROR("FDI mPHY reset de-assert timeout\n");
  4185. }
  4186. tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
  4187. tmp &= ~(0xFF << 24);
  4188. tmp |= (0x12 << 24);
  4189. intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
  4190. if (!is_sdv) {
  4191. tmp = intel_sbi_read(dev_priv, 0x808C, SBI_MPHY);
  4192. tmp &= ~(0x3 << 6);
  4193. tmp |= (1 << 6) | (1 << 0);
  4194. intel_sbi_write(dev_priv, 0x808C, tmp, SBI_MPHY);
  4195. }
  4196. if (is_sdv) {
  4197. tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
  4198. tmp |= 0x7FFF;
  4199. intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
  4200. }
  4201. tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
  4202. tmp |= (1 << 11);
  4203. intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
  4204. tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
  4205. tmp |= (1 << 11);
  4206. intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
  4207. if (is_sdv) {
  4208. tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
  4209. tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
  4210. intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
  4211. tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
  4212. tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
  4213. intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
  4214. tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
  4215. tmp |= (0x3F << 8);
  4216. intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
  4217. tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
  4218. tmp |= (0x3F << 8);
  4219. intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
  4220. }
  4221. tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
  4222. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4223. intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
  4224. tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
  4225. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4226. intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
  4227. if (!is_sdv) {
  4228. tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
  4229. tmp &= ~(7 << 13);
  4230. tmp |= (5 << 13);
  4231. intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
  4232. tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
  4233. tmp &= ~(7 << 13);
  4234. tmp |= (5 << 13);
  4235. intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
  4236. }
  4237. tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
  4238. tmp &= ~0xFF;
  4239. tmp |= 0x1C;
  4240. intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
  4241. tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
  4242. tmp &= ~0xFF;
  4243. tmp |= 0x1C;
  4244. intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
  4245. tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
  4246. tmp &= ~(0xFF << 16);
  4247. tmp |= (0x1C << 16);
  4248. intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
  4249. tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
  4250. tmp &= ~(0xFF << 16);
  4251. tmp |= (0x1C << 16);
  4252. intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
  4253. if (!is_sdv) {
  4254. tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
  4255. tmp |= (1 << 27);
  4256. intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
  4257. tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
  4258. tmp |= (1 << 27);
  4259. intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
  4260. tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
  4261. tmp &= ~(0xF << 28);
  4262. tmp |= (4 << 28);
  4263. intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
  4264. tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
  4265. tmp &= ~(0xF << 28);
  4266. tmp |= (4 << 28);
  4267. intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
  4268. }
  4269. /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
  4270. tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
  4271. tmp |= SBI_DBUFF0_ENABLE;
  4272. intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
  4273. }
  4274. /*
  4275. * Initialize reference clocks when the driver loads
  4276. */
  4277. void intel_init_pch_refclk(struct drm_device *dev)
  4278. {
  4279. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  4280. ironlake_init_pch_refclk(dev);
  4281. else if (HAS_PCH_LPT(dev))
  4282. lpt_init_pch_refclk(dev);
  4283. }
  4284. static int ironlake_get_refclk(struct drm_crtc *crtc)
  4285. {
  4286. struct drm_device *dev = crtc->dev;
  4287. struct drm_i915_private *dev_priv = dev->dev_private;
  4288. struct intel_encoder *encoder;
  4289. struct intel_encoder *edp_encoder = NULL;
  4290. int num_connectors = 0;
  4291. bool is_lvds = false;
  4292. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4293. switch (encoder->type) {
  4294. case INTEL_OUTPUT_LVDS:
  4295. is_lvds = true;
  4296. break;
  4297. case INTEL_OUTPUT_EDP:
  4298. edp_encoder = encoder;
  4299. break;
  4300. }
  4301. num_connectors++;
  4302. }
  4303. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  4304. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  4305. dev_priv->lvds_ssc_freq);
  4306. return dev_priv->lvds_ssc_freq * 1000;
  4307. }
  4308. return 120000;
  4309. }
  4310. static void ironlake_set_pipeconf(struct drm_crtc *crtc,
  4311. struct drm_display_mode *adjusted_mode,
  4312. bool dither)
  4313. {
  4314. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4315. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4316. int pipe = intel_crtc->pipe;
  4317. uint32_t val;
  4318. val = I915_READ(PIPECONF(pipe));
  4319. val &= ~PIPECONF_BPC_MASK;
  4320. switch (intel_crtc->bpp) {
  4321. case 18:
  4322. val |= PIPECONF_6BPC;
  4323. break;
  4324. case 24:
  4325. val |= PIPECONF_8BPC;
  4326. break;
  4327. case 30:
  4328. val |= PIPECONF_10BPC;
  4329. break;
  4330. case 36:
  4331. val |= PIPECONF_12BPC;
  4332. break;
  4333. default:
  4334. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4335. BUG();
  4336. }
  4337. val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
  4338. if (dither)
  4339. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4340. val &= ~PIPECONF_INTERLACE_MASK;
  4341. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
  4342. val |= PIPECONF_INTERLACED_ILK;
  4343. else
  4344. val |= PIPECONF_PROGRESSIVE;
  4345. I915_WRITE(PIPECONF(pipe), val);
  4346. POSTING_READ(PIPECONF(pipe));
  4347. }
  4348. static void haswell_set_pipeconf(struct drm_crtc *crtc,
  4349. struct drm_display_mode *adjusted_mode,
  4350. bool dither)
  4351. {
  4352. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4353. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4354. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  4355. uint32_t val;
  4356. val = I915_READ(PIPECONF(cpu_transcoder));
  4357. val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
  4358. if (dither)
  4359. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4360. val &= ~PIPECONF_INTERLACE_MASK_HSW;
  4361. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
  4362. val |= PIPECONF_INTERLACED_ILK;
  4363. else
  4364. val |= PIPECONF_PROGRESSIVE;
  4365. I915_WRITE(PIPECONF(cpu_transcoder), val);
  4366. POSTING_READ(PIPECONF(cpu_transcoder));
  4367. }
  4368. static bool ironlake_compute_clocks(struct drm_crtc *crtc,
  4369. struct drm_display_mode *adjusted_mode,
  4370. intel_clock_t *clock,
  4371. bool *has_reduced_clock,
  4372. intel_clock_t *reduced_clock)
  4373. {
  4374. struct drm_device *dev = crtc->dev;
  4375. struct drm_i915_private *dev_priv = dev->dev_private;
  4376. struct intel_encoder *intel_encoder;
  4377. int refclk;
  4378. const intel_limit_t *limit;
  4379. bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
  4380. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4381. switch (intel_encoder->type) {
  4382. case INTEL_OUTPUT_LVDS:
  4383. is_lvds = true;
  4384. break;
  4385. case INTEL_OUTPUT_SDVO:
  4386. case INTEL_OUTPUT_HDMI:
  4387. is_sdvo = true;
  4388. if (intel_encoder->needs_tv_clock)
  4389. is_tv = true;
  4390. break;
  4391. case INTEL_OUTPUT_TVOUT:
  4392. is_tv = true;
  4393. break;
  4394. }
  4395. }
  4396. refclk = ironlake_get_refclk(crtc);
  4397. /*
  4398. * Returns a set of divisors for the desired target clock with the given
  4399. * refclk, or FALSE. The returned values represent the clock equation:
  4400. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4401. */
  4402. limit = intel_limit(crtc, refclk);
  4403. ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
  4404. clock);
  4405. if (!ret)
  4406. return false;
  4407. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4408. /*
  4409. * Ensure we match the reduced clock's P to the target clock.
  4410. * If the clocks don't match, we can't switch the display clock
  4411. * by using the FP0/FP1. In such case we will disable the LVDS
  4412. * downclock feature.
  4413. */
  4414. *has_reduced_clock = limit->find_pll(limit, crtc,
  4415. dev_priv->lvds_downclock,
  4416. refclk,
  4417. clock,
  4418. reduced_clock);
  4419. }
  4420. if (is_sdvo && is_tv)
  4421. i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
  4422. return true;
  4423. }
  4424. static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
  4425. {
  4426. struct drm_i915_private *dev_priv = dev->dev_private;
  4427. uint32_t temp;
  4428. temp = I915_READ(SOUTH_CHICKEN1);
  4429. if (temp & FDI_BC_BIFURCATION_SELECT)
  4430. return;
  4431. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  4432. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  4433. temp |= FDI_BC_BIFURCATION_SELECT;
  4434. DRM_DEBUG_KMS("enabling fdi C rx\n");
  4435. I915_WRITE(SOUTH_CHICKEN1, temp);
  4436. POSTING_READ(SOUTH_CHICKEN1);
  4437. }
  4438. static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
  4439. {
  4440. struct drm_device *dev = intel_crtc->base.dev;
  4441. struct drm_i915_private *dev_priv = dev->dev_private;
  4442. struct intel_crtc *pipe_B_crtc =
  4443. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  4444. DRM_DEBUG_KMS("checking fdi config on pipe %i, lanes %i\n",
  4445. intel_crtc->pipe, intel_crtc->fdi_lanes);
  4446. if (intel_crtc->fdi_lanes > 4) {
  4447. DRM_DEBUG_KMS("invalid fdi lane config on pipe %i: %i lanes\n",
  4448. intel_crtc->pipe, intel_crtc->fdi_lanes);
  4449. /* Clamp lanes to avoid programming the hw with bogus values. */
  4450. intel_crtc->fdi_lanes = 4;
  4451. return false;
  4452. }
  4453. if (dev_priv->num_pipe == 2)
  4454. return true;
  4455. switch (intel_crtc->pipe) {
  4456. case PIPE_A:
  4457. return true;
  4458. case PIPE_B:
  4459. if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
  4460. intel_crtc->fdi_lanes > 2) {
  4461. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
  4462. intel_crtc->pipe, intel_crtc->fdi_lanes);
  4463. /* Clamp lanes to avoid programming the hw with bogus values. */
  4464. intel_crtc->fdi_lanes = 2;
  4465. return false;
  4466. }
  4467. if (intel_crtc->fdi_lanes > 2)
  4468. WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
  4469. else
  4470. cpt_enable_fdi_bc_bifurcation(dev);
  4471. return true;
  4472. case PIPE_C:
  4473. if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
  4474. if (intel_crtc->fdi_lanes > 2) {
  4475. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
  4476. intel_crtc->pipe, intel_crtc->fdi_lanes);
  4477. /* Clamp lanes to avoid programming the hw with bogus values. */
  4478. intel_crtc->fdi_lanes = 2;
  4479. return false;
  4480. }
  4481. } else {
  4482. DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
  4483. return false;
  4484. }
  4485. cpt_enable_fdi_bc_bifurcation(dev);
  4486. return true;
  4487. default:
  4488. BUG();
  4489. }
  4490. }
  4491. int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
  4492. {
  4493. /*
  4494. * Account for spread spectrum to avoid
  4495. * oversubscribing the link. Max center spread
  4496. * is 2.5%; use 5% for safety's sake.
  4497. */
  4498. u32 bps = target_clock * bpp * 21 / 20;
  4499. return bps / (link_bw * 8) + 1;
  4500. }
  4501. static void ironlake_set_m_n(struct drm_crtc *crtc,
  4502. struct drm_display_mode *mode,
  4503. struct drm_display_mode *adjusted_mode)
  4504. {
  4505. struct drm_device *dev = crtc->dev;
  4506. struct drm_i915_private *dev_priv = dev->dev_private;
  4507. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4508. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  4509. struct intel_encoder *intel_encoder, *edp_encoder = NULL;
  4510. struct intel_link_m_n m_n = {0};
  4511. int target_clock, pixel_multiplier, lane, link_bw;
  4512. bool is_dp = false, is_cpu_edp = false;
  4513. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4514. switch (intel_encoder->type) {
  4515. case INTEL_OUTPUT_DISPLAYPORT:
  4516. is_dp = true;
  4517. break;
  4518. case INTEL_OUTPUT_EDP:
  4519. is_dp = true;
  4520. if (!intel_encoder_is_pch_edp(&intel_encoder->base))
  4521. is_cpu_edp = true;
  4522. edp_encoder = intel_encoder;
  4523. break;
  4524. }
  4525. }
  4526. /* FDI link */
  4527. pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
  4528. lane = 0;
  4529. /* CPU eDP doesn't require FDI link, so just set DP M/N
  4530. according to current link config */
  4531. if (is_cpu_edp) {
  4532. intel_edp_link_config(edp_encoder, &lane, &link_bw);
  4533. } else {
  4534. /* FDI is a binary signal running at ~2.7GHz, encoding
  4535. * each output octet as 10 bits. The actual frequency
  4536. * is stored as a divider into a 100MHz clock, and the
  4537. * mode pixel clock is stored in units of 1KHz.
  4538. * Hence the bw of each lane in terms of the mode signal
  4539. * is:
  4540. */
  4541. link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
  4542. }
  4543. /* [e]DP over FDI requires target mode clock instead of link clock. */
  4544. if (edp_encoder)
  4545. target_clock = intel_edp_target_clock(edp_encoder, mode);
  4546. else if (is_dp)
  4547. target_clock = mode->clock;
  4548. else
  4549. target_clock = adjusted_mode->clock;
  4550. if (!lane)
  4551. lane = ironlake_get_lanes_required(target_clock, link_bw,
  4552. intel_crtc->bpp);
  4553. intel_crtc->fdi_lanes = lane;
  4554. if (pixel_multiplier > 1)
  4555. link_bw *= pixel_multiplier;
  4556. intel_link_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw, &m_n);
  4557. I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
  4558. I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
  4559. I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
  4560. I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
  4561. }
  4562. static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
  4563. struct drm_display_mode *adjusted_mode,
  4564. intel_clock_t *clock, u32 fp)
  4565. {
  4566. struct drm_crtc *crtc = &intel_crtc->base;
  4567. struct drm_device *dev = crtc->dev;
  4568. struct drm_i915_private *dev_priv = dev->dev_private;
  4569. struct intel_encoder *intel_encoder;
  4570. uint32_t dpll;
  4571. int factor, pixel_multiplier, num_connectors = 0;
  4572. bool is_lvds = false, is_sdvo = false, is_tv = false;
  4573. bool is_dp = false, is_cpu_edp = false;
  4574. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4575. switch (intel_encoder->type) {
  4576. case INTEL_OUTPUT_LVDS:
  4577. is_lvds = true;
  4578. break;
  4579. case INTEL_OUTPUT_SDVO:
  4580. case INTEL_OUTPUT_HDMI:
  4581. is_sdvo = true;
  4582. if (intel_encoder->needs_tv_clock)
  4583. is_tv = true;
  4584. break;
  4585. case INTEL_OUTPUT_TVOUT:
  4586. is_tv = true;
  4587. break;
  4588. case INTEL_OUTPUT_DISPLAYPORT:
  4589. is_dp = true;
  4590. break;
  4591. case INTEL_OUTPUT_EDP:
  4592. is_dp = true;
  4593. if (!intel_encoder_is_pch_edp(&intel_encoder->base))
  4594. is_cpu_edp = true;
  4595. break;
  4596. }
  4597. num_connectors++;
  4598. }
  4599. /* Enable autotuning of the PLL clock (if permissible) */
  4600. factor = 21;
  4601. if (is_lvds) {
  4602. if ((intel_panel_use_ssc(dev_priv) &&
  4603. dev_priv->lvds_ssc_freq == 100) ||
  4604. intel_is_dual_link_lvds(dev))
  4605. factor = 25;
  4606. } else if (is_sdvo && is_tv)
  4607. factor = 20;
  4608. if (clock->m < factor * clock->n)
  4609. fp |= FP_CB_TUNE;
  4610. dpll = 0;
  4611. if (is_lvds)
  4612. dpll |= DPLLB_MODE_LVDS;
  4613. else
  4614. dpll |= DPLLB_MODE_DAC_SERIAL;
  4615. if (is_sdvo) {
  4616. pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
  4617. if (pixel_multiplier > 1) {
  4618. dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  4619. }
  4620. dpll |= DPLL_DVO_HIGH_SPEED;
  4621. }
  4622. if (is_dp && !is_cpu_edp)
  4623. dpll |= DPLL_DVO_HIGH_SPEED;
  4624. /* compute bitmask from p1 value */
  4625. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4626. /* also FPA1 */
  4627. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4628. switch (clock->p2) {
  4629. case 5:
  4630. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  4631. break;
  4632. case 7:
  4633. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  4634. break;
  4635. case 10:
  4636. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  4637. break;
  4638. case 14:
  4639. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  4640. break;
  4641. }
  4642. if (is_sdvo && is_tv)
  4643. dpll |= PLL_REF_INPUT_TVCLKINBC;
  4644. else if (is_tv)
  4645. /* XXX: just matching BIOS for now */
  4646. /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
  4647. dpll |= 3;
  4648. else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4649. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4650. else
  4651. dpll |= PLL_REF_INPUT_DREFCLK;
  4652. return dpll;
  4653. }
  4654. static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
  4655. struct drm_display_mode *mode,
  4656. struct drm_display_mode *adjusted_mode,
  4657. int x, int y,
  4658. struct drm_framebuffer *fb)
  4659. {
  4660. struct drm_device *dev = crtc->dev;
  4661. struct drm_i915_private *dev_priv = dev->dev_private;
  4662. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4663. int pipe = intel_crtc->pipe;
  4664. int plane = intel_crtc->plane;
  4665. int num_connectors = 0;
  4666. intel_clock_t clock, reduced_clock;
  4667. u32 dpll, fp = 0, fp2 = 0;
  4668. bool ok, has_reduced_clock = false;
  4669. bool is_lvds = false, is_dp = false, is_cpu_edp = false;
  4670. struct intel_encoder *encoder;
  4671. int ret;
  4672. bool dither, fdi_config_ok;
  4673. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4674. switch (encoder->type) {
  4675. case INTEL_OUTPUT_LVDS:
  4676. is_lvds = true;
  4677. break;
  4678. case INTEL_OUTPUT_DISPLAYPORT:
  4679. is_dp = true;
  4680. break;
  4681. case INTEL_OUTPUT_EDP:
  4682. is_dp = true;
  4683. if (!intel_encoder_is_pch_edp(&encoder->base))
  4684. is_cpu_edp = true;
  4685. break;
  4686. }
  4687. num_connectors++;
  4688. }
  4689. WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
  4690. "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
  4691. ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
  4692. &has_reduced_clock, &reduced_clock);
  4693. if (!ok) {
  4694. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4695. return -EINVAL;
  4696. }
  4697. /* Ensure that the cursor is valid for the new mode before changing... */
  4698. intel_crtc_update_cursor(crtc, true);
  4699. /* determine panel color depth */
  4700. dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
  4701. adjusted_mode);
  4702. if (is_lvds && dev_priv->lvds_dither)
  4703. dither = true;
  4704. fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
  4705. if (has_reduced_clock)
  4706. fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
  4707. reduced_clock.m2;
  4708. dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
  4709. DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
  4710. drm_mode_debug_printmodeline(mode);
  4711. /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
  4712. if (!is_cpu_edp) {
  4713. struct intel_pch_pll *pll;
  4714. pll = intel_get_pch_pll(intel_crtc, dpll, fp);
  4715. if (pll == NULL) {
  4716. DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
  4717. pipe);
  4718. return -EINVAL;
  4719. }
  4720. } else
  4721. intel_put_pch_pll(intel_crtc);
  4722. if (is_dp && !is_cpu_edp)
  4723. intel_dp_set_m_n(crtc, mode, adjusted_mode);
  4724. for_each_encoder_on_crtc(dev, crtc, encoder)
  4725. if (encoder->pre_pll_enable)
  4726. encoder->pre_pll_enable(encoder);
  4727. if (intel_crtc->pch_pll) {
  4728. I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
  4729. /* Wait for the clocks to stabilize. */
  4730. POSTING_READ(intel_crtc->pch_pll->pll_reg);
  4731. udelay(150);
  4732. /* The pixel multiplier can only be updated once the
  4733. * DPLL is enabled and the clocks are stable.
  4734. *
  4735. * So write it again.
  4736. */
  4737. I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
  4738. }
  4739. intel_crtc->lowfreq_avail = false;
  4740. if (intel_crtc->pch_pll) {
  4741. if (is_lvds && has_reduced_clock && i915_powersave) {
  4742. I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
  4743. intel_crtc->lowfreq_avail = true;
  4744. } else {
  4745. I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
  4746. }
  4747. }
  4748. intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
  4749. /* Note, this also computes intel_crtc->fdi_lanes which is used below in
  4750. * ironlake_check_fdi_lanes. */
  4751. ironlake_set_m_n(crtc, mode, adjusted_mode);
  4752. fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
  4753. ironlake_set_pipeconf(crtc, adjusted_mode, dither);
  4754. intel_wait_for_vblank(dev, pipe);
  4755. /* Set up the display plane register */
  4756. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
  4757. POSTING_READ(DSPCNTR(plane));
  4758. ret = intel_pipe_set_base(crtc, x, y, fb);
  4759. intel_update_watermarks(dev);
  4760. intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
  4761. return fdi_config_ok ? ret : -EINVAL;
  4762. }
  4763. static int haswell_crtc_mode_set(struct drm_crtc *crtc,
  4764. struct drm_display_mode *mode,
  4765. struct drm_display_mode *adjusted_mode,
  4766. int x, int y,
  4767. struct drm_framebuffer *fb)
  4768. {
  4769. struct drm_device *dev = crtc->dev;
  4770. struct drm_i915_private *dev_priv = dev->dev_private;
  4771. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4772. int pipe = intel_crtc->pipe;
  4773. int plane = intel_crtc->plane;
  4774. int num_connectors = 0;
  4775. bool is_dp = false, is_cpu_edp = false;
  4776. struct intel_encoder *encoder;
  4777. int ret;
  4778. bool dither;
  4779. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4780. switch (encoder->type) {
  4781. case INTEL_OUTPUT_DISPLAYPORT:
  4782. is_dp = true;
  4783. break;
  4784. case INTEL_OUTPUT_EDP:
  4785. is_dp = true;
  4786. if (!intel_encoder_is_pch_edp(&encoder->base))
  4787. is_cpu_edp = true;
  4788. break;
  4789. }
  4790. num_connectors++;
  4791. }
  4792. if (is_cpu_edp)
  4793. intel_crtc->cpu_transcoder = TRANSCODER_EDP;
  4794. else
  4795. intel_crtc->cpu_transcoder = pipe;
  4796. /* We are not sure yet this won't happen. */
  4797. WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
  4798. INTEL_PCH_TYPE(dev));
  4799. WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
  4800. num_connectors, pipe_name(pipe));
  4801. WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
  4802. (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
  4803. WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
  4804. if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
  4805. return -EINVAL;
  4806. /* Ensure that the cursor is valid for the new mode before changing... */
  4807. intel_crtc_update_cursor(crtc, true);
  4808. /* determine panel color depth */
  4809. dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
  4810. adjusted_mode);
  4811. DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
  4812. drm_mode_debug_printmodeline(mode);
  4813. if (is_dp && !is_cpu_edp)
  4814. intel_dp_set_m_n(crtc, mode, adjusted_mode);
  4815. intel_crtc->lowfreq_avail = false;
  4816. intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
  4817. if (!is_dp || is_cpu_edp)
  4818. ironlake_set_m_n(crtc, mode, adjusted_mode);
  4819. haswell_set_pipeconf(crtc, adjusted_mode, dither);
  4820. /* Set up the display plane register */
  4821. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
  4822. POSTING_READ(DSPCNTR(plane));
  4823. ret = intel_pipe_set_base(crtc, x, y, fb);
  4824. intel_update_watermarks(dev);
  4825. intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
  4826. return ret;
  4827. }
  4828. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  4829. struct drm_display_mode *mode,
  4830. struct drm_display_mode *adjusted_mode,
  4831. int x, int y,
  4832. struct drm_framebuffer *fb)
  4833. {
  4834. struct drm_device *dev = crtc->dev;
  4835. struct drm_i915_private *dev_priv = dev->dev_private;
  4836. struct drm_encoder_helper_funcs *encoder_funcs;
  4837. struct intel_encoder *encoder;
  4838. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4839. int pipe = intel_crtc->pipe;
  4840. int ret;
  4841. drm_vblank_pre_modeset(dev, pipe);
  4842. ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
  4843. x, y, fb);
  4844. drm_vblank_post_modeset(dev, pipe);
  4845. if (ret != 0)
  4846. return ret;
  4847. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4848. DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
  4849. encoder->base.base.id,
  4850. drm_get_encoder_name(&encoder->base),
  4851. mode->base.id, mode->name);
  4852. encoder_funcs = encoder->base.helper_private;
  4853. encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
  4854. }
  4855. return 0;
  4856. }
  4857. static bool intel_eld_uptodate(struct drm_connector *connector,
  4858. int reg_eldv, uint32_t bits_eldv,
  4859. int reg_elda, uint32_t bits_elda,
  4860. int reg_edid)
  4861. {
  4862. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  4863. uint8_t *eld = connector->eld;
  4864. uint32_t i;
  4865. i = I915_READ(reg_eldv);
  4866. i &= bits_eldv;
  4867. if (!eld[0])
  4868. return !i;
  4869. if (!i)
  4870. return false;
  4871. i = I915_READ(reg_elda);
  4872. i &= ~bits_elda;
  4873. I915_WRITE(reg_elda, i);
  4874. for (i = 0; i < eld[2]; i++)
  4875. if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
  4876. return false;
  4877. return true;
  4878. }
  4879. static void g4x_write_eld(struct drm_connector *connector,
  4880. struct drm_crtc *crtc)
  4881. {
  4882. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  4883. uint8_t *eld = connector->eld;
  4884. uint32_t eldv;
  4885. uint32_t len;
  4886. uint32_t i;
  4887. i = I915_READ(G4X_AUD_VID_DID);
  4888. if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
  4889. eldv = G4X_ELDV_DEVCL_DEVBLC;
  4890. else
  4891. eldv = G4X_ELDV_DEVCTG;
  4892. if (intel_eld_uptodate(connector,
  4893. G4X_AUD_CNTL_ST, eldv,
  4894. G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
  4895. G4X_HDMIW_HDMIEDID))
  4896. return;
  4897. i = I915_READ(G4X_AUD_CNTL_ST);
  4898. i &= ~(eldv | G4X_ELD_ADDR);
  4899. len = (i >> 9) & 0x1f; /* ELD buffer size */
  4900. I915_WRITE(G4X_AUD_CNTL_ST, i);
  4901. if (!eld[0])
  4902. return;
  4903. len = min_t(uint8_t, eld[2], len);
  4904. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  4905. for (i = 0; i < len; i++)
  4906. I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
  4907. i = I915_READ(G4X_AUD_CNTL_ST);
  4908. i |= eldv;
  4909. I915_WRITE(G4X_AUD_CNTL_ST, i);
  4910. }
  4911. static void haswell_write_eld(struct drm_connector *connector,
  4912. struct drm_crtc *crtc)
  4913. {
  4914. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  4915. uint8_t *eld = connector->eld;
  4916. struct drm_device *dev = crtc->dev;
  4917. uint32_t eldv;
  4918. uint32_t i;
  4919. int len;
  4920. int pipe = to_intel_crtc(crtc)->pipe;
  4921. int tmp;
  4922. int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
  4923. int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
  4924. int aud_config = HSW_AUD_CFG(pipe);
  4925. int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
  4926. DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
  4927. /* Audio output enable */
  4928. DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
  4929. tmp = I915_READ(aud_cntrl_st2);
  4930. tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
  4931. I915_WRITE(aud_cntrl_st2, tmp);
  4932. /* Wait for 1 vertical blank */
  4933. intel_wait_for_vblank(dev, pipe);
  4934. /* Set ELD valid state */
  4935. tmp = I915_READ(aud_cntrl_st2);
  4936. DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
  4937. tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
  4938. I915_WRITE(aud_cntrl_st2, tmp);
  4939. tmp = I915_READ(aud_cntrl_st2);
  4940. DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
  4941. /* Enable HDMI mode */
  4942. tmp = I915_READ(aud_config);
  4943. DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
  4944. /* clear N_programing_enable and N_value_index */
  4945. tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
  4946. I915_WRITE(aud_config, tmp);
  4947. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  4948. eldv = AUDIO_ELD_VALID_A << (pipe * 4);
  4949. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  4950. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  4951. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  4952. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  4953. } else
  4954. I915_WRITE(aud_config, 0);
  4955. if (intel_eld_uptodate(connector,
  4956. aud_cntrl_st2, eldv,
  4957. aud_cntl_st, IBX_ELD_ADDRESS,
  4958. hdmiw_hdmiedid))
  4959. return;
  4960. i = I915_READ(aud_cntrl_st2);
  4961. i &= ~eldv;
  4962. I915_WRITE(aud_cntrl_st2, i);
  4963. if (!eld[0])
  4964. return;
  4965. i = I915_READ(aud_cntl_st);
  4966. i &= ~IBX_ELD_ADDRESS;
  4967. I915_WRITE(aud_cntl_st, i);
  4968. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  4969. DRM_DEBUG_DRIVER("port num:%d\n", i);
  4970. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  4971. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  4972. for (i = 0; i < len; i++)
  4973. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  4974. i = I915_READ(aud_cntrl_st2);
  4975. i |= eldv;
  4976. I915_WRITE(aud_cntrl_st2, i);
  4977. }
  4978. static void ironlake_write_eld(struct drm_connector *connector,
  4979. struct drm_crtc *crtc)
  4980. {
  4981. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  4982. uint8_t *eld = connector->eld;
  4983. uint32_t eldv;
  4984. uint32_t i;
  4985. int len;
  4986. int hdmiw_hdmiedid;
  4987. int aud_config;
  4988. int aud_cntl_st;
  4989. int aud_cntrl_st2;
  4990. int pipe = to_intel_crtc(crtc)->pipe;
  4991. if (HAS_PCH_IBX(connector->dev)) {
  4992. hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
  4993. aud_config = IBX_AUD_CFG(pipe);
  4994. aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
  4995. aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
  4996. } else {
  4997. hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
  4998. aud_config = CPT_AUD_CFG(pipe);
  4999. aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
  5000. aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
  5001. }
  5002. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5003. i = I915_READ(aud_cntl_st);
  5004. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5005. if (!i) {
  5006. DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
  5007. /* operate blindly on all ports */
  5008. eldv = IBX_ELD_VALIDB;
  5009. eldv |= IBX_ELD_VALIDB << 4;
  5010. eldv |= IBX_ELD_VALIDB << 8;
  5011. } else {
  5012. DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
  5013. eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
  5014. }
  5015. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5016. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5017. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5018. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5019. } else
  5020. I915_WRITE(aud_config, 0);
  5021. if (intel_eld_uptodate(connector,
  5022. aud_cntrl_st2, eldv,
  5023. aud_cntl_st, IBX_ELD_ADDRESS,
  5024. hdmiw_hdmiedid))
  5025. return;
  5026. i = I915_READ(aud_cntrl_st2);
  5027. i &= ~eldv;
  5028. I915_WRITE(aud_cntrl_st2, i);
  5029. if (!eld[0])
  5030. return;
  5031. i = I915_READ(aud_cntl_st);
  5032. i &= ~IBX_ELD_ADDRESS;
  5033. I915_WRITE(aud_cntl_st, i);
  5034. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5035. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5036. for (i = 0; i < len; i++)
  5037. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5038. i = I915_READ(aud_cntrl_st2);
  5039. i |= eldv;
  5040. I915_WRITE(aud_cntrl_st2, i);
  5041. }
  5042. void intel_write_eld(struct drm_encoder *encoder,
  5043. struct drm_display_mode *mode)
  5044. {
  5045. struct drm_crtc *crtc = encoder->crtc;
  5046. struct drm_connector *connector;
  5047. struct drm_device *dev = encoder->dev;
  5048. struct drm_i915_private *dev_priv = dev->dev_private;
  5049. connector = drm_select_eld(encoder, mode);
  5050. if (!connector)
  5051. return;
  5052. DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5053. connector->base.id,
  5054. drm_get_connector_name(connector),
  5055. connector->encoder->base.id,
  5056. drm_get_encoder_name(connector->encoder));
  5057. connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
  5058. if (dev_priv->display.write_eld)
  5059. dev_priv->display.write_eld(connector, crtc);
  5060. }
  5061. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  5062. void intel_crtc_load_lut(struct drm_crtc *crtc)
  5063. {
  5064. struct drm_device *dev = crtc->dev;
  5065. struct drm_i915_private *dev_priv = dev->dev_private;
  5066. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5067. int palreg = PALETTE(intel_crtc->pipe);
  5068. int i;
  5069. /* The clocks have to be on to load the palette. */
  5070. if (!crtc->enabled || !intel_crtc->active)
  5071. return;
  5072. /* use legacy palette for Ironlake */
  5073. if (HAS_PCH_SPLIT(dev))
  5074. palreg = LGC_PALETTE(intel_crtc->pipe);
  5075. for (i = 0; i < 256; i++) {
  5076. I915_WRITE(palreg + 4 * i,
  5077. (intel_crtc->lut_r[i] << 16) |
  5078. (intel_crtc->lut_g[i] << 8) |
  5079. intel_crtc->lut_b[i]);
  5080. }
  5081. }
  5082. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  5083. {
  5084. struct drm_device *dev = crtc->dev;
  5085. struct drm_i915_private *dev_priv = dev->dev_private;
  5086. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5087. bool visible = base != 0;
  5088. u32 cntl;
  5089. if (intel_crtc->cursor_visible == visible)
  5090. return;
  5091. cntl = I915_READ(_CURACNTR);
  5092. if (visible) {
  5093. /* On these chipsets we can only modify the base whilst
  5094. * the cursor is disabled.
  5095. */
  5096. I915_WRITE(_CURABASE, base);
  5097. cntl &= ~(CURSOR_FORMAT_MASK);
  5098. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  5099. cntl |= CURSOR_ENABLE |
  5100. CURSOR_GAMMA_ENABLE |
  5101. CURSOR_FORMAT_ARGB;
  5102. } else
  5103. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  5104. I915_WRITE(_CURACNTR, cntl);
  5105. intel_crtc->cursor_visible = visible;
  5106. }
  5107. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  5108. {
  5109. struct drm_device *dev = crtc->dev;
  5110. struct drm_i915_private *dev_priv = dev->dev_private;
  5111. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5112. int pipe = intel_crtc->pipe;
  5113. bool visible = base != 0;
  5114. if (intel_crtc->cursor_visible != visible) {
  5115. uint32_t cntl = I915_READ(CURCNTR(pipe));
  5116. if (base) {
  5117. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  5118. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5119. cntl |= pipe << 28; /* Connect to correct pipe */
  5120. } else {
  5121. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5122. cntl |= CURSOR_MODE_DISABLE;
  5123. }
  5124. I915_WRITE(CURCNTR(pipe), cntl);
  5125. intel_crtc->cursor_visible = visible;
  5126. }
  5127. /* and commit changes on next vblank */
  5128. I915_WRITE(CURBASE(pipe), base);
  5129. }
  5130. static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
  5131. {
  5132. struct drm_device *dev = crtc->dev;
  5133. struct drm_i915_private *dev_priv = dev->dev_private;
  5134. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5135. int pipe = intel_crtc->pipe;
  5136. bool visible = base != 0;
  5137. if (intel_crtc->cursor_visible != visible) {
  5138. uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
  5139. if (base) {
  5140. cntl &= ~CURSOR_MODE;
  5141. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5142. } else {
  5143. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5144. cntl |= CURSOR_MODE_DISABLE;
  5145. }
  5146. I915_WRITE(CURCNTR_IVB(pipe), cntl);
  5147. intel_crtc->cursor_visible = visible;
  5148. }
  5149. /* and commit changes on next vblank */
  5150. I915_WRITE(CURBASE_IVB(pipe), base);
  5151. }
  5152. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  5153. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  5154. bool on)
  5155. {
  5156. struct drm_device *dev = crtc->dev;
  5157. struct drm_i915_private *dev_priv = dev->dev_private;
  5158. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5159. int pipe = intel_crtc->pipe;
  5160. int x = intel_crtc->cursor_x;
  5161. int y = intel_crtc->cursor_y;
  5162. u32 base, pos;
  5163. bool visible;
  5164. pos = 0;
  5165. if (on && crtc->enabled && crtc->fb) {
  5166. base = intel_crtc->cursor_addr;
  5167. if (x > (int) crtc->fb->width)
  5168. base = 0;
  5169. if (y > (int) crtc->fb->height)
  5170. base = 0;
  5171. } else
  5172. base = 0;
  5173. if (x < 0) {
  5174. if (x + intel_crtc->cursor_width < 0)
  5175. base = 0;
  5176. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  5177. x = -x;
  5178. }
  5179. pos |= x << CURSOR_X_SHIFT;
  5180. if (y < 0) {
  5181. if (y + intel_crtc->cursor_height < 0)
  5182. base = 0;
  5183. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  5184. y = -y;
  5185. }
  5186. pos |= y << CURSOR_Y_SHIFT;
  5187. visible = base != 0;
  5188. if (!visible && !intel_crtc->cursor_visible)
  5189. return;
  5190. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  5191. I915_WRITE(CURPOS_IVB(pipe), pos);
  5192. ivb_update_cursor(crtc, base);
  5193. } else {
  5194. I915_WRITE(CURPOS(pipe), pos);
  5195. if (IS_845G(dev) || IS_I865G(dev))
  5196. i845_update_cursor(crtc, base);
  5197. else
  5198. i9xx_update_cursor(crtc, base);
  5199. }
  5200. }
  5201. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  5202. struct drm_file *file,
  5203. uint32_t handle,
  5204. uint32_t width, uint32_t height)
  5205. {
  5206. struct drm_device *dev = crtc->dev;
  5207. struct drm_i915_private *dev_priv = dev->dev_private;
  5208. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5209. struct drm_i915_gem_object *obj;
  5210. uint32_t addr;
  5211. int ret;
  5212. /* if we want to turn off the cursor ignore width and height */
  5213. if (!handle) {
  5214. DRM_DEBUG_KMS("cursor off\n");
  5215. addr = 0;
  5216. obj = NULL;
  5217. mutex_lock(&dev->struct_mutex);
  5218. goto finish;
  5219. }
  5220. /* Currently we only support 64x64 cursors */
  5221. if (width != 64 || height != 64) {
  5222. DRM_ERROR("we currently only support 64x64 cursors\n");
  5223. return -EINVAL;
  5224. }
  5225. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  5226. if (&obj->base == NULL)
  5227. return -ENOENT;
  5228. if (obj->base.size < width * height * 4) {
  5229. DRM_ERROR("buffer is to small\n");
  5230. ret = -ENOMEM;
  5231. goto fail;
  5232. }
  5233. /* we only need to pin inside GTT if cursor is non-phy */
  5234. mutex_lock(&dev->struct_mutex);
  5235. if (!dev_priv->info->cursor_needs_physical) {
  5236. if (obj->tiling_mode) {
  5237. DRM_ERROR("cursor cannot be tiled\n");
  5238. ret = -EINVAL;
  5239. goto fail_locked;
  5240. }
  5241. ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
  5242. if (ret) {
  5243. DRM_ERROR("failed to move cursor bo into the GTT\n");
  5244. goto fail_locked;
  5245. }
  5246. ret = i915_gem_object_put_fence(obj);
  5247. if (ret) {
  5248. DRM_ERROR("failed to release fence for cursor");
  5249. goto fail_unpin;
  5250. }
  5251. addr = obj->gtt_offset;
  5252. } else {
  5253. int align = IS_I830(dev) ? 16 * 1024 : 256;
  5254. ret = i915_gem_attach_phys_object(dev, obj,
  5255. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  5256. align);
  5257. if (ret) {
  5258. DRM_ERROR("failed to attach phys object\n");
  5259. goto fail_locked;
  5260. }
  5261. addr = obj->phys_obj->handle->busaddr;
  5262. }
  5263. if (IS_GEN2(dev))
  5264. I915_WRITE(CURSIZE, (height << 12) | width);
  5265. finish:
  5266. if (intel_crtc->cursor_bo) {
  5267. if (dev_priv->info->cursor_needs_physical) {
  5268. if (intel_crtc->cursor_bo != obj)
  5269. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  5270. } else
  5271. i915_gem_object_unpin(intel_crtc->cursor_bo);
  5272. drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
  5273. }
  5274. mutex_unlock(&dev->struct_mutex);
  5275. intel_crtc->cursor_addr = addr;
  5276. intel_crtc->cursor_bo = obj;
  5277. intel_crtc->cursor_width = width;
  5278. intel_crtc->cursor_height = height;
  5279. intel_crtc_update_cursor(crtc, true);
  5280. return 0;
  5281. fail_unpin:
  5282. i915_gem_object_unpin(obj);
  5283. fail_locked:
  5284. mutex_unlock(&dev->struct_mutex);
  5285. fail:
  5286. drm_gem_object_unreference_unlocked(&obj->base);
  5287. return ret;
  5288. }
  5289. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  5290. {
  5291. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5292. intel_crtc->cursor_x = x;
  5293. intel_crtc->cursor_y = y;
  5294. intel_crtc_update_cursor(crtc, true);
  5295. return 0;
  5296. }
  5297. /** Sets the color ramps on behalf of RandR */
  5298. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  5299. u16 blue, int regno)
  5300. {
  5301. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5302. intel_crtc->lut_r[regno] = red >> 8;
  5303. intel_crtc->lut_g[regno] = green >> 8;
  5304. intel_crtc->lut_b[regno] = blue >> 8;
  5305. }
  5306. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  5307. u16 *blue, int regno)
  5308. {
  5309. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5310. *red = intel_crtc->lut_r[regno] << 8;
  5311. *green = intel_crtc->lut_g[regno] << 8;
  5312. *blue = intel_crtc->lut_b[regno] << 8;
  5313. }
  5314. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  5315. u16 *blue, uint32_t start, uint32_t size)
  5316. {
  5317. int end = (start + size > 256) ? 256 : start + size, i;
  5318. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5319. for (i = start; i < end; i++) {
  5320. intel_crtc->lut_r[i] = red[i] >> 8;
  5321. intel_crtc->lut_g[i] = green[i] >> 8;
  5322. intel_crtc->lut_b[i] = blue[i] >> 8;
  5323. }
  5324. intel_crtc_load_lut(crtc);
  5325. }
  5326. /**
  5327. * Get a pipe with a simple mode set on it for doing load-based monitor
  5328. * detection.
  5329. *
  5330. * It will be up to the load-detect code to adjust the pipe as appropriate for
  5331. * its requirements. The pipe will be connected to no other encoders.
  5332. *
  5333. * Currently this code will only succeed if there is a pipe with no encoders
  5334. * configured for it. In the future, it could choose to temporarily disable
  5335. * some outputs to free up a pipe for its use.
  5336. *
  5337. * \return crtc, or NULL if no pipes are available.
  5338. */
  5339. /* VESA 640x480x72Hz mode to set on the pipe */
  5340. static struct drm_display_mode load_detect_mode = {
  5341. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  5342. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  5343. };
  5344. static struct drm_framebuffer *
  5345. intel_framebuffer_create(struct drm_device *dev,
  5346. struct drm_mode_fb_cmd2 *mode_cmd,
  5347. struct drm_i915_gem_object *obj)
  5348. {
  5349. struct intel_framebuffer *intel_fb;
  5350. int ret;
  5351. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  5352. if (!intel_fb) {
  5353. drm_gem_object_unreference_unlocked(&obj->base);
  5354. return ERR_PTR(-ENOMEM);
  5355. }
  5356. ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
  5357. if (ret) {
  5358. drm_gem_object_unreference_unlocked(&obj->base);
  5359. kfree(intel_fb);
  5360. return ERR_PTR(ret);
  5361. }
  5362. return &intel_fb->base;
  5363. }
  5364. static u32
  5365. intel_framebuffer_pitch_for_width(int width, int bpp)
  5366. {
  5367. u32 pitch = DIV_ROUND_UP(width * bpp, 8);
  5368. return ALIGN(pitch, 64);
  5369. }
  5370. static u32
  5371. intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
  5372. {
  5373. u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
  5374. return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
  5375. }
  5376. static struct drm_framebuffer *
  5377. intel_framebuffer_create_for_mode(struct drm_device *dev,
  5378. struct drm_display_mode *mode,
  5379. int depth, int bpp)
  5380. {
  5381. struct drm_i915_gem_object *obj;
  5382. struct drm_mode_fb_cmd2 mode_cmd = { 0 };
  5383. obj = i915_gem_alloc_object(dev,
  5384. intel_framebuffer_size_for_mode(mode, bpp));
  5385. if (obj == NULL)
  5386. return ERR_PTR(-ENOMEM);
  5387. mode_cmd.width = mode->hdisplay;
  5388. mode_cmd.height = mode->vdisplay;
  5389. mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
  5390. bpp);
  5391. mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
  5392. return intel_framebuffer_create(dev, &mode_cmd, obj);
  5393. }
  5394. static struct drm_framebuffer *
  5395. mode_fits_in_fbdev(struct drm_device *dev,
  5396. struct drm_display_mode *mode)
  5397. {
  5398. struct drm_i915_private *dev_priv = dev->dev_private;
  5399. struct drm_i915_gem_object *obj;
  5400. struct drm_framebuffer *fb;
  5401. if (dev_priv->fbdev == NULL)
  5402. return NULL;
  5403. obj = dev_priv->fbdev->ifb.obj;
  5404. if (obj == NULL)
  5405. return NULL;
  5406. fb = &dev_priv->fbdev->ifb.base;
  5407. if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
  5408. fb->bits_per_pixel))
  5409. return NULL;
  5410. if (obj->base.size < mode->vdisplay * fb->pitches[0])
  5411. return NULL;
  5412. return fb;
  5413. }
  5414. bool intel_get_load_detect_pipe(struct drm_connector *connector,
  5415. struct drm_display_mode *mode,
  5416. struct intel_load_detect_pipe *old)
  5417. {
  5418. struct intel_crtc *intel_crtc;
  5419. struct intel_encoder *intel_encoder =
  5420. intel_attached_encoder(connector);
  5421. struct drm_crtc *possible_crtc;
  5422. struct drm_encoder *encoder = &intel_encoder->base;
  5423. struct drm_crtc *crtc = NULL;
  5424. struct drm_device *dev = encoder->dev;
  5425. struct drm_framebuffer *fb;
  5426. int i = -1;
  5427. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5428. connector->base.id, drm_get_connector_name(connector),
  5429. encoder->base.id, drm_get_encoder_name(encoder));
  5430. /*
  5431. * Algorithm gets a little messy:
  5432. *
  5433. * - if the connector already has an assigned crtc, use it (but make
  5434. * sure it's on first)
  5435. *
  5436. * - try to find the first unused crtc that can drive this connector,
  5437. * and use that if we find one
  5438. */
  5439. /* See if we already have a CRTC for this connector */
  5440. if (encoder->crtc) {
  5441. crtc = encoder->crtc;
  5442. old->dpms_mode = connector->dpms;
  5443. old->load_detect_temp = false;
  5444. /* Make sure the crtc and connector are running */
  5445. if (connector->dpms != DRM_MODE_DPMS_ON)
  5446. connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
  5447. return true;
  5448. }
  5449. /* Find an unused one (if possible) */
  5450. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  5451. i++;
  5452. if (!(encoder->possible_crtcs & (1 << i)))
  5453. continue;
  5454. if (!possible_crtc->enabled) {
  5455. crtc = possible_crtc;
  5456. break;
  5457. }
  5458. }
  5459. /*
  5460. * If we didn't find an unused CRTC, don't use any.
  5461. */
  5462. if (!crtc) {
  5463. DRM_DEBUG_KMS("no pipe available for load-detect\n");
  5464. return false;
  5465. }
  5466. intel_encoder->new_crtc = to_intel_crtc(crtc);
  5467. to_intel_connector(connector)->new_encoder = intel_encoder;
  5468. intel_crtc = to_intel_crtc(crtc);
  5469. old->dpms_mode = connector->dpms;
  5470. old->load_detect_temp = true;
  5471. old->release_fb = NULL;
  5472. if (!mode)
  5473. mode = &load_detect_mode;
  5474. /* We need a framebuffer large enough to accommodate all accesses
  5475. * that the plane may generate whilst we perform load detection.
  5476. * We can not rely on the fbcon either being present (we get called
  5477. * during its initialisation to detect all boot displays, or it may
  5478. * not even exist) or that it is large enough to satisfy the
  5479. * requested mode.
  5480. */
  5481. fb = mode_fits_in_fbdev(dev, mode);
  5482. if (fb == NULL) {
  5483. DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
  5484. fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
  5485. old->release_fb = fb;
  5486. } else
  5487. DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
  5488. if (IS_ERR(fb)) {
  5489. DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
  5490. return false;
  5491. }
  5492. if (intel_set_mode(crtc, mode, 0, 0, fb)) {
  5493. DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
  5494. if (old->release_fb)
  5495. old->release_fb->funcs->destroy(old->release_fb);
  5496. return false;
  5497. }
  5498. /* let the connector get through one full cycle before testing */
  5499. intel_wait_for_vblank(dev, intel_crtc->pipe);
  5500. return true;
  5501. }
  5502. void intel_release_load_detect_pipe(struct drm_connector *connector,
  5503. struct intel_load_detect_pipe *old)
  5504. {
  5505. struct intel_encoder *intel_encoder =
  5506. intel_attached_encoder(connector);
  5507. struct drm_encoder *encoder = &intel_encoder->base;
  5508. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5509. connector->base.id, drm_get_connector_name(connector),
  5510. encoder->base.id, drm_get_encoder_name(encoder));
  5511. if (old->load_detect_temp) {
  5512. struct drm_crtc *crtc = encoder->crtc;
  5513. to_intel_connector(connector)->new_encoder = NULL;
  5514. intel_encoder->new_crtc = NULL;
  5515. intel_set_mode(crtc, NULL, 0, 0, NULL);
  5516. if (old->release_fb)
  5517. old->release_fb->funcs->destroy(old->release_fb);
  5518. return;
  5519. }
  5520. /* Switch crtc and encoder back off if necessary */
  5521. if (old->dpms_mode != DRM_MODE_DPMS_ON)
  5522. connector->funcs->dpms(connector, old->dpms_mode);
  5523. }
  5524. /* Returns the clock of the currently programmed mode of the given pipe. */
  5525. static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
  5526. {
  5527. struct drm_i915_private *dev_priv = dev->dev_private;
  5528. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5529. int pipe = intel_crtc->pipe;
  5530. u32 dpll = I915_READ(DPLL(pipe));
  5531. u32 fp;
  5532. intel_clock_t clock;
  5533. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  5534. fp = I915_READ(FP0(pipe));
  5535. else
  5536. fp = I915_READ(FP1(pipe));
  5537. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  5538. if (IS_PINEVIEW(dev)) {
  5539. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  5540. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5541. } else {
  5542. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  5543. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5544. }
  5545. if (!IS_GEN2(dev)) {
  5546. if (IS_PINEVIEW(dev))
  5547. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  5548. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  5549. else
  5550. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  5551. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5552. switch (dpll & DPLL_MODE_MASK) {
  5553. case DPLLB_MODE_DAC_SERIAL:
  5554. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  5555. 5 : 10;
  5556. break;
  5557. case DPLLB_MODE_LVDS:
  5558. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  5559. 7 : 14;
  5560. break;
  5561. default:
  5562. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  5563. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  5564. return 0;
  5565. }
  5566. /* XXX: Handle the 100Mhz refclk */
  5567. intel_clock(dev, 96000, &clock);
  5568. } else {
  5569. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  5570. if (is_lvds) {
  5571. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  5572. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5573. clock.p2 = 14;
  5574. if ((dpll & PLL_REF_INPUT_MASK) ==
  5575. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  5576. /* XXX: might not be 66MHz */
  5577. intel_clock(dev, 66000, &clock);
  5578. } else
  5579. intel_clock(dev, 48000, &clock);
  5580. } else {
  5581. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  5582. clock.p1 = 2;
  5583. else {
  5584. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  5585. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  5586. }
  5587. if (dpll & PLL_P2_DIVIDE_BY_4)
  5588. clock.p2 = 4;
  5589. else
  5590. clock.p2 = 2;
  5591. intel_clock(dev, 48000, &clock);
  5592. }
  5593. }
  5594. /* XXX: It would be nice to validate the clocks, but we can't reuse
  5595. * i830PllIsValid() because it relies on the xf86_config connector
  5596. * configuration being accurate, which it isn't necessarily.
  5597. */
  5598. return clock.dot;
  5599. }
  5600. /** Returns the currently programmed mode of the given pipe. */
  5601. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  5602. struct drm_crtc *crtc)
  5603. {
  5604. struct drm_i915_private *dev_priv = dev->dev_private;
  5605. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5606. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  5607. struct drm_display_mode *mode;
  5608. int htot = I915_READ(HTOTAL(cpu_transcoder));
  5609. int hsync = I915_READ(HSYNC(cpu_transcoder));
  5610. int vtot = I915_READ(VTOTAL(cpu_transcoder));
  5611. int vsync = I915_READ(VSYNC(cpu_transcoder));
  5612. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  5613. if (!mode)
  5614. return NULL;
  5615. mode->clock = intel_crtc_clock_get(dev, crtc);
  5616. mode->hdisplay = (htot & 0xffff) + 1;
  5617. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  5618. mode->hsync_start = (hsync & 0xffff) + 1;
  5619. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  5620. mode->vdisplay = (vtot & 0xffff) + 1;
  5621. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  5622. mode->vsync_start = (vsync & 0xffff) + 1;
  5623. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  5624. drm_mode_set_name(mode);
  5625. return mode;
  5626. }
  5627. static void intel_increase_pllclock(struct drm_crtc *crtc)
  5628. {
  5629. struct drm_device *dev = crtc->dev;
  5630. drm_i915_private_t *dev_priv = dev->dev_private;
  5631. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5632. int pipe = intel_crtc->pipe;
  5633. int dpll_reg = DPLL(pipe);
  5634. int dpll;
  5635. if (HAS_PCH_SPLIT(dev))
  5636. return;
  5637. if (!dev_priv->lvds_downclock_avail)
  5638. return;
  5639. dpll = I915_READ(dpll_reg);
  5640. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  5641. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  5642. assert_panel_unlocked(dev_priv, pipe);
  5643. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  5644. I915_WRITE(dpll_reg, dpll);
  5645. intel_wait_for_vblank(dev, pipe);
  5646. dpll = I915_READ(dpll_reg);
  5647. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  5648. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  5649. }
  5650. }
  5651. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  5652. {
  5653. struct drm_device *dev = crtc->dev;
  5654. drm_i915_private_t *dev_priv = dev->dev_private;
  5655. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5656. if (HAS_PCH_SPLIT(dev))
  5657. return;
  5658. if (!dev_priv->lvds_downclock_avail)
  5659. return;
  5660. /*
  5661. * Since this is called by a timer, we should never get here in
  5662. * the manual case.
  5663. */
  5664. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  5665. int pipe = intel_crtc->pipe;
  5666. int dpll_reg = DPLL(pipe);
  5667. int dpll;
  5668. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  5669. assert_panel_unlocked(dev_priv, pipe);
  5670. dpll = I915_READ(dpll_reg);
  5671. dpll |= DISPLAY_RATE_SELECT_FPA1;
  5672. I915_WRITE(dpll_reg, dpll);
  5673. intel_wait_for_vblank(dev, pipe);
  5674. dpll = I915_READ(dpll_reg);
  5675. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  5676. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  5677. }
  5678. }
  5679. void intel_mark_busy(struct drm_device *dev)
  5680. {
  5681. i915_update_gfx_val(dev->dev_private);
  5682. }
  5683. void intel_mark_idle(struct drm_device *dev)
  5684. {
  5685. }
  5686. void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
  5687. {
  5688. struct drm_device *dev = obj->base.dev;
  5689. struct drm_crtc *crtc;
  5690. if (!i915_powersave)
  5691. return;
  5692. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5693. if (!crtc->fb)
  5694. continue;
  5695. if (to_intel_framebuffer(crtc->fb)->obj == obj)
  5696. intel_increase_pllclock(crtc);
  5697. }
  5698. }
  5699. void intel_mark_fb_idle(struct drm_i915_gem_object *obj)
  5700. {
  5701. struct drm_device *dev = obj->base.dev;
  5702. struct drm_crtc *crtc;
  5703. if (!i915_powersave)
  5704. return;
  5705. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5706. if (!crtc->fb)
  5707. continue;
  5708. if (to_intel_framebuffer(crtc->fb)->obj == obj)
  5709. intel_decrease_pllclock(crtc);
  5710. }
  5711. }
  5712. static void intel_crtc_destroy(struct drm_crtc *crtc)
  5713. {
  5714. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5715. struct drm_device *dev = crtc->dev;
  5716. struct intel_unpin_work *work;
  5717. unsigned long flags;
  5718. spin_lock_irqsave(&dev->event_lock, flags);
  5719. work = intel_crtc->unpin_work;
  5720. intel_crtc->unpin_work = NULL;
  5721. spin_unlock_irqrestore(&dev->event_lock, flags);
  5722. if (work) {
  5723. cancel_work_sync(&work->work);
  5724. kfree(work);
  5725. }
  5726. drm_crtc_cleanup(crtc);
  5727. kfree(intel_crtc);
  5728. }
  5729. static void intel_unpin_work_fn(struct work_struct *__work)
  5730. {
  5731. struct intel_unpin_work *work =
  5732. container_of(__work, struct intel_unpin_work, work);
  5733. struct drm_device *dev = work->crtc->dev;
  5734. mutex_lock(&dev->struct_mutex);
  5735. intel_unpin_fb_obj(work->old_fb_obj);
  5736. drm_gem_object_unreference(&work->pending_flip_obj->base);
  5737. drm_gem_object_unreference(&work->old_fb_obj->base);
  5738. intel_update_fbc(dev);
  5739. mutex_unlock(&dev->struct_mutex);
  5740. BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
  5741. atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
  5742. kfree(work);
  5743. }
  5744. static void do_intel_finish_page_flip(struct drm_device *dev,
  5745. struct drm_crtc *crtc)
  5746. {
  5747. drm_i915_private_t *dev_priv = dev->dev_private;
  5748. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5749. struct intel_unpin_work *work;
  5750. struct drm_i915_gem_object *obj;
  5751. unsigned long flags;
  5752. /* Ignore early vblank irqs */
  5753. if (intel_crtc == NULL)
  5754. return;
  5755. spin_lock_irqsave(&dev->event_lock, flags);
  5756. work = intel_crtc->unpin_work;
  5757. /* Ensure we don't miss a work->pending update ... */
  5758. smp_rmb();
  5759. if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  5760. spin_unlock_irqrestore(&dev->event_lock, flags);
  5761. return;
  5762. }
  5763. /* and that the unpin work is consistent wrt ->pending. */
  5764. smp_rmb();
  5765. intel_crtc->unpin_work = NULL;
  5766. if (work->event)
  5767. drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
  5768. drm_vblank_put(dev, intel_crtc->pipe);
  5769. spin_unlock_irqrestore(&dev->event_lock, flags);
  5770. obj = work->old_fb_obj;
  5771. wake_up_all(&dev_priv->pending_flip_queue);
  5772. queue_work(dev_priv->wq, &work->work);
  5773. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  5774. }
  5775. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  5776. {
  5777. drm_i915_private_t *dev_priv = dev->dev_private;
  5778. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  5779. do_intel_finish_page_flip(dev, crtc);
  5780. }
  5781. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  5782. {
  5783. drm_i915_private_t *dev_priv = dev->dev_private;
  5784. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  5785. do_intel_finish_page_flip(dev, crtc);
  5786. }
  5787. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  5788. {
  5789. drm_i915_private_t *dev_priv = dev->dev_private;
  5790. struct intel_crtc *intel_crtc =
  5791. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  5792. unsigned long flags;
  5793. /* NB: An MMIO update of the plane base pointer will also
  5794. * generate a page-flip completion irq, i.e. every modeset
  5795. * is also accompanied by a spurious intel_prepare_page_flip().
  5796. */
  5797. spin_lock_irqsave(&dev->event_lock, flags);
  5798. if (intel_crtc->unpin_work)
  5799. atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
  5800. spin_unlock_irqrestore(&dev->event_lock, flags);
  5801. }
  5802. inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
  5803. {
  5804. /* Ensure that the work item is consistent when activating it ... */
  5805. smp_wmb();
  5806. atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
  5807. /* and that it is marked active as soon as the irq could fire. */
  5808. smp_wmb();
  5809. }
  5810. static int intel_gen2_queue_flip(struct drm_device *dev,
  5811. struct drm_crtc *crtc,
  5812. struct drm_framebuffer *fb,
  5813. struct drm_i915_gem_object *obj)
  5814. {
  5815. struct drm_i915_private *dev_priv = dev->dev_private;
  5816. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5817. u32 flip_mask;
  5818. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  5819. int ret;
  5820. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  5821. if (ret)
  5822. goto err;
  5823. ret = intel_ring_begin(ring, 6);
  5824. if (ret)
  5825. goto err_unpin;
  5826. /* Can't queue multiple flips, so wait for the previous
  5827. * one to finish before executing the next.
  5828. */
  5829. if (intel_crtc->plane)
  5830. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  5831. else
  5832. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  5833. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  5834. intel_ring_emit(ring, MI_NOOP);
  5835. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  5836. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  5837. intel_ring_emit(ring, fb->pitches[0]);
  5838. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  5839. intel_ring_emit(ring, 0); /* aux display base address, unused */
  5840. intel_mark_page_flip_active(intel_crtc);
  5841. intel_ring_advance(ring);
  5842. return 0;
  5843. err_unpin:
  5844. intel_unpin_fb_obj(obj);
  5845. err:
  5846. return ret;
  5847. }
  5848. static int intel_gen3_queue_flip(struct drm_device *dev,
  5849. struct drm_crtc *crtc,
  5850. struct drm_framebuffer *fb,
  5851. struct drm_i915_gem_object *obj)
  5852. {
  5853. struct drm_i915_private *dev_priv = dev->dev_private;
  5854. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5855. u32 flip_mask;
  5856. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  5857. int ret;
  5858. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  5859. if (ret)
  5860. goto err;
  5861. ret = intel_ring_begin(ring, 6);
  5862. if (ret)
  5863. goto err_unpin;
  5864. if (intel_crtc->plane)
  5865. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  5866. else
  5867. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  5868. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  5869. intel_ring_emit(ring, MI_NOOP);
  5870. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
  5871. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  5872. intel_ring_emit(ring, fb->pitches[0]);
  5873. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  5874. intel_ring_emit(ring, MI_NOOP);
  5875. intel_mark_page_flip_active(intel_crtc);
  5876. intel_ring_advance(ring);
  5877. return 0;
  5878. err_unpin:
  5879. intel_unpin_fb_obj(obj);
  5880. err:
  5881. return ret;
  5882. }
  5883. static int intel_gen4_queue_flip(struct drm_device *dev,
  5884. struct drm_crtc *crtc,
  5885. struct drm_framebuffer *fb,
  5886. struct drm_i915_gem_object *obj)
  5887. {
  5888. struct drm_i915_private *dev_priv = dev->dev_private;
  5889. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5890. uint32_t pf, pipesrc;
  5891. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  5892. int ret;
  5893. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  5894. if (ret)
  5895. goto err;
  5896. ret = intel_ring_begin(ring, 4);
  5897. if (ret)
  5898. goto err_unpin;
  5899. /* i965+ uses the linear or tiled offsets from the
  5900. * Display Registers (which do not change across a page-flip)
  5901. * so we need only reprogram the base address.
  5902. */
  5903. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  5904. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  5905. intel_ring_emit(ring, fb->pitches[0]);
  5906. intel_ring_emit(ring,
  5907. (obj->gtt_offset + intel_crtc->dspaddr_offset) |
  5908. obj->tiling_mode);
  5909. /* XXX Enabling the panel-fitter across page-flip is so far
  5910. * untested on non-native modes, so ignore it for now.
  5911. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  5912. */
  5913. pf = 0;
  5914. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  5915. intel_ring_emit(ring, pf | pipesrc);
  5916. intel_mark_page_flip_active(intel_crtc);
  5917. intel_ring_advance(ring);
  5918. return 0;
  5919. err_unpin:
  5920. intel_unpin_fb_obj(obj);
  5921. err:
  5922. return ret;
  5923. }
  5924. static int intel_gen6_queue_flip(struct drm_device *dev,
  5925. struct drm_crtc *crtc,
  5926. struct drm_framebuffer *fb,
  5927. struct drm_i915_gem_object *obj)
  5928. {
  5929. struct drm_i915_private *dev_priv = dev->dev_private;
  5930. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5931. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  5932. uint32_t pf, pipesrc;
  5933. int ret;
  5934. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  5935. if (ret)
  5936. goto err;
  5937. ret = intel_ring_begin(ring, 4);
  5938. if (ret)
  5939. goto err_unpin;
  5940. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  5941. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  5942. intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
  5943. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  5944. /* Contrary to the suggestions in the documentation,
  5945. * "Enable Panel Fitter" does not seem to be required when page
  5946. * flipping with a non-native mode, and worse causes a normal
  5947. * modeset to fail.
  5948. * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
  5949. */
  5950. pf = 0;
  5951. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  5952. intel_ring_emit(ring, pf | pipesrc);
  5953. intel_mark_page_flip_active(intel_crtc);
  5954. intel_ring_advance(ring);
  5955. return 0;
  5956. err_unpin:
  5957. intel_unpin_fb_obj(obj);
  5958. err:
  5959. return ret;
  5960. }
  5961. /*
  5962. * On gen7 we currently use the blit ring because (in early silicon at least)
  5963. * the render ring doesn't give us interrpts for page flip completion, which
  5964. * means clients will hang after the first flip is queued. Fortunately the
  5965. * blit ring generates interrupts properly, so use it instead.
  5966. */
  5967. static int intel_gen7_queue_flip(struct drm_device *dev,
  5968. struct drm_crtc *crtc,
  5969. struct drm_framebuffer *fb,
  5970. struct drm_i915_gem_object *obj)
  5971. {
  5972. struct drm_i915_private *dev_priv = dev->dev_private;
  5973. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5974. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  5975. uint32_t plane_bit = 0;
  5976. int ret;
  5977. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  5978. if (ret)
  5979. goto err;
  5980. switch(intel_crtc->plane) {
  5981. case PLANE_A:
  5982. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
  5983. break;
  5984. case PLANE_B:
  5985. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
  5986. break;
  5987. case PLANE_C:
  5988. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
  5989. break;
  5990. default:
  5991. WARN_ONCE(1, "unknown plane in flip command\n");
  5992. ret = -ENODEV;
  5993. goto err_unpin;
  5994. }
  5995. ret = intel_ring_begin(ring, 4);
  5996. if (ret)
  5997. goto err_unpin;
  5998. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
  5999. intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
  6000. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6001. intel_ring_emit(ring, (MI_NOOP));
  6002. intel_mark_page_flip_active(intel_crtc);
  6003. intel_ring_advance(ring);
  6004. return 0;
  6005. err_unpin:
  6006. intel_unpin_fb_obj(obj);
  6007. err:
  6008. return ret;
  6009. }
  6010. static int intel_default_queue_flip(struct drm_device *dev,
  6011. struct drm_crtc *crtc,
  6012. struct drm_framebuffer *fb,
  6013. struct drm_i915_gem_object *obj)
  6014. {
  6015. return -ENODEV;
  6016. }
  6017. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  6018. struct drm_framebuffer *fb,
  6019. struct drm_pending_vblank_event *event)
  6020. {
  6021. struct drm_device *dev = crtc->dev;
  6022. struct drm_i915_private *dev_priv = dev->dev_private;
  6023. struct intel_framebuffer *intel_fb;
  6024. struct drm_i915_gem_object *obj;
  6025. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6026. struct intel_unpin_work *work;
  6027. unsigned long flags;
  6028. int ret;
  6029. /* Can't change pixel format via MI display flips. */
  6030. if (fb->pixel_format != crtc->fb->pixel_format)
  6031. return -EINVAL;
  6032. /*
  6033. * TILEOFF/LINOFF registers can't be changed via MI display flips.
  6034. * Note that pitch changes could also affect these register.
  6035. */
  6036. if (INTEL_INFO(dev)->gen > 3 &&
  6037. (fb->offsets[0] != crtc->fb->offsets[0] ||
  6038. fb->pitches[0] != crtc->fb->pitches[0]))
  6039. return -EINVAL;
  6040. work = kzalloc(sizeof *work, GFP_KERNEL);
  6041. if (work == NULL)
  6042. return -ENOMEM;
  6043. work->event = event;
  6044. work->crtc = crtc;
  6045. intel_fb = to_intel_framebuffer(crtc->fb);
  6046. work->old_fb_obj = intel_fb->obj;
  6047. INIT_WORK(&work->work, intel_unpin_work_fn);
  6048. ret = drm_vblank_get(dev, intel_crtc->pipe);
  6049. if (ret)
  6050. goto free_work;
  6051. /* We borrow the event spin lock for protecting unpin_work */
  6052. spin_lock_irqsave(&dev->event_lock, flags);
  6053. if (intel_crtc->unpin_work) {
  6054. spin_unlock_irqrestore(&dev->event_lock, flags);
  6055. kfree(work);
  6056. drm_vblank_put(dev, intel_crtc->pipe);
  6057. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  6058. return -EBUSY;
  6059. }
  6060. intel_crtc->unpin_work = work;
  6061. spin_unlock_irqrestore(&dev->event_lock, flags);
  6062. intel_fb = to_intel_framebuffer(fb);
  6063. obj = intel_fb->obj;
  6064. if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
  6065. flush_workqueue(dev_priv->wq);
  6066. ret = i915_mutex_lock_interruptible(dev);
  6067. if (ret)
  6068. goto cleanup;
  6069. /* Reference the objects for the scheduled work. */
  6070. drm_gem_object_reference(&work->old_fb_obj->base);
  6071. drm_gem_object_reference(&obj->base);
  6072. crtc->fb = fb;
  6073. work->pending_flip_obj = obj;
  6074. work->enable_stall_check = true;
  6075. atomic_inc(&intel_crtc->unpin_work_count);
  6076. ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
  6077. if (ret)
  6078. goto cleanup_pending;
  6079. intel_disable_fbc(dev);
  6080. intel_mark_fb_busy(obj);
  6081. mutex_unlock(&dev->struct_mutex);
  6082. trace_i915_flip_request(intel_crtc->plane, obj);
  6083. return 0;
  6084. cleanup_pending:
  6085. atomic_dec(&intel_crtc->unpin_work_count);
  6086. drm_gem_object_unreference(&work->old_fb_obj->base);
  6087. drm_gem_object_unreference(&obj->base);
  6088. mutex_unlock(&dev->struct_mutex);
  6089. cleanup:
  6090. spin_lock_irqsave(&dev->event_lock, flags);
  6091. intel_crtc->unpin_work = NULL;
  6092. spin_unlock_irqrestore(&dev->event_lock, flags);
  6093. drm_vblank_put(dev, intel_crtc->pipe);
  6094. free_work:
  6095. kfree(work);
  6096. return ret;
  6097. }
  6098. static struct drm_crtc_helper_funcs intel_helper_funcs = {
  6099. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  6100. .load_lut = intel_crtc_load_lut,
  6101. .disable = intel_crtc_noop,
  6102. };
  6103. bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
  6104. {
  6105. struct intel_encoder *other_encoder;
  6106. struct drm_crtc *crtc = &encoder->new_crtc->base;
  6107. if (WARN_ON(!crtc))
  6108. return false;
  6109. list_for_each_entry(other_encoder,
  6110. &crtc->dev->mode_config.encoder_list,
  6111. base.head) {
  6112. if (&other_encoder->new_crtc->base != crtc ||
  6113. encoder == other_encoder)
  6114. continue;
  6115. else
  6116. return true;
  6117. }
  6118. return false;
  6119. }
  6120. static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
  6121. struct drm_crtc *crtc)
  6122. {
  6123. struct drm_device *dev;
  6124. struct drm_crtc *tmp;
  6125. int crtc_mask = 1;
  6126. WARN(!crtc, "checking null crtc?\n");
  6127. dev = crtc->dev;
  6128. list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
  6129. if (tmp == crtc)
  6130. break;
  6131. crtc_mask <<= 1;
  6132. }
  6133. if (encoder->possible_crtcs & crtc_mask)
  6134. return true;
  6135. return false;
  6136. }
  6137. /**
  6138. * intel_modeset_update_staged_output_state
  6139. *
  6140. * Updates the staged output configuration state, e.g. after we've read out the
  6141. * current hw state.
  6142. */
  6143. static void intel_modeset_update_staged_output_state(struct drm_device *dev)
  6144. {
  6145. struct intel_encoder *encoder;
  6146. struct intel_connector *connector;
  6147. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6148. base.head) {
  6149. connector->new_encoder =
  6150. to_intel_encoder(connector->base.encoder);
  6151. }
  6152. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6153. base.head) {
  6154. encoder->new_crtc =
  6155. to_intel_crtc(encoder->base.crtc);
  6156. }
  6157. }
  6158. /**
  6159. * intel_modeset_commit_output_state
  6160. *
  6161. * This function copies the stage display pipe configuration to the real one.
  6162. */
  6163. static void intel_modeset_commit_output_state(struct drm_device *dev)
  6164. {
  6165. struct intel_encoder *encoder;
  6166. struct intel_connector *connector;
  6167. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6168. base.head) {
  6169. connector->base.encoder = &connector->new_encoder->base;
  6170. }
  6171. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6172. base.head) {
  6173. encoder->base.crtc = &encoder->new_crtc->base;
  6174. }
  6175. }
  6176. static struct drm_display_mode *
  6177. intel_modeset_adjusted_mode(struct drm_crtc *crtc,
  6178. struct drm_display_mode *mode)
  6179. {
  6180. struct drm_device *dev = crtc->dev;
  6181. struct drm_display_mode *adjusted_mode;
  6182. struct drm_encoder_helper_funcs *encoder_funcs;
  6183. struct intel_encoder *encoder;
  6184. adjusted_mode = drm_mode_duplicate(dev, mode);
  6185. if (!adjusted_mode)
  6186. return ERR_PTR(-ENOMEM);
  6187. /* Pass our mode to the connectors and the CRTC to give them a chance to
  6188. * adjust it according to limitations or connector properties, and also
  6189. * a chance to reject the mode entirely.
  6190. */
  6191. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6192. base.head) {
  6193. if (&encoder->new_crtc->base != crtc)
  6194. continue;
  6195. encoder_funcs = encoder->base.helper_private;
  6196. if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
  6197. adjusted_mode))) {
  6198. DRM_DEBUG_KMS("Encoder fixup failed\n");
  6199. goto fail;
  6200. }
  6201. }
  6202. if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
  6203. DRM_DEBUG_KMS("CRTC fixup failed\n");
  6204. goto fail;
  6205. }
  6206. DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
  6207. return adjusted_mode;
  6208. fail:
  6209. drm_mode_destroy(dev, adjusted_mode);
  6210. return ERR_PTR(-EINVAL);
  6211. }
  6212. /* Computes which crtcs are affected and sets the relevant bits in the mask. For
  6213. * simplicity we use the crtc's pipe number (because it's easier to obtain). */
  6214. static void
  6215. intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
  6216. unsigned *prepare_pipes, unsigned *disable_pipes)
  6217. {
  6218. struct intel_crtc *intel_crtc;
  6219. struct drm_device *dev = crtc->dev;
  6220. struct intel_encoder *encoder;
  6221. struct intel_connector *connector;
  6222. struct drm_crtc *tmp_crtc;
  6223. *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
  6224. /* Check which crtcs have changed outputs connected to them, these need
  6225. * to be part of the prepare_pipes mask. We don't (yet) support global
  6226. * modeset across multiple crtcs, so modeset_pipes will only have one
  6227. * bit set at most. */
  6228. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6229. base.head) {
  6230. if (connector->base.encoder == &connector->new_encoder->base)
  6231. continue;
  6232. if (connector->base.encoder) {
  6233. tmp_crtc = connector->base.encoder->crtc;
  6234. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  6235. }
  6236. if (connector->new_encoder)
  6237. *prepare_pipes |=
  6238. 1 << connector->new_encoder->new_crtc->pipe;
  6239. }
  6240. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6241. base.head) {
  6242. if (encoder->base.crtc == &encoder->new_crtc->base)
  6243. continue;
  6244. if (encoder->base.crtc) {
  6245. tmp_crtc = encoder->base.crtc;
  6246. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  6247. }
  6248. if (encoder->new_crtc)
  6249. *prepare_pipes |= 1 << encoder->new_crtc->pipe;
  6250. }
  6251. /* Check for any pipes that will be fully disabled ... */
  6252. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  6253. base.head) {
  6254. bool used = false;
  6255. /* Don't try to disable disabled crtcs. */
  6256. if (!intel_crtc->base.enabled)
  6257. continue;
  6258. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6259. base.head) {
  6260. if (encoder->new_crtc == intel_crtc)
  6261. used = true;
  6262. }
  6263. if (!used)
  6264. *disable_pipes |= 1 << intel_crtc->pipe;
  6265. }
  6266. /* set_mode is also used to update properties on life display pipes. */
  6267. intel_crtc = to_intel_crtc(crtc);
  6268. if (crtc->enabled)
  6269. *prepare_pipes |= 1 << intel_crtc->pipe;
  6270. /* We only support modeset on one single crtc, hence we need to do that
  6271. * only for the passed in crtc iff we change anything else than just
  6272. * disable crtcs.
  6273. *
  6274. * This is actually not true, to be fully compatible with the old crtc
  6275. * helper we automatically disable _any_ output (i.e. doesn't need to be
  6276. * connected to the crtc we're modesetting on) if it's disconnected.
  6277. * Which is a rather nutty api (since changed the output configuration
  6278. * without userspace's explicit request can lead to confusion), but
  6279. * alas. Hence we currently need to modeset on all pipes we prepare. */
  6280. if (*prepare_pipes)
  6281. *modeset_pipes = *prepare_pipes;
  6282. /* ... and mask these out. */
  6283. *modeset_pipes &= ~(*disable_pipes);
  6284. *prepare_pipes &= ~(*disable_pipes);
  6285. }
  6286. static bool intel_crtc_in_use(struct drm_crtc *crtc)
  6287. {
  6288. struct drm_encoder *encoder;
  6289. struct drm_device *dev = crtc->dev;
  6290. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
  6291. if (encoder->crtc == crtc)
  6292. return true;
  6293. return false;
  6294. }
  6295. static void
  6296. intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
  6297. {
  6298. struct intel_encoder *intel_encoder;
  6299. struct intel_crtc *intel_crtc;
  6300. struct drm_connector *connector;
  6301. list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
  6302. base.head) {
  6303. if (!intel_encoder->base.crtc)
  6304. continue;
  6305. intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
  6306. if (prepare_pipes & (1 << intel_crtc->pipe))
  6307. intel_encoder->connectors_active = false;
  6308. }
  6309. intel_modeset_commit_output_state(dev);
  6310. /* Update computed state. */
  6311. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  6312. base.head) {
  6313. intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
  6314. }
  6315. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  6316. if (!connector->encoder || !connector->encoder->crtc)
  6317. continue;
  6318. intel_crtc = to_intel_crtc(connector->encoder->crtc);
  6319. if (prepare_pipes & (1 << intel_crtc->pipe)) {
  6320. struct drm_property *dpms_property =
  6321. dev->mode_config.dpms_property;
  6322. connector->dpms = DRM_MODE_DPMS_ON;
  6323. drm_object_property_set_value(&connector->base,
  6324. dpms_property,
  6325. DRM_MODE_DPMS_ON);
  6326. intel_encoder = to_intel_encoder(connector->encoder);
  6327. intel_encoder->connectors_active = true;
  6328. }
  6329. }
  6330. }
  6331. #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
  6332. list_for_each_entry((intel_crtc), \
  6333. &(dev)->mode_config.crtc_list, \
  6334. base.head) \
  6335. if (mask & (1 <<(intel_crtc)->pipe)) \
  6336. void
  6337. intel_modeset_check_state(struct drm_device *dev)
  6338. {
  6339. struct intel_crtc *crtc;
  6340. struct intel_encoder *encoder;
  6341. struct intel_connector *connector;
  6342. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6343. base.head) {
  6344. /* This also checks the encoder/connector hw state with the
  6345. * ->get_hw_state callbacks. */
  6346. intel_connector_check_state(connector);
  6347. WARN(&connector->new_encoder->base != connector->base.encoder,
  6348. "connector's staged encoder doesn't match current encoder\n");
  6349. }
  6350. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6351. base.head) {
  6352. bool enabled = false;
  6353. bool active = false;
  6354. enum pipe pipe, tracked_pipe;
  6355. DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
  6356. encoder->base.base.id,
  6357. drm_get_encoder_name(&encoder->base));
  6358. WARN(&encoder->new_crtc->base != encoder->base.crtc,
  6359. "encoder's stage crtc doesn't match current crtc\n");
  6360. WARN(encoder->connectors_active && !encoder->base.crtc,
  6361. "encoder's active_connectors set, but no crtc\n");
  6362. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6363. base.head) {
  6364. if (connector->base.encoder != &encoder->base)
  6365. continue;
  6366. enabled = true;
  6367. if (connector->base.dpms != DRM_MODE_DPMS_OFF)
  6368. active = true;
  6369. }
  6370. WARN(!!encoder->base.crtc != enabled,
  6371. "encoder's enabled state mismatch "
  6372. "(expected %i, found %i)\n",
  6373. !!encoder->base.crtc, enabled);
  6374. WARN(active && !encoder->base.crtc,
  6375. "active encoder with no crtc\n");
  6376. WARN(encoder->connectors_active != active,
  6377. "encoder's computed active state doesn't match tracked active state "
  6378. "(expected %i, found %i)\n", active, encoder->connectors_active);
  6379. active = encoder->get_hw_state(encoder, &pipe);
  6380. WARN(active != encoder->connectors_active,
  6381. "encoder's hw state doesn't match sw tracking "
  6382. "(expected %i, found %i)\n",
  6383. encoder->connectors_active, active);
  6384. if (!encoder->base.crtc)
  6385. continue;
  6386. tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
  6387. WARN(active && pipe != tracked_pipe,
  6388. "active encoder's pipe doesn't match"
  6389. "(expected %i, found %i)\n",
  6390. tracked_pipe, pipe);
  6391. }
  6392. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  6393. base.head) {
  6394. bool enabled = false;
  6395. bool active = false;
  6396. DRM_DEBUG_KMS("[CRTC:%d]\n",
  6397. crtc->base.base.id);
  6398. WARN(crtc->active && !crtc->base.enabled,
  6399. "active crtc, but not enabled in sw tracking\n");
  6400. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6401. base.head) {
  6402. if (encoder->base.crtc != &crtc->base)
  6403. continue;
  6404. enabled = true;
  6405. if (encoder->connectors_active)
  6406. active = true;
  6407. }
  6408. WARN(active != crtc->active,
  6409. "crtc's computed active state doesn't match tracked active state "
  6410. "(expected %i, found %i)\n", active, crtc->active);
  6411. WARN(enabled != crtc->base.enabled,
  6412. "crtc's computed enabled state doesn't match tracked enabled state "
  6413. "(expected %i, found %i)\n", enabled, crtc->base.enabled);
  6414. assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
  6415. }
  6416. }
  6417. int intel_set_mode(struct drm_crtc *crtc,
  6418. struct drm_display_mode *mode,
  6419. int x, int y, struct drm_framebuffer *fb)
  6420. {
  6421. struct drm_device *dev = crtc->dev;
  6422. drm_i915_private_t *dev_priv = dev->dev_private;
  6423. struct drm_display_mode *adjusted_mode, *saved_mode, *saved_hwmode;
  6424. struct intel_crtc *intel_crtc;
  6425. unsigned disable_pipes, prepare_pipes, modeset_pipes;
  6426. int ret = 0;
  6427. saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
  6428. if (!saved_mode)
  6429. return -ENOMEM;
  6430. saved_hwmode = saved_mode + 1;
  6431. intel_modeset_affected_pipes(crtc, &modeset_pipes,
  6432. &prepare_pipes, &disable_pipes);
  6433. DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
  6434. modeset_pipes, prepare_pipes, disable_pipes);
  6435. for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
  6436. intel_crtc_disable(&intel_crtc->base);
  6437. *saved_hwmode = crtc->hwmode;
  6438. *saved_mode = crtc->mode;
  6439. /* Hack: Because we don't (yet) support global modeset on multiple
  6440. * crtcs, we don't keep track of the new mode for more than one crtc.
  6441. * Hence simply check whether any bit is set in modeset_pipes in all the
  6442. * pieces of code that are not yet converted to deal with mutliple crtcs
  6443. * changing their mode at the same time. */
  6444. adjusted_mode = NULL;
  6445. if (modeset_pipes) {
  6446. adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
  6447. if (IS_ERR(adjusted_mode)) {
  6448. ret = PTR_ERR(adjusted_mode);
  6449. goto out;
  6450. }
  6451. }
  6452. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
  6453. if (intel_crtc->base.enabled)
  6454. dev_priv->display.crtc_disable(&intel_crtc->base);
  6455. }
  6456. /* crtc->mode is already used by the ->mode_set callbacks, hence we need
  6457. * to set it here already despite that we pass it down the callchain.
  6458. */
  6459. if (modeset_pipes)
  6460. crtc->mode = *mode;
  6461. /* Only after disabling all output pipelines that will be changed can we
  6462. * update the the output configuration. */
  6463. intel_modeset_update_state(dev, prepare_pipes);
  6464. if (dev_priv->display.modeset_global_resources)
  6465. dev_priv->display.modeset_global_resources(dev);
  6466. /* Set up the DPLL and any encoders state that needs to adjust or depend
  6467. * on the DPLL.
  6468. */
  6469. for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
  6470. ret = intel_crtc_mode_set(&intel_crtc->base,
  6471. mode, adjusted_mode,
  6472. x, y, fb);
  6473. if (ret)
  6474. goto done;
  6475. }
  6476. /* Now enable the clocks, plane, pipe, and connectors that we set up. */
  6477. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
  6478. dev_priv->display.crtc_enable(&intel_crtc->base);
  6479. if (modeset_pipes) {
  6480. /* Store real post-adjustment hardware mode. */
  6481. crtc->hwmode = *adjusted_mode;
  6482. /* Calculate and store various constants which
  6483. * are later needed by vblank and swap-completion
  6484. * timestamping. They are derived from true hwmode.
  6485. */
  6486. drm_calc_timestamping_constants(crtc);
  6487. }
  6488. /* FIXME: add subpixel order */
  6489. done:
  6490. drm_mode_destroy(dev, adjusted_mode);
  6491. if (ret && crtc->enabled) {
  6492. crtc->hwmode = *saved_hwmode;
  6493. crtc->mode = *saved_mode;
  6494. } else {
  6495. intel_modeset_check_state(dev);
  6496. }
  6497. out:
  6498. kfree(saved_mode);
  6499. return ret;
  6500. }
  6501. void intel_crtc_restore_mode(struct drm_crtc *crtc)
  6502. {
  6503. intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
  6504. }
  6505. #undef for_each_intel_crtc_masked
  6506. static void intel_set_config_free(struct intel_set_config *config)
  6507. {
  6508. if (!config)
  6509. return;
  6510. kfree(config->save_connector_encoders);
  6511. kfree(config->save_encoder_crtcs);
  6512. kfree(config);
  6513. }
  6514. static int intel_set_config_save_state(struct drm_device *dev,
  6515. struct intel_set_config *config)
  6516. {
  6517. struct drm_encoder *encoder;
  6518. struct drm_connector *connector;
  6519. int count;
  6520. config->save_encoder_crtcs =
  6521. kcalloc(dev->mode_config.num_encoder,
  6522. sizeof(struct drm_crtc *), GFP_KERNEL);
  6523. if (!config->save_encoder_crtcs)
  6524. return -ENOMEM;
  6525. config->save_connector_encoders =
  6526. kcalloc(dev->mode_config.num_connector,
  6527. sizeof(struct drm_encoder *), GFP_KERNEL);
  6528. if (!config->save_connector_encoders)
  6529. return -ENOMEM;
  6530. /* Copy data. Note that driver private data is not affected.
  6531. * Should anything bad happen only the expected state is
  6532. * restored, not the drivers personal bookkeeping.
  6533. */
  6534. count = 0;
  6535. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  6536. config->save_encoder_crtcs[count++] = encoder->crtc;
  6537. }
  6538. count = 0;
  6539. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  6540. config->save_connector_encoders[count++] = connector->encoder;
  6541. }
  6542. return 0;
  6543. }
  6544. static void intel_set_config_restore_state(struct drm_device *dev,
  6545. struct intel_set_config *config)
  6546. {
  6547. struct intel_encoder *encoder;
  6548. struct intel_connector *connector;
  6549. int count;
  6550. count = 0;
  6551. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  6552. encoder->new_crtc =
  6553. to_intel_crtc(config->save_encoder_crtcs[count++]);
  6554. }
  6555. count = 0;
  6556. list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
  6557. connector->new_encoder =
  6558. to_intel_encoder(config->save_connector_encoders[count++]);
  6559. }
  6560. }
  6561. static void
  6562. intel_set_config_compute_mode_changes(struct drm_mode_set *set,
  6563. struct intel_set_config *config)
  6564. {
  6565. /* We should be able to check here if the fb has the same properties
  6566. * and then just flip_or_move it */
  6567. if (set->crtc->fb != set->fb) {
  6568. /* If we have no fb then treat it as a full mode set */
  6569. if (set->crtc->fb == NULL) {
  6570. DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
  6571. config->mode_changed = true;
  6572. } else if (set->fb == NULL) {
  6573. config->mode_changed = true;
  6574. } else if (set->fb->depth != set->crtc->fb->depth) {
  6575. config->mode_changed = true;
  6576. } else if (set->fb->bits_per_pixel !=
  6577. set->crtc->fb->bits_per_pixel) {
  6578. config->mode_changed = true;
  6579. } else
  6580. config->fb_changed = true;
  6581. }
  6582. if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
  6583. config->fb_changed = true;
  6584. if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
  6585. DRM_DEBUG_KMS("modes are different, full mode set\n");
  6586. drm_mode_debug_printmodeline(&set->crtc->mode);
  6587. drm_mode_debug_printmodeline(set->mode);
  6588. config->mode_changed = true;
  6589. }
  6590. }
  6591. static int
  6592. intel_modeset_stage_output_state(struct drm_device *dev,
  6593. struct drm_mode_set *set,
  6594. struct intel_set_config *config)
  6595. {
  6596. struct drm_crtc *new_crtc;
  6597. struct intel_connector *connector;
  6598. struct intel_encoder *encoder;
  6599. int count, ro;
  6600. /* The upper layers ensure that we either disabl a crtc or have a list
  6601. * of connectors. For paranoia, double-check this. */
  6602. WARN_ON(!set->fb && (set->num_connectors != 0));
  6603. WARN_ON(set->fb && (set->num_connectors == 0));
  6604. count = 0;
  6605. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6606. base.head) {
  6607. /* Otherwise traverse passed in connector list and get encoders
  6608. * for them. */
  6609. for (ro = 0; ro < set->num_connectors; ro++) {
  6610. if (set->connectors[ro] == &connector->base) {
  6611. connector->new_encoder = connector->encoder;
  6612. break;
  6613. }
  6614. }
  6615. /* If we disable the crtc, disable all its connectors. Also, if
  6616. * the connector is on the changing crtc but not on the new
  6617. * connector list, disable it. */
  6618. if ((!set->fb || ro == set->num_connectors) &&
  6619. connector->base.encoder &&
  6620. connector->base.encoder->crtc == set->crtc) {
  6621. connector->new_encoder = NULL;
  6622. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
  6623. connector->base.base.id,
  6624. drm_get_connector_name(&connector->base));
  6625. }
  6626. if (&connector->new_encoder->base != connector->base.encoder) {
  6627. DRM_DEBUG_KMS("encoder changed, full mode switch\n");
  6628. config->mode_changed = true;
  6629. }
  6630. }
  6631. /* connector->new_encoder is now updated for all connectors. */
  6632. /* Update crtc of enabled connectors. */
  6633. count = 0;
  6634. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6635. base.head) {
  6636. if (!connector->new_encoder)
  6637. continue;
  6638. new_crtc = connector->new_encoder->base.crtc;
  6639. for (ro = 0; ro < set->num_connectors; ro++) {
  6640. if (set->connectors[ro] == &connector->base)
  6641. new_crtc = set->crtc;
  6642. }
  6643. /* Make sure the new CRTC will work with the encoder */
  6644. if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
  6645. new_crtc)) {
  6646. return -EINVAL;
  6647. }
  6648. connector->encoder->new_crtc = to_intel_crtc(new_crtc);
  6649. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
  6650. connector->base.base.id,
  6651. drm_get_connector_name(&connector->base),
  6652. new_crtc->base.id);
  6653. }
  6654. /* Check for any encoders that needs to be disabled. */
  6655. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6656. base.head) {
  6657. list_for_each_entry(connector,
  6658. &dev->mode_config.connector_list,
  6659. base.head) {
  6660. if (connector->new_encoder == encoder) {
  6661. WARN_ON(!connector->new_encoder->new_crtc);
  6662. goto next_encoder;
  6663. }
  6664. }
  6665. encoder->new_crtc = NULL;
  6666. next_encoder:
  6667. /* Only now check for crtc changes so we don't miss encoders
  6668. * that will be disabled. */
  6669. if (&encoder->new_crtc->base != encoder->base.crtc) {
  6670. DRM_DEBUG_KMS("crtc changed, full mode switch\n");
  6671. config->mode_changed = true;
  6672. }
  6673. }
  6674. /* Now we've also updated encoder->new_crtc for all encoders. */
  6675. return 0;
  6676. }
  6677. static int intel_crtc_set_config(struct drm_mode_set *set)
  6678. {
  6679. struct drm_device *dev;
  6680. struct drm_mode_set save_set;
  6681. struct intel_set_config *config;
  6682. int ret;
  6683. BUG_ON(!set);
  6684. BUG_ON(!set->crtc);
  6685. BUG_ON(!set->crtc->helper_private);
  6686. if (!set->mode)
  6687. set->fb = NULL;
  6688. /* The fb helper likes to play gross jokes with ->mode_set_config.
  6689. * Unfortunately the crtc helper doesn't do much at all for this case,
  6690. * so we have to cope with this madness until the fb helper is fixed up. */
  6691. if (set->fb && set->num_connectors == 0)
  6692. return 0;
  6693. if (set->fb) {
  6694. DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
  6695. set->crtc->base.id, set->fb->base.id,
  6696. (int)set->num_connectors, set->x, set->y);
  6697. } else {
  6698. DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
  6699. }
  6700. dev = set->crtc->dev;
  6701. ret = -ENOMEM;
  6702. config = kzalloc(sizeof(*config), GFP_KERNEL);
  6703. if (!config)
  6704. goto out_config;
  6705. ret = intel_set_config_save_state(dev, config);
  6706. if (ret)
  6707. goto out_config;
  6708. save_set.crtc = set->crtc;
  6709. save_set.mode = &set->crtc->mode;
  6710. save_set.x = set->crtc->x;
  6711. save_set.y = set->crtc->y;
  6712. save_set.fb = set->crtc->fb;
  6713. /* Compute whether we need a full modeset, only an fb base update or no
  6714. * change at all. In the future we might also check whether only the
  6715. * mode changed, e.g. for LVDS where we only change the panel fitter in
  6716. * such cases. */
  6717. intel_set_config_compute_mode_changes(set, config);
  6718. ret = intel_modeset_stage_output_state(dev, set, config);
  6719. if (ret)
  6720. goto fail;
  6721. if (config->mode_changed) {
  6722. if (set->mode) {
  6723. DRM_DEBUG_KMS("attempting to set mode from"
  6724. " userspace\n");
  6725. drm_mode_debug_printmodeline(set->mode);
  6726. }
  6727. ret = intel_set_mode(set->crtc, set->mode,
  6728. set->x, set->y, set->fb);
  6729. if (ret) {
  6730. DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
  6731. set->crtc->base.id, ret);
  6732. goto fail;
  6733. }
  6734. } else if (config->fb_changed) {
  6735. ret = intel_pipe_set_base(set->crtc,
  6736. set->x, set->y, set->fb);
  6737. }
  6738. intel_set_config_free(config);
  6739. return 0;
  6740. fail:
  6741. intel_set_config_restore_state(dev, config);
  6742. /* Try to restore the config */
  6743. if (config->mode_changed &&
  6744. intel_set_mode(save_set.crtc, save_set.mode,
  6745. save_set.x, save_set.y, save_set.fb))
  6746. DRM_ERROR("failed to restore config after modeset failure\n");
  6747. out_config:
  6748. intel_set_config_free(config);
  6749. return ret;
  6750. }
  6751. static const struct drm_crtc_funcs intel_crtc_funcs = {
  6752. .cursor_set = intel_crtc_cursor_set,
  6753. .cursor_move = intel_crtc_cursor_move,
  6754. .gamma_set = intel_crtc_gamma_set,
  6755. .set_config = intel_crtc_set_config,
  6756. .destroy = intel_crtc_destroy,
  6757. .page_flip = intel_crtc_page_flip,
  6758. };
  6759. static void intel_cpu_pll_init(struct drm_device *dev)
  6760. {
  6761. if (HAS_DDI(dev))
  6762. intel_ddi_pll_init(dev);
  6763. }
  6764. static void intel_pch_pll_init(struct drm_device *dev)
  6765. {
  6766. drm_i915_private_t *dev_priv = dev->dev_private;
  6767. int i;
  6768. if (dev_priv->num_pch_pll == 0) {
  6769. DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
  6770. return;
  6771. }
  6772. for (i = 0; i < dev_priv->num_pch_pll; i++) {
  6773. dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
  6774. dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
  6775. dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
  6776. }
  6777. }
  6778. static void intel_crtc_init(struct drm_device *dev, int pipe)
  6779. {
  6780. drm_i915_private_t *dev_priv = dev->dev_private;
  6781. struct intel_crtc *intel_crtc;
  6782. int i;
  6783. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  6784. if (intel_crtc == NULL)
  6785. return;
  6786. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  6787. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  6788. for (i = 0; i < 256; i++) {
  6789. intel_crtc->lut_r[i] = i;
  6790. intel_crtc->lut_g[i] = i;
  6791. intel_crtc->lut_b[i] = i;
  6792. }
  6793. /* Swap pipes & planes for FBC on pre-965 */
  6794. intel_crtc->pipe = pipe;
  6795. intel_crtc->plane = pipe;
  6796. intel_crtc->cpu_transcoder = pipe;
  6797. if (IS_MOBILE(dev) && IS_GEN3(dev)) {
  6798. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  6799. intel_crtc->plane = !pipe;
  6800. }
  6801. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  6802. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  6803. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  6804. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  6805. intel_crtc->bpp = 24; /* default for pre-Ironlake */
  6806. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  6807. }
  6808. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  6809. struct drm_file *file)
  6810. {
  6811. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  6812. struct drm_mode_object *drmmode_obj;
  6813. struct intel_crtc *crtc;
  6814. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  6815. return -ENODEV;
  6816. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  6817. DRM_MODE_OBJECT_CRTC);
  6818. if (!drmmode_obj) {
  6819. DRM_ERROR("no such CRTC id\n");
  6820. return -EINVAL;
  6821. }
  6822. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  6823. pipe_from_crtc_id->pipe = crtc->pipe;
  6824. return 0;
  6825. }
  6826. static int intel_encoder_clones(struct intel_encoder *encoder)
  6827. {
  6828. struct drm_device *dev = encoder->base.dev;
  6829. struct intel_encoder *source_encoder;
  6830. int index_mask = 0;
  6831. int entry = 0;
  6832. list_for_each_entry(source_encoder,
  6833. &dev->mode_config.encoder_list, base.head) {
  6834. if (encoder == source_encoder)
  6835. index_mask |= (1 << entry);
  6836. /* Intel hw has only one MUX where enocoders could be cloned. */
  6837. if (encoder->cloneable && source_encoder->cloneable)
  6838. index_mask |= (1 << entry);
  6839. entry++;
  6840. }
  6841. return index_mask;
  6842. }
  6843. static bool has_edp_a(struct drm_device *dev)
  6844. {
  6845. struct drm_i915_private *dev_priv = dev->dev_private;
  6846. if (!IS_MOBILE(dev))
  6847. return false;
  6848. if ((I915_READ(DP_A) & DP_DETECTED) == 0)
  6849. return false;
  6850. if (IS_GEN5(dev) &&
  6851. (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
  6852. return false;
  6853. return true;
  6854. }
  6855. static void intel_setup_outputs(struct drm_device *dev)
  6856. {
  6857. struct drm_i915_private *dev_priv = dev->dev_private;
  6858. struct intel_encoder *encoder;
  6859. bool dpd_is_edp = false;
  6860. bool has_lvds;
  6861. has_lvds = intel_lvds_init(dev);
  6862. if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
  6863. /* disable the panel fitter on everything but LVDS */
  6864. I915_WRITE(PFIT_CONTROL, 0);
  6865. }
  6866. if (!(HAS_DDI(dev) && (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)))
  6867. intel_crt_init(dev);
  6868. if (HAS_DDI(dev)) {
  6869. int found;
  6870. /* Haswell uses DDI functions to detect digital outputs */
  6871. found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
  6872. /* DDI A only supports eDP */
  6873. if (found)
  6874. intel_ddi_init(dev, PORT_A);
  6875. /* DDI B, C and D detection is indicated by the SFUSE_STRAP
  6876. * register */
  6877. found = I915_READ(SFUSE_STRAP);
  6878. if (found & SFUSE_STRAP_DDIB_DETECTED)
  6879. intel_ddi_init(dev, PORT_B);
  6880. if (found & SFUSE_STRAP_DDIC_DETECTED)
  6881. intel_ddi_init(dev, PORT_C);
  6882. if (found & SFUSE_STRAP_DDID_DETECTED)
  6883. intel_ddi_init(dev, PORT_D);
  6884. } else if (HAS_PCH_SPLIT(dev)) {
  6885. int found;
  6886. dpd_is_edp = intel_dpd_is_edp(dev);
  6887. if (has_edp_a(dev))
  6888. intel_dp_init(dev, DP_A, PORT_A);
  6889. if (I915_READ(HDMIB) & PORT_DETECTED) {
  6890. /* PCH SDVOB multiplex with HDMIB */
  6891. found = intel_sdvo_init(dev, PCH_SDVOB, true);
  6892. if (!found)
  6893. intel_hdmi_init(dev, HDMIB, PORT_B);
  6894. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  6895. intel_dp_init(dev, PCH_DP_B, PORT_B);
  6896. }
  6897. if (I915_READ(HDMIC) & PORT_DETECTED)
  6898. intel_hdmi_init(dev, HDMIC, PORT_C);
  6899. if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
  6900. intel_hdmi_init(dev, HDMID, PORT_D);
  6901. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  6902. intel_dp_init(dev, PCH_DP_C, PORT_C);
  6903. if (I915_READ(PCH_DP_D) & DP_DETECTED)
  6904. intel_dp_init(dev, PCH_DP_D, PORT_D);
  6905. } else if (IS_VALLEYVIEW(dev)) {
  6906. int found;
  6907. /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
  6908. if (I915_READ(DP_C) & DP_DETECTED)
  6909. intel_dp_init(dev, DP_C, PORT_C);
  6910. if (I915_READ(SDVOB) & PORT_DETECTED) {
  6911. /* SDVOB multiplex with HDMIB */
  6912. found = intel_sdvo_init(dev, SDVOB, true);
  6913. if (!found)
  6914. intel_hdmi_init(dev, SDVOB, PORT_B);
  6915. if (!found && (I915_READ(DP_B) & DP_DETECTED))
  6916. intel_dp_init(dev, DP_B, PORT_B);
  6917. }
  6918. if (I915_READ(SDVOC) & PORT_DETECTED)
  6919. intel_hdmi_init(dev, SDVOC, PORT_C);
  6920. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  6921. bool found = false;
  6922. if (I915_READ(SDVOB) & SDVO_DETECTED) {
  6923. DRM_DEBUG_KMS("probing SDVOB\n");
  6924. found = intel_sdvo_init(dev, SDVOB, true);
  6925. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  6926. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  6927. intel_hdmi_init(dev, SDVOB, PORT_B);
  6928. }
  6929. if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
  6930. DRM_DEBUG_KMS("probing DP_B\n");
  6931. intel_dp_init(dev, DP_B, PORT_B);
  6932. }
  6933. }
  6934. /* Before G4X SDVOC doesn't have its own detect register */
  6935. if (I915_READ(SDVOB) & SDVO_DETECTED) {
  6936. DRM_DEBUG_KMS("probing SDVOC\n");
  6937. found = intel_sdvo_init(dev, SDVOC, false);
  6938. }
  6939. if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
  6940. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  6941. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  6942. intel_hdmi_init(dev, SDVOC, PORT_C);
  6943. }
  6944. if (SUPPORTS_INTEGRATED_DP(dev)) {
  6945. DRM_DEBUG_KMS("probing DP_C\n");
  6946. intel_dp_init(dev, DP_C, PORT_C);
  6947. }
  6948. }
  6949. if (SUPPORTS_INTEGRATED_DP(dev) &&
  6950. (I915_READ(DP_D) & DP_DETECTED)) {
  6951. DRM_DEBUG_KMS("probing DP_D\n");
  6952. intel_dp_init(dev, DP_D, PORT_D);
  6953. }
  6954. } else if (IS_GEN2(dev))
  6955. intel_dvo_init(dev);
  6956. if (SUPPORTS_TV(dev))
  6957. intel_tv_init(dev);
  6958. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  6959. encoder->base.possible_crtcs = encoder->crtc_mask;
  6960. encoder->base.possible_clones =
  6961. intel_encoder_clones(encoder);
  6962. }
  6963. intel_init_pch_refclk(dev);
  6964. drm_helper_move_panel_connectors_to_head(dev);
  6965. }
  6966. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  6967. {
  6968. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  6969. drm_framebuffer_cleanup(fb);
  6970. drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
  6971. kfree(intel_fb);
  6972. }
  6973. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  6974. struct drm_file *file,
  6975. unsigned int *handle)
  6976. {
  6977. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  6978. struct drm_i915_gem_object *obj = intel_fb->obj;
  6979. return drm_gem_handle_create(file, &obj->base, handle);
  6980. }
  6981. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  6982. .destroy = intel_user_framebuffer_destroy,
  6983. .create_handle = intel_user_framebuffer_create_handle,
  6984. };
  6985. int intel_framebuffer_init(struct drm_device *dev,
  6986. struct intel_framebuffer *intel_fb,
  6987. struct drm_mode_fb_cmd2 *mode_cmd,
  6988. struct drm_i915_gem_object *obj)
  6989. {
  6990. int ret;
  6991. if (obj->tiling_mode == I915_TILING_Y)
  6992. return -EINVAL;
  6993. if (mode_cmd->pitches[0] & 63)
  6994. return -EINVAL;
  6995. /* FIXME <= Gen4 stride limits are bit unclear */
  6996. if (mode_cmd->pitches[0] > 32768)
  6997. return -EINVAL;
  6998. if (obj->tiling_mode != I915_TILING_NONE &&
  6999. mode_cmd->pitches[0] != obj->stride)
  7000. return -EINVAL;
  7001. /* Reject formats not supported by any plane early. */
  7002. switch (mode_cmd->pixel_format) {
  7003. case DRM_FORMAT_C8:
  7004. case DRM_FORMAT_RGB565:
  7005. case DRM_FORMAT_XRGB8888:
  7006. case DRM_FORMAT_ARGB8888:
  7007. break;
  7008. case DRM_FORMAT_XRGB1555:
  7009. case DRM_FORMAT_ARGB1555:
  7010. if (INTEL_INFO(dev)->gen > 3)
  7011. return -EINVAL;
  7012. break;
  7013. case DRM_FORMAT_XBGR8888:
  7014. case DRM_FORMAT_ABGR8888:
  7015. case DRM_FORMAT_XRGB2101010:
  7016. case DRM_FORMAT_ARGB2101010:
  7017. case DRM_FORMAT_XBGR2101010:
  7018. case DRM_FORMAT_ABGR2101010:
  7019. if (INTEL_INFO(dev)->gen < 4)
  7020. return -EINVAL;
  7021. break;
  7022. case DRM_FORMAT_YUYV:
  7023. case DRM_FORMAT_UYVY:
  7024. case DRM_FORMAT_YVYU:
  7025. case DRM_FORMAT_VYUY:
  7026. if (INTEL_INFO(dev)->gen < 6)
  7027. return -EINVAL;
  7028. break;
  7029. default:
  7030. DRM_DEBUG_KMS("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
  7031. return -EINVAL;
  7032. }
  7033. /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
  7034. if (mode_cmd->offsets[0] != 0)
  7035. return -EINVAL;
  7036. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  7037. if (ret) {
  7038. DRM_ERROR("framebuffer init failed %d\n", ret);
  7039. return ret;
  7040. }
  7041. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  7042. intel_fb->obj = obj;
  7043. return 0;
  7044. }
  7045. static struct drm_framebuffer *
  7046. intel_user_framebuffer_create(struct drm_device *dev,
  7047. struct drm_file *filp,
  7048. struct drm_mode_fb_cmd2 *mode_cmd)
  7049. {
  7050. struct drm_i915_gem_object *obj;
  7051. obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
  7052. mode_cmd->handles[0]));
  7053. if (&obj->base == NULL)
  7054. return ERR_PTR(-ENOENT);
  7055. return intel_framebuffer_create(dev, mode_cmd, obj);
  7056. }
  7057. static const struct drm_mode_config_funcs intel_mode_funcs = {
  7058. .fb_create = intel_user_framebuffer_create,
  7059. .output_poll_changed = intel_fb_output_poll_changed,
  7060. };
  7061. /* Set up chip specific display functions */
  7062. static void intel_init_display(struct drm_device *dev)
  7063. {
  7064. struct drm_i915_private *dev_priv = dev->dev_private;
  7065. /* We always want a DPMS function */
  7066. if (HAS_DDI(dev)) {
  7067. dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
  7068. dev_priv->display.crtc_enable = haswell_crtc_enable;
  7069. dev_priv->display.crtc_disable = haswell_crtc_disable;
  7070. dev_priv->display.off = haswell_crtc_off;
  7071. dev_priv->display.update_plane = ironlake_update_plane;
  7072. } else if (HAS_PCH_SPLIT(dev)) {
  7073. dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
  7074. dev_priv->display.crtc_enable = ironlake_crtc_enable;
  7075. dev_priv->display.crtc_disable = ironlake_crtc_disable;
  7076. dev_priv->display.off = ironlake_crtc_off;
  7077. dev_priv->display.update_plane = ironlake_update_plane;
  7078. } else {
  7079. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  7080. dev_priv->display.crtc_enable = i9xx_crtc_enable;
  7081. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  7082. dev_priv->display.off = i9xx_crtc_off;
  7083. dev_priv->display.update_plane = i9xx_update_plane;
  7084. }
  7085. /* Returns the core display clock speed */
  7086. if (IS_VALLEYVIEW(dev))
  7087. dev_priv->display.get_display_clock_speed =
  7088. valleyview_get_display_clock_speed;
  7089. else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
  7090. dev_priv->display.get_display_clock_speed =
  7091. i945_get_display_clock_speed;
  7092. else if (IS_I915G(dev))
  7093. dev_priv->display.get_display_clock_speed =
  7094. i915_get_display_clock_speed;
  7095. else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
  7096. dev_priv->display.get_display_clock_speed =
  7097. i9xx_misc_get_display_clock_speed;
  7098. else if (IS_I915GM(dev))
  7099. dev_priv->display.get_display_clock_speed =
  7100. i915gm_get_display_clock_speed;
  7101. else if (IS_I865G(dev))
  7102. dev_priv->display.get_display_clock_speed =
  7103. i865_get_display_clock_speed;
  7104. else if (IS_I85X(dev))
  7105. dev_priv->display.get_display_clock_speed =
  7106. i855_get_display_clock_speed;
  7107. else /* 852, 830 */
  7108. dev_priv->display.get_display_clock_speed =
  7109. i830_get_display_clock_speed;
  7110. if (HAS_PCH_SPLIT(dev)) {
  7111. if (IS_GEN5(dev)) {
  7112. dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
  7113. dev_priv->display.write_eld = ironlake_write_eld;
  7114. } else if (IS_GEN6(dev)) {
  7115. dev_priv->display.fdi_link_train = gen6_fdi_link_train;
  7116. dev_priv->display.write_eld = ironlake_write_eld;
  7117. } else if (IS_IVYBRIDGE(dev)) {
  7118. /* FIXME: detect B0+ stepping and use auto training */
  7119. dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
  7120. dev_priv->display.write_eld = ironlake_write_eld;
  7121. dev_priv->display.modeset_global_resources =
  7122. ivb_modeset_global_resources;
  7123. } else if (IS_HASWELL(dev)) {
  7124. dev_priv->display.fdi_link_train = hsw_fdi_link_train;
  7125. dev_priv->display.write_eld = haswell_write_eld;
  7126. }
  7127. } else if (IS_G4X(dev)) {
  7128. dev_priv->display.write_eld = g4x_write_eld;
  7129. }
  7130. /* Default just returns -ENODEV to indicate unsupported */
  7131. dev_priv->display.queue_flip = intel_default_queue_flip;
  7132. switch (INTEL_INFO(dev)->gen) {
  7133. case 2:
  7134. dev_priv->display.queue_flip = intel_gen2_queue_flip;
  7135. break;
  7136. case 3:
  7137. dev_priv->display.queue_flip = intel_gen3_queue_flip;
  7138. break;
  7139. case 4:
  7140. case 5:
  7141. dev_priv->display.queue_flip = intel_gen4_queue_flip;
  7142. break;
  7143. case 6:
  7144. dev_priv->display.queue_flip = intel_gen6_queue_flip;
  7145. break;
  7146. case 7:
  7147. dev_priv->display.queue_flip = intel_gen7_queue_flip;
  7148. break;
  7149. }
  7150. }
  7151. /*
  7152. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  7153. * resume, or other times. This quirk makes sure that's the case for
  7154. * affected systems.
  7155. */
  7156. static void quirk_pipea_force(struct drm_device *dev)
  7157. {
  7158. struct drm_i915_private *dev_priv = dev->dev_private;
  7159. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  7160. DRM_INFO("applying pipe a force quirk\n");
  7161. }
  7162. /*
  7163. * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
  7164. */
  7165. static void quirk_ssc_force_disable(struct drm_device *dev)
  7166. {
  7167. struct drm_i915_private *dev_priv = dev->dev_private;
  7168. dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
  7169. DRM_INFO("applying lvds SSC disable quirk\n");
  7170. }
  7171. /*
  7172. * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
  7173. * brightness value
  7174. */
  7175. static void quirk_invert_brightness(struct drm_device *dev)
  7176. {
  7177. struct drm_i915_private *dev_priv = dev->dev_private;
  7178. dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
  7179. DRM_INFO("applying inverted panel brightness quirk\n");
  7180. }
  7181. struct intel_quirk {
  7182. int device;
  7183. int subsystem_vendor;
  7184. int subsystem_device;
  7185. void (*hook)(struct drm_device *dev);
  7186. };
  7187. /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
  7188. struct intel_dmi_quirk {
  7189. void (*hook)(struct drm_device *dev);
  7190. const struct dmi_system_id (*dmi_id_list)[];
  7191. };
  7192. static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
  7193. {
  7194. DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
  7195. return 1;
  7196. }
  7197. static const struct intel_dmi_quirk intel_dmi_quirks[] = {
  7198. {
  7199. .dmi_id_list = &(const struct dmi_system_id[]) {
  7200. {
  7201. .callback = intel_dmi_reverse_brightness,
  7202. .ident = "NCR Corporation",
  7203. .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
  7204. DMI_MATCH(DMI_PRODUCT_NAME, ""),
  7205. },
  7206. },
  7207. { } /* terminating entry */
  7208. },
  7209. .hook = quirk_invert_brightness,
  7210. },
  7211. };
  7212. static struct intel_quirk intel_quirks[] = {
  7213. /* HP Mini needs pipe A force quirk (LP: #322104) */
  7214. { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
  7215. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  7216. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  7217. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  7218. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  7219. /* 830/845 need to leave pipe A & dpll A up */
  7220. { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  7221. { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  7222. /* Lenovo U160 cannot use SSC on LVDS */
  7223. { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
  7224. /* Sony Vaio Y cannot use SSC on LVDS */
  7225. { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
  7226. /* Acer Aspire 5734Z must invert backlight brightness */
  7227. { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
  7228. };
  7229. static void intel_init_quirks(struct drm_device *dev)
  7230. {
  7231. struct pci_dev *d = dev->pdev;
  7232. int i;
  7233. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  7234. struct intel_quirk *q = &intel_quirks[i];
  7235. if (d->device == q->device &&
  7236. (d->subsystem_vendor == q->subsystem_vendor ||
  7237. q->subsystem_vendor == PCI_ANY_ID) &&
  7238. (d->subsystem_device == q->subsystem_device ||
  7239. q->subsystem_device == PCI_ANY_ID))
  7240. q->hook(dev);
  7241. }
  7242. for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
  7243. if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
  7244. intel_dmi_quirks[i].hook(dev);
  7245. }
  7246. }
  7247. /* Disable the VGA plane that we never use */
  7248. static void i915_disable_vga(struct drm_device *dev)
  7249. {
  7250. struct drm_i915_private *dev_priv = dev->dev_private;
  7251. u8 sr1;
  7252. u32 vga_reg;
  7253. if (HAS_PCH_SPLIT(dev))
  7254. vga_reg = CPU_VGACNTRL;
  7255. else
  7256. vga_reg = VGACNTRL;
  7257. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  7258. outb(SR01, VGA_SR_INDEX);
  7259. sr1 = inb(VGA_SR_DATA);
  7260. outb(sr1 | 1<<5, VGA_SR_DATA);
  7261. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  7262. udelay(300);
  7263. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  7264. POSTING_READ(vga_reg);
  7265. }
  7266. void intel_modeset_init_hw(struct drm_device *dev)
  7267. {
  7268. /* We attempt to init the necessary power wells early in the initialization
  7269. * time, so the subsystems that expect power to be enabled can work.
  7270. */
  7271. intel_init_power_wells(dev);
  7272. intel_prepare_ddi(dev);
  7273. intel_init_clock_gating(dev);
  7274. mutex_lock(&dev->struct_mutex);
  7275. intel_enable_gt_powersave(dev);
  7276. mutex_unlock(&dev->struct_mutex);
  7277. }
  7278. void intel_modeset_init(struct drm_device *dev)
  7279. {
  7280. struct drm_i915_private *dev_priv = dev->dev_private;
  7281. int i, ret;
  7282. drm_mode_config_init(dev);
  7283. dev->mode_config.min_width = 0;
  7284. dev->mode_config.min_height = 0;
  7285. dev->mode_config.preferred_depth = 24;
  7286. dev->mode_config.prefer_shadow = 1;
  7287. dev->mode_config.funcs = &intel_mode_funcs;
  7288. intel_init_quirks(dev);
  7289. intel_init_pm(dev);
  7290. intel_init_display(dev);
  7291. if (IS_GEN2(dev)) {
  7292. dev->mode_config.max_width = 2048;
  7293. dev->mode_config.max_height = 2048;
  7294. } else if (IS_GEN3(dev)) {
  7295. dev->mode_config.max_width = 4096;
  7296. dev->mode_config.max_height = 4096;
  7297. } else {
  7298. dev->mode_config.max_width = 8192;
  7299. dev->mode_config.max_height = 8192;
  7300. }
  7301. dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
  7302. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  7303. dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
  7304. for (i = 0; i < dev_priv->num_pipe; i++) {
  7305. intel_crtc_init(dev, i);
  7306. ret = intel_plane_init(dev, i);
  7307. if (ret)
  7308. DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
  7309. }
  7310. intel_cpu_pll_init(dev);
  7311. intel_pch_pll_init(dev);
  7312. /* Just disable it once at startup */
  7313. i915_disable_vga(dev);
  7314. intel_setup_outputs(dev);
  7315. /* Just in case the BIOS is doing something questionable. */
  7316. intel_disable_fbc(dev);
  7317. }
  7318. static void
  7319. intel_connector_break_all_links(struct intel_connector *connector)
  7320. {
  7321. connector->base.dpms = DRM_MODE_DPMS_OFF;
  7322. connector->base.encoder = NULL;
  7323. connector->encoder->connectors_active = false;
  7324. connector->encoder->base.crtc = NULL;
  7325. }
  7326. static void intel_enable_pipe_a(struct drm_device *dev)
  7327. {
  7328. struct intel_connector *connector;
  7329. struct drm_connector *crt = NULL;
  7330. struct intel_load_detect_pipe load_detect_temp;
  7331. /* We can't just switch on the pipe A, we need to set things up with a
  7332. * proper mode and output configuration. As a gross hack, enable pipe A
  7333. * by enabling the load detect pipe once. */
  7334. list_for_each_entry(connector,
  7335. &dev->mode_config.connector_list,
  7336. base.head) {
  7337. if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
  7338. crt = &connector->base;
  7339. break;
  7340. }
  7341. }
  7342. if (!crt)
  7343. return;
  7344. if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
  7345. intel_release_load_detect_pipe(crt, &load_detect_temp);
  7346. }
  7347. static bool
  7348. intel_check_plane_mapping(struct intel_crtc *crtc)
  7349. {
  7350. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  7351. u32 reg, val;
  7352. if (dev_priv->num_pipe == 1)
  7353. return true;
  7354. reg = DSPCNTR(!crtc->plane);
  7355. val = I915_READ(reg);
  7356. if ((val & DISPLAY_PLANE_ENABLE) &&
  7357. (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
  7358. return false;
  7359. return true;
  7360. }
  7361. static void intel_sanitize_crtc(struct intel_crtc *crtc)
  7362. {
  7363. struct drm_device *dev = crtc->base.dev;
  7364. struct drm_i915_private *dev_priv = dev->dev_private;
  7365. u32 reg;
  7366. /* Clear any frame start delays used for debugging left by the BIOS */
  7367. reg = PIPECONF(crtc->cpu_transcoder);
  7368. I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
  7369. /* We need to sanitize the plane -> pipe mapping first because this will
  7370. * disable the crtc (and hence change the state) if it is wrong. Note
  7371. * that gen4+ has a fixed plane -> pipe mapping. */
  7372. if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
  7373. struct intel_connector *connector;
  7374. bool plane;
  7375. DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
  7376. crtc->base.base.id);
  7377. /* Pipe has the wrong plane attached and the plane is active.
  7378. * Temporarily change the plane mapping and disable everything
  7379. * ... */
  7380. plane = crtc->plane;
  7381. crtc->plane = !plane;
  7382. dev_priv->display.crtc_disable(&crtc->base);
  7383. crtc->plane = plane;
  7384. /* ... and break all links. */
  7385. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7386. base.head) {
  7387. if (connector->encoder->base.crtc != &crtc->base)
  7388. continue;
  7389. intel_connector_break_all_links(connector);
  7390. }
  7391. WARN_ON(crtc->active);
  7392. crtc->base.enabled = false;
  7393. }
  7394. if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
  7395. crtc->pipe == PIPE_A && !crtc->active) {
  7396. /* BIOS forgot to enable pipe A, this mostly happens after
  7397. * resume. Force-enable the pipe to fix this, the update_dpms
  7398. * call below we restore the pipe to the right state, but leave
  7399. * the required bits on. */
  7400. intel_enable_pipe_a(dev);
  7401. }
  7402. /* Adjust the state of the output pipe according to whether we
  7403. * have active connectors/encoders. */
  7404. intel_crtc_update_dpms(&crtc->base);
  7405. if (crtc->active != crtc->base.enabled) {
  7406. struct intel_encoder *encoder;
  7407. /* This can happen either due to bugs in the get_hw_state
  7408. * functions or because the pipe is force-enabled due to the
  7409. * pipe A quirk. */
  7410. DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
  7411. crtc->base.base.id,
  7412. crtc->base.enabled ? "enabled" : "disabled",
  7413. crtc->active ? "enabled" : "disabled");
  7414. crtc->base.enabled = crtc->active;
  7415. /* Because we only establish the connector -> encoder ->
  7416. * crtc links if something is active, this means the
  7417. * crtc is now deactivated. Break the links. connector
  7418. * -> encoder links are only establish when things are
  7419. * actually up, hence no need to break them. */
  7420. WARN_ON(crtc->active);
  7421. for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
  7422. WARN_ON(encoder->connectors_active);
  7423. encoder->base.crtc = NULL;
  7424. }
  7425. }
  7426. }
  7427. static void intel_sanitize_encoder(struct intel_encoder *encoder)
  7428. {
  7429. struct intel_connector *connector;
  7430. struct drm_device *dev = encoder->base.dev;
  7431. /* We need to check both for a crtc link (meaning that the
  7432. * encoder is active and trying to read from a pipe) and the
  7433. * pipe itself being active. */
  7434. bool has_active_crtc = encoder->base.crtc &&
  7435. to_intel_crtc(encoder->base.crtc)->active;
  7436. if (encoder->connectors_active && !has_active_crtc) {
  7437. DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
  7438. encoder->base.base.id,
  7439. drm_get_encoder_name(&encoder->base));
  7440. /* Connector is active, but has no active pipe. This is
  7441. * fallout from our resume register restoring. Disable
  7442. * the encoder manually again. */
  7443. if (encoder->base.crtc) {
  7444. DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
  7445. encoder->base.base.id,
  7446. drm_get_encoder_name(&encoder->base));
  7447. encoder->disable(encoder);
  7448. }
  7449. /* Inconsistent output/port/pipe state happens presumably due to
  7450. * a bug in one of the get_hw_state functions. Or someplace else
  7451. * in our code, like the register restore mess on resume. Clamp
  7452. * things to off as a safer default. */
  7453. list_for_each_entry(connector,
  7454. &dev->mode_config.connector_list,
  7455. base.head) {
  7456. if (connector->encoder != encoder)
  7457. continue;
  7458. intel_connector_break_all_links(connector);
  7459. }
  7460. }
  7461. /* Enabled encoders without active connectors will be fixed in
  7462. * the crtc fixup. */
  7463. }
  7464. static void i915_redisable_vga(struct drm_device *dev)
  7465. {
  7466. struct drm_i915_private *dev_priv = dev->dev_private;
  7467. u32 vga_reg;
  7468. if (HAS_PCH_SPLIT(dev))
  7469. vga_reg = CPU_VGACNTRL;
  7470. else
  7471. vga_reg = VGACNTRL;
  7472. if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
  7473. DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
  7474. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  7475. POSTING_READ(vga_reg);
  7476. }
  7477. }
  7478. /* Scan out the current hw modeset state, sanitizes it and maps it into the drm
  7479. * and i915 state tracking structures. */
  7480. void intel_modeset_setup_hw_state(struct drm_device *dev,
  7481. bool force_restore)
  7482. {
  7483. struct drm_i915_private *dev_priv = dev->dev_private;
  7484. enum pipe pipe;
  7485. u32 tmp;
  7486. struct intel_crtc *crtc;
  7487. struct intel_encoder *encoder;
  7488. struct intel_connector *connector;
  7489. if (HAS_DDI(dev)) {
  7490. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  7491. if (tmp & TRANS_DDI_FUNC_ENABLE) {
  7492. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  7493. case TRANS_DDI_EDP_INPUT_A_ON:
  7494. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  7495. pipe = PIPE_A;
  7496. break;
  7497. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  7498. pipe = PIPE_B;
  7499. break;
  7500. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  7501. pipe = PIPE_C;
  7502. break;
  7503. }
  7504. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  7505. crtc->cpu_transcoder = TRANSCODER_EDP;
  7506. DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
  7507. pipe_name(pipe));
  7508. }
  7509. }
  7510. for_each_pipe(pipe) {
  7511. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  7512. tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
  7513. if (tmp & PIPECONF_ENABLE)
  7514. crtc->active = true;
  7515. else
  7516. crtc->active = false;
  7517. crtc->base.enabled = crtc->active;
  7518. DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
  7519. crtc->base.base.id,
  7520. crtc->active ? "enabled" : "disabled");
  7521. }
  7522. if (HAS_DDI(dev))
  7523. intel_ddi_setup_hw_pll_state(dev);
  7524. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7525. base.head) {
  7526. pipe = 0;
  7527. if (encoder->get_hw_state(encoder, &pipe)) {
  7528. encoder->base.crtc =
  7529. dev_priv->pipe_to_crtc_mapping[pipe];
  7530. } else {
  7531. encoder->base.crtc = NULL;
  7532. }
  7533. encoder->connectors_active = false;
  7534. DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
  7535. encoder->base.base.id,
  7536. drm_get_encoder_name(&encoder->base),
  7537. encoder->base.crtc ? "enabled" : "disabled",
  7538. pipe);
  7539. }
  7540. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7541. base.head) {
  7542. if (connector->get_hw_state(connector)) {
  7543. connector->base.dpms = DRM_MODE_DPMS_ON;
  7544. connector->encoder->connectors_active = true;
  7545. connector->base.encoder = &connector->encoder->base;
  7546. } else {
  7547. connector->base.dpms = DRM_MODE_DPMS_OFF;
  7548. connector->base.encoder = NULL;
  7549. }
  7550. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
  7551. connector->base.base.id,
  7552. drm_get_connector_name(&connector->base),
  7553. connector->base.encoder ? "enabled" : "disabled");
  7554. }
  7555. /* HW state is read out, now we need to sanitize this mess. */
  7556. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7557. base.head) {
  7558. intel_sanitize_encoder(encoder);
  7559. }
  7560. for_each_pipe(pipe) {
  7561. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  7562. intel_sanitize_crtc(crtc);
  7563. }
  7564. if (force_restore) {
  7565. for_each_pipe(pipe) {
  7566. intel_crtc_restore_mode(dev_priv->pipe_to_crtc_mapping[pipe]);
  7567. }
  7568. i915_redisable_vga(dev);
  7569. } else {
  7570. intel_modeset_update_staged_output_state(dev);
  7571. }
  7572. intel_modeset_check_state(dev);
  7573. drm_mode_config_reset(dev);
  7574. }
  7575. void intel_modeset_gem_init(struct drm_device *dev)
  7576. {
  7577. intel_modeset_init_hw(dev);
  7578. intel_setup_overlay(dev);
  7579. intel_modeset_setup_hw_state(dev, false);
  7580. }
  7581. void intel_modeset_cleanup(struct drm_device *dev)
  7582. {
  7583. struct drm_i915_private *dev_priv = dev->dev_private;
  7584. struct drm_crtc *crtc;
  7585. struct intel_crtc *intel_crtc;
  7586. drm_kms_helper_poll_fini(dev);
  7587. mutex_lock(&dev->struct_mutex);
  7588. intel_unregister_dsm_handler();
  7589. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  7590. /* Skip inactive CRTCs */
  7591. if (!crtc->fb)
  7592. continue;
  7593. intel_crtc = to_intel_crtc(crtc);
  7594. intel_increase_pllclock(crtc);
  7595. }
  7596. intel_disable_fbc(dev);
  7597. intel_disable_gt_powersave(dev);
  7598. ironlake_teardown_rc6(dev);
  7599. if (IS_VALLEYVIEW(dev))
  7600. vlv_init_dpio(dev);
  7601. mutex_unlock(&dev->struct_mutex);
  7602. /* Disable the irq before mode object teardown, for the irq might
  7603. * enqueue unpin/hotplug work. */
  7604. drm_irq_uninstall(dev);
  7605. cancel_work_sync(&dev_priv->hotplug_work);
  7606. cancel_work_sync(&dev_priv->rps.work);
  7607. /* flush any delayed tasks or pending work */
  7608. flush_scheduled_work();
  7609. drm_mode_config_cleanup(dev);
  7610. intel_cleanup_overlay(dev);
  7611. }
  7612. /*
  7613. * Return which encoder is currently attached for connector.
  7614. */
  7615. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  7616. {
  7617. return &intel_attached_encoder(connector)->base;
  7618. }
  7619. void intel_connector_attach_encoder(struct intel_connector *connector,
  7620. struct intel_encoder *encoder)
  7621. {
  7622. connector->encoder = encoder;
  7623. drm_mode_connector_attach_encoder(&connector->base,
  7624. &encoder->base);
  7625. }
  7626. /*
  7627. * set vga decode state - true == enable VGA decode
  7628. */
  7629. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  7630. {
  7631. struct drm_i915_private *dev_priv = dev->dev_private;
  7632. u16 gmch_ctrl;
  7633. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  7634. if (state)
  7635. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  7636. else
  7637. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  7638. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  7639. return 0;
  7640. }
  7641. #ifdef CONFIG_DEBUG_FS
  7642. #include <linux/seq_file.h>
  7643. struct intel_display_error_state {
  7644. struct intel_cursor_error_state {
  7645. u32 control;
  7646. u32 position;
  7647. u32 base;
  7648. u32 size;
  7649. } cursor[I915_MAX_PIPES];
  7650. struct intel_pipe_error_state {
  7651. u32 conf;
  7652. u32 source;
  7653. u32 htotal;
  7654. u32 hblank;
  7655. u32 hsync;
  7656. u32 vtotal;
  7657. u32 vblank;
  7658. u32 vsync;
  7659. } pipe[I915_MAX_PIPES];
  7660. struct intel_plane_error_state {
  7661. u32 control;
  7662. u32 stride;
  7663. u32 size;
  7664. u32 pos;
  7665. u32 addr;
  7666. u32 surface;
  7667. u32 tile_offset;
  7668. } plane[I915_MAX_PIPES];
  7669. };
  7670. struct intel_display_error_state *
  7671. intel_display_capture_error_state(struct drm_device *dev)
  7672. {
  7673. drm_i915_private_t *dev_priv = dev->dev_private;
  7674. struct intel_display_error_state *error;
  7675. enum transcoder cpu_transcoder;
  7676. int i;
  7677. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  7678. if (error == NULL)
  7679. return NULL;
  7680. for_each_pipe(i) {
  7681. cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
  7682. error->cursor[i].control = I915_READ(CURCNTR(i));
  7683. error->cursor[i].position = I915_READ(CURPOS(i));
  7684. error->cursor[i].base = I915_READ(CURBASE(i));
  7685. error->plane[i].control = I915_READ(DSPCNTR(i));
  7686. error->plane[i].stride = I915_READ(DSPSTRIDE(i));
  7687. error->plane[i].size = I915_READ(DSPSIZE(i));
  7688. error->plane[i].pos = I915_READ(DSPPOS(i));
  7689. error->plane[i].addr = I915_READ(DSPADDR(i));
  7690. if (INTEL_INFO(dev)->gen >= 4) {
  7691. error->plane[i].surface = I915_READ(DSPSURF(i));
  7692. error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
  7693. }
  7694. error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
  7695. error->pipe[i].source = I915_READ(PIPESRC(i));
  7696. error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
  7697. error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
  7698. error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
  7699. error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
  7700. error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
  7701. error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
  7702. }
  7703. return error;
  7704. }
  7705. void
  7706. intel_display_print_error_state(struct seq_file *m,
  7707. struct drm_device *dev,
  7708. struct intel_display_error_state *error)
  7709. {
  7710. drm_i915_private_t *dev_priv = dev->dev_private;
  7711. int i;
  7712. seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
  7713. for_each_pipe(i) {
  7714. seq_printf(m, "Pipe [%d]:\n", i);
  7715. seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
  7716. seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
  7717. seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
  7718. seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
  7719. seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
  7720. seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
  7721. seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
  7722. seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
  7723. seq_printf(m, "Plane [%d]:\n", i);
  7724. seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
  7725. seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
  7726. seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
  7727. seq_printf(m, " POS: %08x\n", error->plane[i].pos);
  7728. seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
  7729. if (INTEL_INFO(dev)->gen >= 4) {
  7730. seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
  7731. seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
  7732. }
  7733. seq_printf(m, "Cursor [%d]:\n", i);
  7734. seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
  7735. seq_printf(m, " POS: %08x\n", error->cursor[i].position);
  7736. seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
  7737. }
  7738. }
  7739. #endif