db8500-prcmu.c 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089
  1. /*
  2. * Copyright (C) STMicroelectronics 2009
  3. * Copyright (C) ST-Ericsson SA 2010
  4. *
  5. * License Terms: GNU General Public License v2
  6. * Author: Kumar Sanghvi <kumar.sanghvi@stericsson.com>
  7. * Author: Sundar Iyer <sundar.iyer@stericsson.com>
  8. * Author: Mattias Nilsson <mattias.i.nilsson@stericsson.com>
  9. *
  10. * U8500 PRCM Unit interface driver
  11. *
  12. */
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/delay.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/io.h>
  20. #include <linux/slab.h>
  21. #include <linux/mutex.h>
  22. #include <linux/completion.h>
  23. #include <linux/irq.h>
  24. #include <linux/jiffies.h>
  25. #include <linux/bitops.h>
  26. #include <linux/fs.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/mfd/core.h>
  30. #include <linux/mfd/dbx500-prcmu.h>
  31. #include <linux/mfd/abx500/ab8500.h>
  32. #include <linux/regulator/db8500-prcmu.h>
  33. #include <linux/regulator/machine.h>
  34. #include <asm/hardware/gic.h>
  35. #include <mach/hardware.h>
  36. #include <mach/irqs.h>
  37. #include <mach/db8500-regs.h>
  38. #include <mach/id.h>
  39. #include "dbx500-prcmu-regs.h"
  40. /* Offset for the firmware version within the TCPM */
  41. #define PRCMU_FW_VERSION_OFFSET 0xA4
  42. /* Index of different voltages to be used when accessing AVSData */
  43. #define PRCM_AVS_BASE 0x2FC
  44. #define PRCM_AVS_VBB_RET (PRCM_AVS_BASE + 0x0)
  45. #define PRCM_AVS_VBB_MAX_OPP (PRCM_AVS_BASE + 0x1)
  46. #define PRCM_AVS_VBB_100_OPP (PRCM_AVS_BASE + 0x2)
  47. #define PRCM_AVS_VBB_50_OPP (PRCM_AVS_BASE + 0x3)
  48. #define PRCM_AVS_VARM_MAX_OPP (PRCM_AVS_BASE + 0x4)
  49. #define PRCM_AVS_VARM_100_OPP (PRCM_AVS_BASE + 0x5)
  50. #define PRCM_AVS_VARM_50_OPP (PRCM_AVS_BASE + 0x6)
  51. #define PRCM_AVS_VARM_RET (PRCM_AVS_BASE + 0x7)
  52. #define PRCM_AVS_VAPE_100_OPP (PRCM_AVS_BASE + 0x8)
  53. #define PRCM_AVS_VAPE_50_OPP (PRCM_AVS_BASE + 0x9)
  54. #define PRCM_AVS_VMOD_100_OPP (PRCM_AVS_BASE + 0xA)
  55. #define PRCM_AVS_VMOD_50_OPP (PRCM_AVS_BASE + 0xB)
  56. #define PRCM_AVS_VSAFE (PRCM_AVS_BASE + 0xC)
  57. #define PRCM_AVS_VOLTAGE 0
  58. #define PRCM_AVS_VOLTAGE_MASK 0x3f
  59. #define PRCM_AVS_ISSLOWSTARTUP 6
  60. #define PRCM_AVS_ISSLOWSTARTUP_MASK (1 << PRCM_AVS_ISSLOWSTARTUP)
  61. #define PRCM_AVS_ISMODEENABLE 7
  62. #define PRCM_AVS_ISMODEENABLE_MASK (1 << PRCM_AVS_ISMODEENABLE)
  63. #define PRCM_BOOT_STATUS 0xFFF
  64. #define PRCM_ROMCODE_A2P 0xFFE
  65. #define PRCM_ROMCODE_P2A 0xFFD
  66. #define PRCM_XP70_CUR_PWR_STATE 0xFFC /* 4 BYTES */
  67. #define PRCM_SW_RST_REASON 0xFF8 /* 2 bytes */
  68. #define _PRCM_MBOX_HEADER 0xFE8 /* 16 bytes */
  69. #define PRCM_MBOX_HEADER_REQ_MB0 (_PRCM_MBOX_HEADER + 0x0)
  70. #define PRCM_MBOX_HEADER_REQ_MB1 (_PRCM_MBOX_HEADER + 0x1)
  71. #define PRCM_MBOX_HEADER_REQ_MB2 (_PRCM_MBOX_HEADER + 0x2)
  72. #define PRCM_MBOX_HEADER_REQ_MB3 (_PRCM_MBOX_HEADER + 0x3)
  73. #define PRCM_MBOX_HEADER_REQ_MB4 (_PRCM_MBOX_HEADER + 0x4)
  74. #define PRCM_MBOX_HEADER_REQ_MB5 (_PRCM_MBOX_HEADER + 0x5)
  75. #define PRCM_MBOX_HEADER_ACK_MB0 (_PRCM_MBOX_HEADER + 0x8)
  76. /* Req Mailboxes */
  77. #define PRCM_REQ_MB0 0xFDC /* 12 bytes */
  78. #define PRCM_REQ_MB1 0xFD0 /* 12 bytes */
  79. #define PRCM_REQ_MB2 0xFC0 /* 16 bytes */
  80. #define PRCM_REQ_MB3 0xE4C /* 372 bytes */
  81. #define PRCM_REQ_MB4 0xE48 /* 4 bytes */
  82. #define PRCM_REQ_MB5 0xE44 /* 4 bytes */
  83. /* Ack Mailboxes */
  84. #define PRCM_ACK_MB0 0xE08 /* 52 bytes */
  85. #define PRCM_ACK_MB1 0xE04 /* 4 bytes */
  86. #define PRCM_ACK_MB2 0xE00 /* 4 bytes */
  87. #define PRCM_ACK_MB3 0xDFC /* 4 bytes */
  88. #define PRCM_ACK_MB4 0xDF8 /* 4 bytes */
  89. #define PRCM_ACK_MB5 0xDF4 /* 4 bytes */
  90. /* Mailbox 0 headers */
  91. #define MB0H_POWER_STATE_TRANS 0
  92. #define MB0H_CONFIG_WAKEUPS_EXE 1
  93. #define MB0H_READ_WAKEUP_ACK 3
  94. #define MB0H_CONFIG_WAKEUPS_SLEEP 4
  95. #define MB0H_WAKEUP_EXE 2
  96. #define MB0H_WAKEUP_SLEEP 5
  97. /* Mailbox 0 REQs */
  98. #define PRCM_REQ_MB0_AP_POWER_STATE (PRCM_REQ_MB0 + 0x0)
  99. #define PRCM_REQ_MB0_AP_PLL_STATE (PRCM_REQ_MB0 + 0x1)
  100. #define PRCM_REQ_MB0_ULP_CLOCK_STATE (PRCM_REQ_MB0 + 0x2)
  101. #define PRCM_REQ_MB0_DO_NOT_WFI (PRCM_REQ_MB0 + 0x3)
  102. #define PRCM_REQ_MB0_WAKEUP_8500 (PRCM_REQ_MB0 + 0x4)
  103. #define PRCM_REQ_MB0_WAKEUP_4500 (PRCM_REQ_MB0 + 0x8)
  104. /* Mailbox 0 ACKs */
  105. #define PRCM_ACK_MB0_AP_PWRSTTR_STATUS (PRCM_ACK_MB0 + 0x0)
  106. #define PRCM_ACK_MB0_READ_POINTER (PRCM_ACK_MB0 + 0x1)
  107. #define PRCM_ACK_MB0_WAKEUP_0_8500 (PRCM_ACK_MB0 + 0x4)
  108. #define PRCM_ACK_MB0_WAKEUP_0_4500 (PRCM_ACK_MB0 + 0x8)
  109. #define PRCM_ACK_MB0_WAKEUP_1_8500 (PRCM_ACK_MB0 + 0x1C)
  110. #define PRCM_ACK_MB0_WAKEUP_1_4500 (PRCM_ACK_MB0 + 0x20)
  111. #define PRCM_ACK_MB0_EVENT_4500_NUMBERS 20
  112. /* Mailbox 1 headers */
  113. #define MB1H_ARM_APE_OPP 0x0
  114. #define MB1H_RESET_MODEM 0x2
  115. #define MB1H_REQUEST_APE_OPP_100_VOLT 0x3
  116. #define MB1H_RELEASE_APE_OPP_100_VOLT 0x4
  117. #define MB1H_RELEASE_USB_WAKEUP 0x5
  118. #define MB1H_PLL_ON_OFF 0x6
  119. /* Mailbox 1 Requests */
  120. #define PRCM_REQ_MB1_ARM_OPP (PRCM_REQ_MB1 + 0x0)
  121. #define PRCM_REQ_MB1_APE_OPP (PRCM_REQ_MB1 + 0x1)
  122. #define PRCM_REQ_MB1_PLL_ON_OFF (PRCM_REQ_MB1 + 0x4)
  123. #define PLL_SOC0_OFF 0x1
  124. #define PLL_SOC0_ON 0x2
  125. #define PLL_SOC1_OFF 0x4
  126. #define PLL_SOC1_ON 0x8
  127. /* Mailbox 1 ACKs */
  128. #define PRCM_ACK_MB1_CURRENT_ARM_OPP (PRCM_ACK_MB1 + 0x0)
  129. #define PRCM_ACK_MB1_CURRENT_APE_OPP (PRCM_ACK_MB1 + 0x1)
  130. #define PRCM_ACK_MB1_APE_VOLTAGE_STATUS (PRCM_ACK_MB1 + 0x2)
  131. #define PRCM_ACK_MB1_DVFS_STATUS (PRCM_ACK_MB1 + 0x3)
  132. /* Mailbox 2 headers */
  133. #define MB2H_DPS 0x0
  134. #define MB2H_AUTO_PWR 0x1
  135. /* Mailbox 2 REQs */
  136. #define PRCM_REQ_MB2_SVA_MMDSP (PRCM_REQ_MB2 + 0x0)
  137. #define PRCM_REQ_MB2_SVA_PIPE (PRCM_REQ_MB2 + 0x1)
  138. #define PRCM_REQ_MB2_SIA_MMDSP (PRCM_REQ_MB2 + 0x2)
  139. #define PRCM_REQ_MB2_SIA_PIPE (PRCM_REQ_MB2 + 0x3)
  140. #define PRCM_REQ_MB2_SGA (PRCM_REQ_MB2 + 0x4)
  141. #define PRCM_REQ_MB2_B2R2_MCDE (PRCM_REQ_MB2 + 0x5)
  142. #define PRCM_REQ_MB2_ESRAM12 (PRCM_REQ_MB2 + 0x6)
  143. #define PRCM_REQ_MB2_ESRAM34 (PRCM_REQ_MB2 + 0x7)
  144. #define PRCM_REQ_MB2_AUTO_PM_SLEEP (PRCM_REQ_MB2 + 0x8)
  145. #define PRCM_REQ_MB2_AUTO_PM_IDLE (PRCM_REQ_MB2 + 0xC)
  146. /* Mailbox 2 ACKs */
  147. #define PRCM_ACK_MB2_DPS_STATUS (PRCM_ACK_MB2 + 0x0)
  148. #define HWACC_PWR_ST_OK 0xFE
  149. /* Mailbox 3 headers */
  150. #define MB3H_ANC 0x0
  151. #define MB3H_SIDETONE 0x1
  152. #define MB3H_SYSCLK 0xE
  153. /* Mailbox 3 Requests */
  154. #define PRCM_REQ_MB3_ANC_FIR_COEFF (PRCM_REQ_MB3 + 0x0)
  155. #define PRCM_REQ_MB3_ANC_IIR_COEFF (PRCM_REQ_MB3 + 0x20)
  156. #define PRCM_REQ_MB3_ANC_SHIFTER (PRCM_REQ_MB3 + 0x60)
  157. #define PRCM_REQ_MB3_ANC_WARP (PRCM_REQ_MB3 + 0x64)
  158. #define PRCM_REQ_MB3_SIDETONE_FIR_GAIN (PRCM_REQ_MB3 + 0x68)
  159. #define PRCM_REQ_MB3_SIDETONE_FIR_COEFF (PRCM_REQ_MB3 + 0x6C)
  160. #define PRCM_REQ_MB3_SYSCLK_MGT (PRCM_REQ_MB3 + 0x16C)
  161. /* Mailbox 4 headers */
  162. #define MB4H_DDR_INIT 0x0
  163. #define MB4H_MEM_ST 0x1
  164. #define MB4H_HOTDOG 0x12
  165. #define MB4H_HOTMON 0x13
  166. #define MB4H_HOT_PERIOD 0x14
  167. #define MB4H_A9WDOG_CONF 0x16
  168. #define MB4H_A9WDOG_EN 0x17
  169. #define MB4H_A9WDOG_DIS 0x18
  170. #define MB4H_A9WDOG_LOAD 0x19
  171. #define MB4H_A9WDOG_KICK 0x20
  172. /* Mailbox 4 Requests */
  173. #define PRCM_REQ_MB4_DDR_ST_AP_SLEEP_IDLE (PRCM_REQ_MB4 + 0x0)
  174. #define PRCM_REQ_MB4_DDR_ST_AP_DEEP_IDLE (PRCM_REQ_MB4 + 0x1)
  175. #define PRCM_REQ_MB4_ESRAM0_ST (PRCM_REQ_MB4 + 0x3)
  176. #define PRCM_REQ_MB4_HOTDOG_THRESHOLD (PRCM_REQ_MB4 + 0x0)
  177. #define PRCM_REQ_MB4_HOTMON_LOW (PRCM_REQ_MB4 + 0x0)
  178. #define PRCM_REQ_MB4_HOTMON_HIGH (PRCM_REQ_MB4 + 0x1)
  179. #define PRCM_REQ_MB4_HOTMON_CONFIG (PRCM_REQ_MB4 + 0x2)
  180. #define PRCM_REQ_MB4_HOT_PERIOD (PRCM_REQ_MB4 + 0x0)
  181. #define HOTMON_CONFIG_LOW BIT(0)
  182. #define HOTMON_CONFIG_HIGH BIT(1)
  183. #define PRCM_REQ_MB4_A9WDOG_0 (PRCM_REQ_MB4 + 0x0)
  184. #define PRCM_REQ_MB4_A9WDOG_1 (PRCM_REQ_MB4 + 0x1)
  185. #define PRCM_REQ_MB4_A9WDOG_2 (PRCM_REQ_MB4 + 0x2)
  186. #define PRCM_REQ_MB4_A9WDOG_3 (PRCM_REQ_MB4 + 0x3)
  187. #define A9WDOG_AUTO_OFF_EN BIT(7)
  188. #define A9WDOG_AUTO_OFF_DIS 0
  189. #define A9WDOG_ID_MASK 0xf
  190. /* Mailbox 5 Requests */
  191. #define PRCM_REQ_MB5_I2C_SLAVE_OP (PRCM_REQ_MB5 + 0x0)
  192. #define PRCM_REQ_MB5_I2C_HW_BITS (PRCM_REQ_MB5 + 0x1)
  193. #define PRCM_REQ_MB5_I2C_REG (PRCM_REQ_MB5 + 0x2)
  194. #define PRCM_REQ_MB5_I2C_VAL (PRCM_REQ_MB5 + 0x3)
  195. #define PRCMU_I2C_WRITE(slave) \
  196. (((slave) << 1) | (cpu_is_u8500v2() ? BIT(6) : 0))
  197. #define PRCMU_I2C_READ(slave) \
  198. (((slave) << 1) | BIT(0) | (cpu_is_u8500v2() ? BIT(6) : 0))
  199. #define PRCMU_I2C_STOP_EN BIT(3)
  200. /* Mailbox 5 ACKs */
  201. #define PRCM_ACK_MB5_I2C_STATUS (PRCM_ACK_MB5 + 0x1)
  202. #define PRCM_ACK_MB5_I2C_VAL (PRCM_ACK_MB5 + 0x3)
  203. #define I2C_WR_OK 0x1
  204. #define I2C_RD_OK 0x2
  205. #define NUM_MB 8
  206. #define MBOX_BIT BIT
  207. #define ALL_MBOX_BITS (MBOX_BIT(NUM_MB) - 1)
  208. /*
  209. * Wakeups/IRQs
  210. */
  211. #define WAKEUP_BIT_RTC BIT(0)
  212. #define WAKEUP_BIT_RTT0 BIT(1)
  213. #define WAKEUP_BIT_RTT1 BIT(2)
  214. #define WAKEUP_BIT_HSI0 BIT(3)
  215. #define WAKEUP_BIT_HSI1 BIT(4)
  216. #define WAKEUP_BIT_CA_WAKE BIT(5)
  217. #define WAKEUP_BIT_USB BIT(6)
  218. #define WAKEUP_BIT_ABB BIT(7)
  219. #define WAKEUP_BIT_ABB_FIFO BIT(8)
  220. #define WAKEUP_BIT_SYSCLK_OK BIT(9)
  221. #define WAKEUP_BIT_CA_SLEEP BIT(10)
  222. #define WAKEUP_BIT_AC_WAKE_ACK BIT(11)
  223. #define WAKEUP_BIT_SIDE_TONE_OK BIT(12)
  224. #define WAKEUP_BIT_ANC_OK BIT(13)
  225. #define WAKEUP_BIT_SW_ERROR BIT(14)
  226. #define WAKEUP_BIT_AC_SLEEP_ACK BIT(15)
  227. #define WAKEUP_BIT_ARM BIT(17)
  228. #define WAKEUP_BIT_HOTMON_LOW BIT(18)
  229. #define WAKEUP_BIT_HOTMON_HIGH BIT(19)
  230. #define WAKEUP_BIT_MODEM_SW_RESET_REQ BIT(20)
  231. #define WAKEUP_BIT_GPIO0 BIT(23)
  232. #define WAKEUP_BIT_GPIO1 BIT(24)
  233. #define WAKEUP_BIT_GPIO2 BIT(25)
  234. #define WAKEUP_BIT_GPIO3 BIT(26)
  235. #define WAKEUP_BIT_GPIO4 BIT(27)
  236. #define WAKEUP_BIT_GPIO5 BIT(28)
  237. #define WAKEUP_BIT_GPIO6 BIT(29)
  238. #define WAKEUP_BIT_GPIO7 BIT(30)
  239. #define WAKEUP_BIT_GPIO8 BIT(31)
  240. static struct {
  241. bool valid;
  242. struct prcmu_fw_version version;
  243. } fw_info;
  244. /*
  245. * This vector maps irq numbers to the bits in the bit field used in
  246. * communication with the PRCMU firmware.
  247. *
  248. * The reason for having this is to keep the irq numbers contiguous even though
  249. * the bits in the bit field are not. (The bits also have a tendency to move
  250. * around, to further complicate matters.)
  251. */
  252. #define IRQ_INDEX(_name) ((IRQ_PRCMU_##_name) - IRQ_PRCMU_BASE)
  253. #define IRQ_ENTRY(_name)[IRQ_INDEX(_name)] = (WAKEUP_BIT_##_name)
  254. static u32 prcmu_irq_bit[NUM_PRCMU_WAKEUPS] = {
  255. IRQ_ENTRY(RTC),
  256. IRQ_ENTRY(RTT0),
  257. IRQ_ENTRY(RTT1),
  258. IRQ_ENTRY(HSI0),
  259. IRQ_ENTRY(HSI1),
  260. IRQ_ENTRY(CA_WAKE),
  261. IRQ_ENTRY(USB),
  262. IRQ_ENTRY(ABB),
  263. IRQ_ENTRY(ABB_FIFO),
  264. IRQ_ENTRY(CA_SLEEP),
  265. IRQ_ENTRY(ARM),
  266. IRQ_ENTRY(HOTMON_LOW),
  267. IRQ_ENTRY(HOTMON_HIGH),
  268. IRQ_ENTRY(MODEM_SW_RESET_REQ),
  269. IRQ_ENTRY(GPIO0),
  270. IRQ_ENTRY(GPIO1),
  271. IRQ_ENTRY(GPIO2),
  272. IRQ_ENTRY(GPIO3),
  273. IRQ_ENTRY(GPIO4),
  274. IRQ_ENTRY(GPIO5),
  275. IRQ_ENTRY(GPIO6),
  276. IRQ_ENTRY(GPIO7),
  277. IRQ_ENTRY(GPIO8)
  278. };
  279. #define VALID_WAKEUPS (BIT(NUM_PRCMU_WAKEUP_INDICES) - 1)
  280. #define WAKEUP_ENTRY(_name)[PRCMU_WAKEUP_INDEX_##_name] = (WAKEUP_BIT_##_name)
  281. static u32 prcmu_wakeup_bit[NUM_PRCMU_WAKEUP_INDICES] = {
  282. WAKEUP_ENTRY(RTC),
  283. WAKEUP_ENTRY(RTT0),
  284. WAKEUP_ENTRY(RTT1),
  285. WAKEUP_ENTRY(HSI0),
  286. WAKEUP_ENTRY(HSI1),
  287. WAKEUP_ENTRY(USB),
  288. WAKEUP_ENTRY(ABB),
  289. WAKEUP_ENTRY(ABB_FIFO),
  290. WAKEUP_ENTRY(ARM)
  291. };
  292. /*
  293. * mb0_transfer - state needed for mailbox 0 communication.
  294. * @lock: The transaction lock.
  295. * @dbb_events_lock: A lock used to handle concurrent access to (parts of)
  296. * the request data.
  297. * @mask_work: Work structure used for (un)masking wakeup interrupts.
  298. * @req: Request data that need to persist between requests.
  299. */
  300. static struct {
  301. spinlock_t lock;
  302. spinlock_t dbb_irqs_lock;
  303. struct work_struct mask_work;
  304. struct mutex ac_wake_lock;
  305. struct completion ac_wake_work;
  306. struct {
  307. u32 dbb_irqs;
  308. u32 dbb_wakeups;
  309. u32 abb_events;
  310. } req;
  311. } mb0_transfer;
  312. /*
  313. * mb1_transfer - state needed for mailbox 1 communication.
  314. * @lock: The transaction lock.
  315. * @work: The transaction completion structure.
  316. * @ape_opp: The current APE OPP.
  317. * @ack: Reply ("acknowledge") data.
  318. */
  319. static struct {
  320. struct mutex lock;
  321. struct completion work;
  322. u8 ape_opp;
  323. struct {
  324. u8 header;
  325. u8 arm_opp;
  326. u8 ape_opp;
  327. u8 ape_voltage_status;
  328. } ack;
  329. } mb1_transfer;
  330. /*
  331. * mb2_transfer - state needed for mailbox 2 communication.
  332. * @lock: The transaction lock.
  333. * @work: The transaction completion structure.
  334. * @auto_pm_lock: The autonomous power management configuration lock.
  335. * @auto_pm_enabled: A flag indicating whether autonomous PM is enabled.
  336. * @req: Request data that need to persist between requests.
  337. * @ack: Reply ("acknowledge") data.
  338. */
  339. static struct {
  340. struct mutex lock;
  341. struct completion work;
  342. spinlock_t auto_pm_lock;
  343. bool auto_pm_enabled;
  344. struct {
  345. u8 status;
  346. } ack;
  347. } mb2_transfer;
  348. /*
  349. * mb3_transfer - state needed for mailbox 3 communication.
  350. * @lock: The request lock.
  351. * @sysclk_lock: A lock used to handle concurrent sysclk requests.
  352. * @sysclk_work: Work structure used for sysclk requests.
  353. */
  354. static struct {
  355. spinlock_t lock;
  356. struct mutex sysclk_lock;
  357. struct completion sysclk_work;
  358. } mb3_transfer;
  359. /*
  360. * mb4_transfer - state needed for mailbox 4 communication.
  361. * @lock: The transaction lock.
  362. * @work: The transaction completion structure.
  363. */
  364. static struct {
  365. struct mutex lock;
  366. struct completion work;
  367. } mb4_transfer;
  368. /*
  369. * mb5_transfer - state needed for mailbox 5 communication.
  370. * @lock: The transaction lock.
  371. * @work: The transaction completion structure.
  372. * @ack: Reply ("acknowledge") data.
  373. */
  374. static struct {
  375. struct mutex lock;
  376. struct completion work;
  377. struct {
  378. u8 status;
  379. u8 value;
  380. } ack;
  381. } mb5_transfer;
  382. static atomic_t ac_wake_req_state = ATOMIC_INIT(0);
  383. /* Functions definition */
  384. static void compute_armss_rate(void);
  385. /* Spinlocks */
  386. static DEFINE_SPINLOCK(prcmu_lock);
  387. static DEFINE_SPINLOCK(clkout_lock);
  388. /* Global var to runtime determine TCDM base for v2 or v1 */
  389. static __iomem void *tcdm_base;
  390. struct clk_mgt {
  391. void __iomem *reg;
  392. u32 pllsw;
  393. int branch;
  394. bool clk38div;
  395. };
  396. enum {
  397. PLL_RAW,
  398. PLL_FIX,
  399. PLL_DIV
  400. };
  401. static DEFINE_SPINLOCK(clk_mgt_lock);
  402. #define CLK_MGT_ENTRY(_name, _branch, _clk38div)[PRCMU_##_name] = \
  403. { (PRCM_##_name##_MGT), 0 , _branch, _clk38div}
  404. struct clk_mgt clk_mgt[PRCMU_NUM_REG_CLOCKS] = {
  405. CLK_MGT_ENTRY(SGACLK, PLL_DIV, false),
  406. CLK_MGT_ENTRY(UARTCLK, PLL_FIX, true),
  407. CLK_MGT_ENTRY(MSP02CLK, PLL_FIX, true),
  408. CLK_MGT_ENTRY(MSP1CLK, PLL_FIX, true),
  409. CLK_MGT_ENTRY(I2CCLK, PLL_FIX, true),
  410. CLK_MGT_ENTRY(SDMMCCLK, PLL_DIV, true),
  411. CLK_MGT_ENTRY(SLIMCLK, PLL_FIX, true),
  412. CLK_MGT_ENTRY(PER1CLK, PLL_DIV, true),
  413. CLK_MGT_ENTRY(PER2CLK, PLL_DIV, true),
  414. CLK_MGT_ENTRY(PER3CLK, PLL_DIV, true),
  415. CLK_MGT_ENTRY(PER5CLK, PLL_DIV, true),
  416. CLK_MGT_ENTRY(PER6CLK, PLL_DIV, true),
  417. CLK_MGT_ENTRY(PER7CLK, PLL_DIV, true),
  418. CLK_MGT_ENTRY(LCDCLK, PLL_FIX, true),
  419. CLK_MGT_ENTRY(BMLCLK, PLL_DIV, true),
  420. CLK_MGT_ENTRY(HSITXCLK, PLL_DIV, true),
  421. CLK_MGT_ENTRY(HSIRXCLK, PLL_DIV, true),
  422. CLK_MGT_ENTRY(HDMICLK, PLL_FIX, false),
  423. CLK_MGT_ENTRY(APEATCLK, PLL_DIV, true),
  424. CLK_MGT_ENTRY(APETRACECLK, PLL_DIV, true),
  425. CLK_MGT_ENTRY(MCDECLK, PLL_DIV, true),
  426. CLK_MGT_ENTRY(IPI2CCLK, PLL_FIX, true),
  427. CLK_MGT_ENTRY(DSIALTCLK, PLL_FIX, false),
  428. CLK_MGT_ENTRY(DMACLK, PLL_DIV, true),
  429. CLK_MGT_ENTRY(B2R2CLK, PLL_DIV, true),
  430. CLK_MGT_ENTRY(TVCLK, PLL_FIX, true),
  431. CLK_MGT_ENTRY(SSPCLK, PLL_FIX, true),
  432. CLK_MGT_ENTRY(RNGCLK, PLL_FIX, true),
  433. CLK_MGT_ENTRY(UICCCLK, PLL_FIX, false),
  434. };
  435. struct dsiclk {
  436. u32 divsel_mask;
  437. u32 divsel_shift;
  438. u32 divsel;
  439. };
  440. static struct dsiclk dsiclk[2] = {
  441. {
  442. .divsel_mask = PRCM_DSI_PLLOUT_SEL_DSI0_PLLOUT_DIVSEL_MASK,
  443. .divsel_shift = PRCM_DSI_PLLOUT_SEL_DSI0_PLLOUT_DIVSEL_SHIFT,
  444. .divsel = PRCM_DSI_PLLOUT_SEL_PHI,
  445. },
  446. {
  447. .divsel_mask = PRCM_DSI_PLLOUT_SEL_DSI1_PLLOUT_DIVSEL_MASK,
  448. .divsel_shift = PRCM_DSI_PLLOUT_SEL_DSI1_PLLOUT_DIVSEL_SHIFT,
  449. .divsel = PRCM_DSI_PLLOUT_SEL_PHI,
  450. }
  451. };
  452. struct dsiescclk {
  453. u32 en;
  454. u32 div_mask;
  455. u32 div_shift;
  456. };
  457. static struct dsiescclk dsiescclk[3] = {
  458. {
  459. .en = PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_EN,
  460. .div_mask = PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_DIV_MASK,
  461. .div_shift = PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_DIV_SHIFT,
  462. },
  463. {
  464. .en = PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_EN,
  465. .div_mask = PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_DIV_MASK,
  466. .div_shift = PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_DIV_SHIFT,
  467. },
  468. {
  469. .en = PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_EN,
  470. .div_mask = PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_DIV_MASK,
  471. .div_shift = PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_DIV_SHIFT,
  472. }
  473. };
  474. /*
  475. * Used by MCDE to setup all necessary PRCMU registers
  476. */
  477. #define PRCMU_RESET_DSIPLL 0x00004000
  478. #define PRCMU_UNCLAMP_DSIPLL 0x00400800
  479. #define PRCMU_CLK_PLL_DIV_SHIFT 0
  480. #define PRCMU_CLK_PLL_SW_SHIFT 5
  481. #define PRCMU_CLK_38 (1 << 9)
  482. #define PRCMU_CLK_38_SRC (1 << 10)
  483. #define PRCMU_CLK_38_DIV (1 << 11)
  484. /* PLLDIV=12, PLLSW=4 (PLLDDR) */
  485. #define PRCMU_DSI_CLOCK_SETTING 0x0000008C
  486. /* DPI 50000000 Hz */
  487. #define PRCMU_DPI_CLOCK_SETTING ((1 << PRCMU_CLK_PLL_SW_SHIFT) | \
  488. (16 << PRCMU_CLK_PLL_DIV_SHIFT))
  489. #define PRCMU_DSI_LP_CLOCK_SETTING 0x00000E00
  490. /* D=101, N=1, R=4, SELDIV2=0 */
  491. #define PRCMU_PLLDSI_FREQ_SETTING 0x00040165
  492. #define PRCMU_ENABLE_PLLDSI 0x00000001
  493. #define PRCMU_DISABLE_PLLDSI 0x00000000
  494. #define PRCMU_RELEASE_RESET_DSS 0x0000400C
  495. #define PRCMU_DSI_PLLOUT_SEL_SETTING 0x00000202
  496. /* ESC clk, div0=1, div1=1, div2=3 */
  497. #define PRCMU_ENABLE_ESCAPE_CLOCK_DIV 0x07030101
  498. #define PRCMU_DISABLE_ESCAPE_CLOCK_DIV 0x00030101
  499. #define PRCMU_DSI_RESET_SW 0x00000007
  500. #define PRCMU_PLLDSI_LOCKP_LOCKED 0x3
  501. int db8500_prcmu_enable_dsipll(void)
  502. {
  503. int i;
  504. /* Clear DSIPLL_RESETN */
  505. writel(PRCMU_RESET_DSIPLL, PRCM_APE_RESETN_CLR);
  506. /* Unclamp DSIPLL in/out */
  507. writel(PRCMU_UNCLAMP_DSIPLL, PRCM_MMIP_LS_CLAMP_CLR);
  508. /* Set DSI PLL FREQ */
  509. writel(PRCMU_PLLDSI_FREQ_SETTING, PRCM_PLLDSI_FREQ);
  510. writel(PRCMU_DSI_PLLOUT_SEL_SETTING, PRCM_DSI_PLLOUT_SEL);
  511. /* Enable Escape clocks */
  512. writel(PRCMU_ENABLE_ESCAPE_CLOCK_DIV, PRCM_DSITVCLK_DIV);
  513. /* Start DSI PLL */
  514. writel(PRCMU_ENABLE_PLLDSI, PRCM_PLLDSI_ENABLE);
  515. /* Reset DSI PLL */
  516. writel(PRCMU_DSI_RESET_SW, PRCM_DSI_SW_RESET);
  517. for (i = 0; i < 10; i++) {
  518. if ((readl(PRCM_PLLDSI_LOCKP) & PRCMU_PLLDSI_LOCKP_LOCKED)
  519. == PRCMU_PLLDSI_LOCKP_LOCKED)
  520. break;
  521. udelay(100);
  522. }
  523. /* Set DSIPLL_RESETN */
  524. writel(PRCMU_RESET_DSIPLL, PRCM_APE_RESETN_SET);
  525. return 0;
  526. }
  527. int db8500_prcmu_disable_dsipll(void)
  528. {
  529. /* Disable dsi pll */
  530. writel(PRCMU_DISABLE_PLLDSI, PRCM_PLLDSI_ENABLE);
  531. /* Disable escapeclock */
  532. writel(PRCMU_DISABLE_ESCAPE_CLOCK_DIV, PRCM_DSITVCLK_DIV);
  533. return 0;
  534. }
  535. int db8500_prcmu_set_display_clocks(void)
  536. {
  537. unsigned long flags;
  538. spin_lock_irqsave(&clk_mgt_lock, flags);
  539. /* Grab the HW semaphore. */
  540. while ((readl(PRCM_SEM) & PRCM_SEM_PRCM_SEM) != 0)
  541. cpu_relax();
  542. writel(PRCMU_DSI_CLOCK_SETTING, PRCM_HDMICLK_MGT);
  543. writel(PRCMU_DSI_LP_CLOCK_SETTING, PRCM_TVCLK_MGT);
  544. writel(PRCMU_DPI_CLOCK_SETTING, PRCM_LCDCLK_MGT);
  545. /* Release the HW semaphore. */
  546. writel(0, PRCM_SEM);
  547. spin_unlock_irqrestore(&clk_mgt_lock, flags);
  548. return 0;
  549. }
  550. u32 db8500_prcmu_read(unsigned int reg)
  551. {
  552. return readl(_PRCMU_BASE + reg);
  553. }
  554. void db8500_prcmu_write(unsigned int reg, u32 value)
  555. {
  556. unsigned long flags;
  557. spin_lock_irqsave(&prcmu_lock, flags);
  558. writel(value, (_PRCMU_BASE + reg));
  559. spin_unlock_irqrestore(&prcmu_lock, flags);
  560. }
  561. void db8500_prcmu_write_masked(unsigned int reg, u32 mask, u32 value)
  562. {
  563. u32 val;
  564. unsigned long flags;
  565. spin_lock_irqsave(&prcmu_lock, flags);
  566. val = readl(_PRCMU_BASE + reg);
  567. val = ((val & ~mask) | (value & mask));
  568. writel(val, (_PRCMU_BASE + reg));
  569. spin_unlock_irqrestore(&prcmu_lock, flags);
  570. }
  571. struct prcmu_fw_version *prcmu_get_fw_version(void)
  572. {
  573. return fw_info.valid ? &fw_info.version : NULL;
  574. }
  575. bool prcmu_has_arm_maxopp(void)
  576. {
  577. return (readb(tcdm_base + PRCM_AVS_VARM_MAX_OPP) &
  578. PRCM_AVS_ISMODEENABLE_MASK) == PRCM_AVS_ISMODEENABLE_MASK;
  579. }
  580. /**
  581. * prcmu_get_boot_status - PRCMU boot status checking
  582. * Returns: the current PRCMU boot status
  583. */
  584. int prcmu_get_boot_status(void)
  585. {
  586. return readb(tcdm_base + PRCM_BOOT_STATUS);
  587. }
  588. /**
  589. * prcmu_set_rc_a2p - This function is used to run few power state sequences
  590. * @val: Value to be set, i.e. transition requested
  591. * Returns: 0 on success, -EINVAL on invalid argument
  592. *
  593. * This function is used to run the following power state sequences -
  594. * any state to ApReset, ApDeepSleep to ApExecute, ApExecute to ApDeepSleep
  595. */
  596. int prcmu_set_rc_a2p(enum romcode_write val)
  597. {
  598. if (val < RDY_2_DS || val > RDY_2_XP70_RST)
  599. return -EINVAL;
  600. writeb(val, (tcdm_base + PRCM_ROMCODE_A2P));
  601. return 0;
  602. }
  603. /**
  604. * prcmu_get_rc_p2a - This function is used to get power state sequences
  605. * Returns: the power transition that has last happened
  606. *
  607. * This function can return the following transitions-
  608. * any state to ApReset, ApDeepSleep to ApExecute, ApExecute to ApDeepSleep
  609. */
  610. enum romcode_read prcmu_get_rc_p2a(void)
  611. {
  612. return readb(tcdm_base + PRCM_ROMCODE_P2A);
  613. }
  614. /**
  615. * prcmu_get_current_mode - Return the current XP70 power mode
  616. * Returns: Returns the current AP(ARM) power mode: init,
  617. * apBoot, apExecute, apDeepSleep, apSleep, apIdle, apReset
  618. */
  619. enum ap_pwrst prcmu_get_xp70_current_state(void)
  620. {
  621. return readb(tcdm_base + PRCM_XP70_CUR_PWR_STATE);
  622. }
  623. /**
  624. * prcmu_config_clkout - Configure one of the programmable clock outputs.
  625. * @clkout: The CLKOUT number (0 or 1).
  626. * @source: The clock to be used (one of the PRCMU_CLKSRC_*).
  627. * @div: The divider to be applied.
  628. *
  629. * Configures one of the programmable clock outputs (CLKOUTs).
  630. * @div should be in the range [1,63] to request a configuration, or 0 to
  631. * inform that the configuration is no longer requested.
  632. */
  633. int prcmu_config_clkout(u8 clkout, u8 source, u8 div)
  634. {
  635. static int requests[2];
  636. int r = 0;
  637. unsigned long flags;
  638. u32 val;
  639. u32 bits;
  640. u32 mask;
  641. u32 div_mask;
  642. BUG_ON(clkout > 1);
  643. BUG_ON(div > 63);
  644. BUG_ON((clkout == 0) && (source > PRCMU_CLKSRC_CLK009));
  645. if (!div && !requests[clkout])
  646. return -EINVAL;
  647. switch (clkout) {
  648. case 0:
  649. div_mask = PRCM_CLKOCR_CLKODIV0_MASK;
  650. mask = (PRCM_CLKOCR_CLKODIV0_MASK | PRCM_CLKOCR_CLKOSEL0_MASK);
  651. bits = ((source << PRCM_CLKOCR_CLKOSEL0_SHIFT) |
  652. (div << PRCM_CLKOCR_CLKODIV0_SHIFT));
  653. break;
  654. case 1:
  655. div_mask = PRCM_CLKOCR_CLKODIV1_MASK;
  656. mask = (PRCM_CLKOCR_CLKODIV1_MASK | PRCM_CLKOCR_CLKOSEL1_MASK |
  657. PRCM_CLKOCR_CLK1TYPE);
  658. bits = ((source << PRCM_CLKOCR_CLKOSEL1_SHIFT) |
  659. (div << PRCM_CLKOCR_CLKODIV1_SHIFT));
  660. break;
  661. }
  662. bits &= mask;
  663. spin_lock_irqsave(&clkout_lock, flags);
  664. val = readl(PRCM_CLKOCR);
  665. if (val & div_mask) {
  666. if (div) {
  667. if ((val & mask) != bits) {
  668. r = -EBUSY;
  669. goto unlock_and_return;
  670. }
  671. } else {
  672. if ((val & mask & ~div_mask) != bits) {
  673. r = -EINVAL;
  674. goto unlock_and_return;
  675. }
  676. }
  677. }
  678. writel((bits | (val & ~mask)), PRCM_CLKOCR);
  679. requests[clkout] += (div ? 1 : -1);
  680. unlock_and_return:
  681. spin_unlock_irqrestore(&clkout_lock, flags);
  682. return r;
  683. }
  684. int db8500_prcmu_set_power_state(u8 state, bool keep_ulp_clk, bool keep_ap_pll)
  685. {
  686. unsigned long flags;
  687. BUG_ON((state < PRCMU_AP_SLEEP) || (PRCMU_AP_DEEP_IDLE < state));
  688. spin_lock_irqsave(&mb0_transfer.lock, flags);
  689. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(0))
  690. cpu_relax();
  691. writeb(MB0H_POWER_STATE_TRANS, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB0));
  692. writeb(state, (tcdm_base + PRCM_REQ_MB0_AP_POWER_STATE));
  693. writeb((keep_ap_pll ? 1 : 0), (tcdm_base + PRCM_REQ_MB0_AP_PLL_STATE));
  694. writeb((keep_ulp_clk ? 1 : 0),
  695. (tcdm_base + PRCM_REQ_MB0_ULP_CLOCK_STATE));
  696. writeb(0, (tcdm_base + PRCM_REQ_MB0_DO_NOT_WFI));
  697. writel(MBOX_BIT(0), PRCM_MBOX_CPU_SET);
  698. spin_unlock_irqrestore(&mb0_transfer.lock, flags);
  699. return 0;
  700. }
  701. u8 db8500_prcmu_get_power_state_result(void)
  702. {
  703. return readb(tcdm_base + PRCM_ACK_MB0_AP_PWRSTTR_STATUS);
  704. }
  705. /* This function decouple the gic from the prcmu */
  706. int db8500_prcmu_gic_decouple(void)
  707. {
  708. u32 val = readl(PRCM_A9_MASK_REQ);
  709. /* Set bit 0 register value to 1 */
  710. writel(val | PRCM_A9_MASK_REQ_PRCM_A9_MASK_REQ,
  711. PRCM_A9_MASK_REQ);
  712. /* Make sure the register is updated */
  713. readl(PRCM_A9_MASK_REQ);
  714. /* Wait a few cycles for the gic mask completion */
  715. udelay(1);
  716. return 0;
  717. }
  718. /* This function recouple the gic with the prcmu */
  719. int db8500_prcmu_gic_recouple(void)
  720. {
  721. u32 val = readl(PRCM_A9_MASK_REQ);
  722. /* Set bit 0 register value to 0 */
  723. writel(val & ~PRCM_A9_MASK_REQ_PRCM_A9_MASK_REQ, PRCM_A9_MASK_REQ);
  724. return 0;
  725. }
  726. #define PRCMU_GIC_NUMBER_REGS 5
  727. /*
  728. * This function checks if there are pending irq on the gic. It only
  729. * makes sense if the gic has been decoupled before with the
  730. * db8500_prcmu_gic_decouple function. Disabling an interrupt only
  731. * disables the forwarding of the interrupt to any CPU interface. It
  732. * does not prevent the interrupt from changing state, for example
  733. * becoming pending, or active and pending if it is already
  734. * active. Hence, we have to check the interrupt is pending *and* is
  735. * active.
  736. */
  737. bool db8500_prcmu_gic_pending_irq(void)
  738. {
  739. u32 pr; /* Pending register */
  740. u32 er; /* Enable register */
  741. void __iomem *dist_base = __io_address(U8500_GIC_DIST_BASE);
  742. int i;
  743. /* 5 registers. STI & PPI not skipped */
  744. for (i = 0; i < PRCMU_GIC_NUMBER_REGS; i++) {
  745. pr = readl_relaxed(dist_base + GIC_DIST_PENDING_SET + i * 4);
  746. er = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
  747. if (pr & er)
  748. return true; /* There is a pending interrupt */
  749. }
  750. return false;
  751. }
  752. /*
  753. * This function checks if there are pending interrupt on the
  754. * prcmu which has been delegated to monitor the irqs with the
  755. * db8500_prcmu_copy_gic_settings function.
  756. */
  757. bool db8500_prcmu_pending_irq(void)
  758. {
  759. u32 it, im;
  760. int i;
  761. for (i = 0; i < PRCMU_GIC_NUMBER_REGS - 1; i++) {
  762. it = readl(PRCM_ARMITVAL31TO0 + i * 4);
  763. im = readl(PRCM_ARMITMSK31TO0 + i * 4);
  764. if (it & im)
  765. return true; /* There is a pending interrupt */
  766. }
  767. return false;
  768. }
  769. /*
  770. * This function checks if the specified cpu is in in WFI. It's usage
  771. * makes sense only if the gic is decoupled with the db8500_prcmu_gic_decouple
  772. * function. Of course passing smp_processor_id() to this function will
  773. * always return false...
  774. */
  775. bool db8500_prcmu_is_cpu_in_wfi(int cpu)
  776. {
  777. return readl(PRCM_ARM_WFI_STANDBY) & cpu ? PRCM_ARM_WFI_STANDBY_WFI1 :
  778. PRCM_ARM_WFI_STANDBY_WFI0;
  779. }
  780. /*
  781. * This function copies the gic SPI settings to the prcmu in order to
  782. * monitor them and abort/finish the retention/off sequence or state.
  783. */
  784. int db8500_prcmu_copy_gic_settings(void)
  785. {
  786. u32 er; /* Enable register */
  787. void __iomem *dist_base = __io_address(U8500_GIC_DIST_BASE);
  788. int i;
  789. /* We skip the STI and PPI */
  790. for (i = 0; i < PRCMU_GIC_NUMBER_REGS - 1; i++) {
  791. er = readl_relaxed(dist_base +
  792. GIC_DIST_ENABLE_SET + (i + 1) * 4);
  793. writel(er, PRCM_ARMITMSK31TO0 + i * 4);
  794. }
  795. return 0;
  796. }
  797. /* This function should only be called while mb0_transfer.lock is held. */
  798. static void config_wakeups(void)
  799. {
  800. const u8 header[2] = {
  801. MB0H_CONFIG_WAKEUPS_EXE,
  802. MB0H_CONFIG_WAKEUPS_SLEEP
  803. };
  804. static u32 last_dbb_events;
  805. static u32 last_abb_events;
  806. u32 dbb_events;
  807. u32 abb_events;
  808. unsigned int i;
  809. dbb_events = mb0_transfer.req.dbb_irqs | mb0_transfer.req.dbb_wakeups;
  810. dbb_events |= (WAKEUP_BIT_AC_WAKE_ACK | WAKEUP_BIT_AC_SLEEP_ACK);
  811. abb_events = mb0_transfer.req.abb_events;
  812. if ((dbb_events == last_dbb_events) && (abb_events == last_abb_events))
  813. return;
  814. for (i = 0; i < 2; i++) {
  815. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(0))
  816. cpu_relax();
  817. writel(dbb_events, (tcdm_base + PRCM_REQ_MB0_WAKEUP_8500));
  818. writel(abb_events, (tcdm_base + PRCM_REQ_MB0_WAKEUP_4500));
  819. writeb(header[i], (tcdm_base + PRCM_MBOX_HEADER_REQ_MB0));
  820. writel(MBOX_BIT(0), PRCM_MBOX_CPU_SET);
  821. }
  822. last_dbb_events = dbb_events;
  823. last_abb_events = abb_events;
  824. }
  825. void db8500_prcmu_enable_wakeups(u32 wakeups)
  826. {
  827. unsigned long flags;
  828. u32 bits;
  829. int i;
  830. BUG_ON(wakeups != (wakeups & VALID_WAKEUPS));
  831. for (i = 0, bits = 0; i < NUM_PRCMU_WAKEUP_INDICES; i++) {
  832. if (wakeups & BIT(i))
  833. bits |= prcmu_wakeup_bit[i];
  834. }
  835. spin_lock_irqsave(&mb0_transfer.lock, flags);
  836. mb0_transfer.req.dbb_wakeups = bits;
  837. config_wakeups();
  838. spin_unlock_irqrestore(&mb0_transfer.lock, flags);
  839. }
  840. void db8500_prcmu_config_abb_event_readout(u32 abb_events)
  841. {
  842. unsigned long flags;
  843. spin_lock_irqsave(&mb0_transfer.lock, flags);
  844. mb0_transfer.req.abb_events = abb_events;
  845. config_wakeups();
  846. spin_unlock_irqrestore(&mb0_transfer.lock, flags);
  847. }
  848. void db8500_prcmu_get_abb_event_buffer(void __iomem **buf)
  849. {
  850. if (readb(tcdm_base + PRCM_ACK_MB0_READ_POINTER) & 1)
  851. *buf = (tcdm_base + PRCM_ACK_MB0_WAKEUP_1_4500);
  852. else
  853. *buf = (tcdm_base + PRCM_ACK_MB0_WAKEUP_0_4500);
  854. }
  855. /**
  856. * db8500_prcmu_set_arm_opp - set the appropriate ARM OPP
  857. * @opp: The new ARM operating point to which transition is to be made
  858. * Returns: 0 on success, non-zero on failure
  859. *
  860. * This function sets the the operating point of the ARM.
  861. */
  862. int db8500_prcmu_set_arm_opp(u8 opp)
  863. {
  864. int r;
  865. if (opp < ARM_NO_CHANGE || opp > ARM_EXTCLK)
  866. return -EINVAL;
  867. r = 0;
  868. mutex_lock(&mb1_transfer.lock);
  869. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1))
  870. cpu_relax();
  871. writeb(MB1H_ARM_APE_OPP, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1));
  872. writeb(opp, (tcdm_base + PRCM_REQ_MB1_ARM_OPP));
  873. writeb(APE_NO_CHANGE, (tcdm_base + PRCM_REQ_MB1_APE_OPP));
  874. writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET);
  875. wait_for_completion(&mb1_transfer.work);
  876. if ((mb1_transfer.ack.header != MB1H_ARM_APE_OPP) ||
  877. (mb1_transfer.ack.arm_opp != opp))
  878. r = -EIO;
  879. compute_armss_rate();
  880. mutex_unlock(&mb1_transfer.lock);
  881. return r;
  882. }
  883. /**
  884. * db8500_prcmu_get_arm_opp - get the current ARM OPP
  885. *
  886. * Returns: the current ARM OPP
  887. */
  888. int db8500_prcmu_get_arm_opp(void)
  889. {
  890. return readb(tcdm_base + PRCM_ACK_MB1_CURRENT_ARM_OPP);
  891. }
  892. /**
  893. * db8500_prcmu_get_ddr_opp - get the current DDR OPP
  894. *
  895. * Returns: the current DDR OPP
  896. */
  897. int db8500_prcmu_get_ddr_opp(void)
  898. {
  899. return readb(PRCM_DDR_SUBSYS_APE_MINBW);
  900. }
  901. /**
  902. * db8500_set_ddr_opp - set the appropriate DDR OPP
  903. * @opp: The new DDR operating point to which transition is to be made
  904. * Returns: 0 on success, non-zero on failure
  905. *
  906. * This function sets the operating point of the DDR.
  907. */
  908. int db8500_prcmu_set_ddr_opp(u8 opp)
  909. {
  910. if (opp < DDR_100_OPP || opp > DDR_25_OPP)
  911. return -EINVAL;
  912. /* Changing the DDR OPP can hang the hardware pre-v21 */
  913. if (cpu_is_u8500v20_or_later() && !cpu_is_u8500v20())
  914. writeb(opp, PRCM_DDR_SUBSYS_APE_MINBW);
  915. return 0;
  916. }
  917. /* Divide the frequency of certain clocks by 2 for APE_50_PARTLY_25_OPP. */
  918. static void request_even_slower_clocks(bool enable)
  919. {
  920. void __iomem *clock_reg[] = {
  921. PRCM_ACLK_MGT,
  922. PRCM_DMACLK_MGT
  923. };
  924. unsigned long flags;
  925. unsigned int i;
  926. spin_lock_irqsave(&clk_mgt_lock, flags);
  927. /* Grab the HW semaphore. */
  928. while ((readl(PRCM_SEM) & PRCM_SEM_PRCM_SEM) != 0)
  929. cpu_relax();
  930. for (i = 0; i < ARRAY_SIZE(clock_reg); i++) {
  931. u32 val;
  932. u32 div;
  933. val = readl(clock_reg[i]);
  934. div = (val & PRCM_CLK_MGT_CLKPLLDIV_MASK);
  935. if (enable) {
  936. if ((div <= 1) || (div > 15)) {
  937. pr_err("prcmu: Bad clock divider %d in %s\n",
  938. div, __func__);
  939. goto unlock_and_return;
  940. }
  941. div <<= 1;
  942. } else {
  943. if (div <= 2)
  944. goto unlock_and_return;
  945. div >>= 1;
  946. }
  947. val = ((val & ~PRCM_CLK_MGT_CLKPLLDIV_MASK) |
  948. (div & PRCM_CLK_MGT_CLKPLLDIV_MASK));
  949. writel(val, clock_reg[i]);
  950. }
  951. unlock_and_return:
  952. /* Release the HW semaphore. */
  953. writel(0, PRCM_SEM);
  954. spin_unlock_irqrestore(&clk_mgt_lock, flags);
  955. }
  956. /**
  957. * db8500_set_ape_opp - set the appropriate APE OPP
  958. * @opp: The new APE operating point to which transition is to be made
  959. * Returns: 0 on success, non-zero on failure
  960. *
  961. * This function sets the operating point of the APE.
  962. */
  963. int db8500_prcmu_set_ape_opp(u8 opp)
  964. {
  965. int r = 0;
  966. if (opp == mb1_transfer.ape_opp)
  967. return 0;
  968. mutex_lock(&mb1_transfer.lock);
  969. if (mb1_transfer.ape_opp == APE_50_PARTLY_25_OPP)
  970. request_even_slower_clocks(false);
  971. if ((opp != APE_100_OPP) && (mb1_transfer.ape_opp != APE_100_OPP))
  972. goto skip_message;
  973. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1))
  974. cpu_relax();
  975. writeb(MB1H_ARM_APE_OPP, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1));
  976. writeb(ARM_NO_CHANGE, (tcdm_base + PRCM_REQ_MB1_ARM_OPP));
  977. writeb(((opp == APE_50_PARTLY_25_OPP) ? APE_50_OPP : opp),
  978. (tcdm_base + PRCM_REQ_MB1_APE_OPP));
  979. writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET);
  980. wait_for_completion(&mb1_transfer.work);
  981. if ((mb1_transfer.ack.header != MB1H_ARM_APE_OPP) ||
  982. (mb1_transfer.ack.ape_opp != opp))
  983. r = -EIO;
  984. skip_message:
  985. if ((!r && (opp == APE_50_PARTLY_25_OPP)) ||
  986. (r && (mb1_transfer.ape_opp == APE_50_PARTLY_25_OPP)))
  987. request_even_slower_clocks(true);
  988. if (!r)
  989. mb1_transfer.ape_opp = opp;
  990. mutex_unlock(&mb1_transfer.lock);
  991. return r;
  992. }
  993. /**
  994. * db8500_prcmu_get_ape_opp - get the current APE OPP
  995. *
  996. * Returns: the current APE OPP
  997. */
  998. int db8500_prcmu_get_ape_opp(void)
  999. {
  1000. return readb(tcdm_base + PRCM_ACK_MB1_CURRENT_APE_OPP);
  1001. }
  1002. /**
  1003. * prcmu_request_ape_opp_100_voltage - Request APE OPP 100% voltage
  1004. * @enable: true to request the higher voltage, false to drop a request.
  1005. *
  1006. * Calls to this function to enable and disable requests must be balanced.
  1007. */
  1008. int prcmu_request_ape_opp_100_voltage(bool enable)
  1009. {
  1010. int r = 0;
  1011. u8 header;
  1012. static unsigned int requests;
  1013. mutex_lock(&mb1_transfer.lock);
  1014. if (enable) {
  1015. if (0 != requests++)
  1016. goto unlock_and_return;
  1017. header = MB1H_REQUEST_APE_OPP_100_VOLT;
  1018. } else {
  1019. if (requests == 0) {
  1020. r = -EIO;
  1021. goto unlock_and_return;
  1022. } else if (1 != requests--) {
  1023. goto unlock_and_return;
  1024. }
  1025. header = MB1H_RELEASE_APE_OPP_100_VOLT;
  1026. }
  1027. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1))
  1028. cpu_relax();
  1029. writeb(header, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1));
  1030. writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET);
  1031. wait_for_completion(&mb1_transfer.work);
  1032. if ((mb1_transfer.ack.header != header) ||
  1033. ((mb1_transfer.ack.ape_voltage_status & BIT(0)) != 0))
  1034. r = -EIO;
  1035. unlock_and_return:
  1036. mutex_unlock(&mb1_transfer.lock);
  1037. return r;
  1038. }
  1039. /**
  1040. * prcmu_release_usb_wakeup_state - release the state required by a USB wakeup
  1041. *
  1042. * This function releases the power state requirements of a USB wakeup.
  1043. */
  1044. int prcmu_release_usb_wakeup_state(void)
  1045. {
  1046. int r = 0;
  1047. mutex_lock(&mb1_transfer.lock);
  1048. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1))
  1049. cpu_relax();
  1050. writeb(MB1H_RELEASE_USB_WAKEUP,
  1051. (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1));
  1052. writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET);
  1053. wait_for_completion(&mb1_transfer.work);
  1054. if ((mb1_transfer.ack.header != MB1H_RELEASE_USB_WAKEUP) ||
  1055. ((mb1_transfer.ack.ape_voltage_status & BIT(0)) != 0))
  1056. r = -EIO;
  1057. mutex_unlock(&mb1_transfer.lock);
  1058. return r;
  1059. }
  1060. static int request_pll(u8 clock, bool enable)
  1061. {
  1062. int r = 0;
  1063. if (clock == PRCMU_PLLSOC0)
  1064. clock = (enable ? PLL_SOC0_ON : PLL_SOC0_OFF);
  1065. else if (clock == PRCMU_PLLSOC1)
  1066. clock = (enable ? PLL_SOC1_ON : PLL_SOC1_OFF);
  1067. else
  1068. return -EINVAL;
  1069. mutex_lock(&mb1_transfer.lock);
  1070. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1))
  1071. cpu_relax();
  1072. writeb(MB1H_PLL_ON_OFF, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1));
  1073. writeb(clock, (tcdm_base + PRCM_REQ_MB1_PLL_ON_OFF));
  1074. writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET);
  1075. wait_for_completion(&mb1_transfer.work);
  1076. if (mb1_transfer.ack.header != MB1H_PLL_ON_OFF)
  1077. r = -EIO;
  1078. mutex_unlock(&mb1_transfer.lock);
  1079. return r;
  1080. }
  1081. /**
  1082. * db8500_prcmu_set_epod - set the state of a EPOD (power domain)
  1083. * @epod_id: The EPOD to set
  1084. * @epod_state: The new EPOD state
  1085. *
  1086. * This function sets the state of a EPOD (power domain). It may not be called
  1087. * from interrupt context.
  1088. */
  1089. int db8500_prcmu_set_epod(u16 epod_id, u8 epod_state)
  1090. {
  1091. int r = 0;
  1092. bool ram_retention = false;
  1093. int i;
  1094. /* check argument */
  1095. BUG_ON(epod_id >= NUM_EPOD_ID);
  1096. /* set flag if retention is possible */
  1097. switch (epod_id) {
  1098. case EPOD_ID_SVAMMDSP:
  1099. case EPOD_ID_SIAMMDSP:
  1100. case EPOD_ID_ESRAM12:
  1101. case EPOD_ID_ESRAM34:
  1102. ram_retention = true;
  1103. break;
  1104. }
  1105. /* check argument */
  1106. BUG_ON(epod_state > EPOD_STATE_ON);
  1107. BUG_ON(epod_state == EPOD_STATE_RAMRET && !ram_retention);
  1108. /* get lock */
  1109. mutex_lock(&mb2_transfer.lock);
  1110. /* wait for mailbox */
  1111. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(2))
  1112. cpu_relax();
  1113. /* fill in mailbox */
  1114. for (i = 0; i < NUM_EPOD_ID; i++)
  1115. writeb(EPOD_STATE_NO_CHANGE, (tcdm_base + PRCM_REQ_MB2 + i));
  1116. writeb(epod_state, (tcdm_base + PRCM_REQ_MB2 + epod_id));
  1117. writeb(MB2H_DPS, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB2));
  1118. writel(MBOX_BIT(2), PRCM_MBOX_CPU_SET);
  1119. /*
  1120. * The current firmware version does not handle errors correctly,
  1121. * and we cannot recover if there is an error.
  1122. * This is expected to change when the firmware is updated.
  1123. */
  1124. if (!wait_for_completion_timeout(&mb2_transfer.work,
  1125. msecs_to_jiffies(20000))) {
  1126. pr_err("prcmu: %s timed out (20 s) waiting for a reply.\n",
  1127. __func__);
  1128. r = -EIO;
  1129. goto unlock_and_return;
  1130. }
  1131. if (mb2_transfer.ack.status != HWACC_PWR_ST_OK)
  1132. r = -EIO;
  1133. unlock_and_return:
  1134. mutex_unlock(&mb2_transfer.lock);
  1135. return r;
  1136. }
  1137. /**
  1138. * prcmu_configure_auto_pm - Configure autonomous power management.
  1139. * @sleep: Configuration for ApSleep.
  1140. * @idle: Configuration for ApIdle.
  1141. */
  1142. void prcmu_configure_auto_pm(struct prcmu_auto_pm_config *sleep,
  1143. struct prcmu_auto_pm_config *idle)
  1144. {
  1145. u32 sleep_cfg;
  1146. u32 idle_cfg;
  1147. unsigned long flags;
  1148. BUG_ON((sleep == NULL) || (idle == NULL));
  1149. sleep_cfg = (sleep->sva_auto_pm_enable & 0xF);
  1150. sleep_cfg = ((sleep_cfg << 4) | (sleep->sia_auto_pm_enable & 0xF));
  1151. sleep_cfg = ((sleep_cfg << 8) | (sleep->sva_power_on & 0xFF));
  1152. sleep_cfg = ((sleep_cfg << 8) | (sleep->sia_power_on & 0xFF));
  1153. sleep_cfg = ((sleep_cfg << 4) | (sleep->sva_policy & 0xF));
  1154. sleep_cfg = ((sleep_cfg << 4) | (sleep->sia_policy & 0xF));
  1155. idle_cfg = (idle->sva_auto_pm_enable & 0xF);
  1156. idle_cfg = ((idle_cfg << 4) | (idle->sia_auto_pm_enable & 0xF));
  1157. idle_cfg = ((idle_cfg << 8) | (idle->sva_power_on & 0xFF));
  1158. idle_cfg = ((idle_cfg << 8) | (idle->sia_power_on & 0xFF));
  1159. idle_cfg = ((idle_cfg << 4) | (idle->sva_policy & 0xF));
  1160. idle_cfg = ((idle_cfg << 4) | (idle->sia_policy & 0xF));
  1161. spin_lock_irqsave(&mb2_transfer.auto_pm_lock, flags);
  1162. /*
  1163. * The autonomous power management configuration is done through
  1164. * fields in mailbox 2, but these fields are only used as shared
  1165. * variables - i.e. there is no need to send a message.
  1166. */
  1167. writel(sleep_cfg, (tcdm_base + PRCM_REQ_MB2_AUTO_PM_SLEEP));
  1168. writel(idle_cfg, (tcdm_base + PRCM_REQ_MB2_AUTO_PM_IDLE));
  1169. mb2_transfer.auto_pm_enabled =
  1170. ((sleep->sva_auto_pm_enable == PRCMU_AUTO_PM_ON) ||
  1171. (sleep->sia_auto_pm_enable == PRCMU_AUTO_PM_ON) ||
  1172. (idle->sva_auto_pm_enable == PRCMU_AUTO_PM_ON) ||
  1173. (idle->sia_auto_pm_enable == PRCMU_AUTO_PM_ON));
  1174. spin_unlock_irqrestore(&mb2_transfer.auto_pm_lock, flags);
  1175. }
  1176. EXPORT_SYMBOL(prcmu_configure_auto_pm);
  1177. bool prcmu_is_auto_pm_enabled(void)
  1178. {
  1179. return mb2_transfer.auto_pm_enabled;
  1180. }
  1181. static int request_sysclk(bool enable)
  1182. {
  1183. int r;
  1184. unsigned long flags;
  1185. r = 0;
  1186. mutex_lock(&mb3_transfer.sysclk_lock);
  1187. spin_lock_irqsave(&mb3_transfer.lock, flags);
  1188. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(3))
  1189. cpu_relax();
  1190. writeb((enable ? ON : OFF), (tcdm_base + PRCM_REQ_MB3_SYSCLK_MGT));
  1191. writeb(MB3H_SYSCLK, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB3));
  1192. writel(MBOX_BIT(3), PRCM_MBOX_CPU_SET);
  1193. spin_unlock_irqrestore(&mb3_transfer.lock, flags);
  1194. /*
  1195. * The firmware only sends an ACK if we want to enable the
  1196. * SysClk, and it succeeds.
  1197. */
  1198. if (enable && !wait_for_completion_timeout(&mb3_transfer.sysclk_work,
  1199. msecs_to_jiffies(20000))) {
  1200. pr_err("prcmu: %s timed out (20 s) waiting for a reply.\n",
  1201. __func__);
  1202. r = -EIO;
  1203. }
  1204. mutex_unlock(&mb3_transfer.sysclk_lock);
  1205. return r;
  1206. }
  1207. static int request_timclk(bool enable)
  1208. {
  1209. u32 val = (PRCM_TCR_DOZE_MODE | PRCM_TCR_TENSEL_MASK);
  1210. if (!enable)
  1211. val |= PRCM_TCR_STOP_TIMERS;
  1212. writel(val, PRCM_TCR);
  1213. return 0;
  1214. }
  1215. static int request_clock(u8 clock, bool enable)
  1216. {
  1217. u32 val;
  1218. unsigned long flags;
  1219. spin_lock_irqsave(&clk_mgt_lock, flags);
  1220. /* Grab the HW semaphore. */
  1221. while ((readl(PRCM_SEM) & PRCM_SEM_PRCM_SEM) != 0)
  1222. cpu_relax();
  1223. val = readl(clk_mgt[clock].reg);
  1224. if (enable) {
  1225. val |= (PRCM_CLK_MGT_CLKEN | clk_mgt[clock].pllsw);
  1226. } else {
  1227. clk_mgt[clock].pllsw = (val & PRCM_CLK_MGT_CLKPLLSW_MASK);
  1228. val &= ~(PRCM_CLK_MGT_CLKEN | PRCM_CLK_MGT_CLKPLLSW_MASK);
  1229. }
  1230. writel(val, clk_mgt[clock].reg);
  1231. /* Release the HW semaphore. */
  1232. writel(0, PRCM_SEM);
  1233. spin_unlock_irqrestore(&clk_mgt_lock, flags);
  1234. return 0;
  1235. }
  1236. static int request_sga_clock(u8 clock, bool enable)
  1237. {
  1238. u32 val;
  1239. int ret;
  1240. if (enable) {
  1241. val = readl(PRCM_CGATING_BYPASS);
  1242. writel(val | PRCM_CGATING_BYPASS_ICN2, PRCM_CGATING_BYPASS);
  1243. }
  1244. ret = request_clock(clock, enable);
  1245. if (!ret && !enable) {
  1246. val = readl(PRCM_CGATING_BYPASS);
  1247. writel(val & ~PRCM_CGATING_BYPASS_ICN2, PRCM_CGATING_BYPASS);
  1248. }
  1249. return ret;
  1250. }
  1251. static inline bool plldsi_locked(void)
  1252. {
  1253. return (readl(PRCM_PLLDSI_LOCKP) &
  1254. (PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP10 |
  1255. PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP3)) ==
  1256. (PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP10 |
  1257. PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP3);
  1258. }
  1259. static int request_plldsi(bool enable)
  1260. {
  1261. int r = 0;
  1262. u32 val;
  1263. writel((PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMP |
  1264. PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMPI), (enable ?
  1265. PRCM_MMIP_LS_CLAMP_CLR : PRCM_MMIP_LS_CLAMP_SET));
  1266. val = readl(PRCM_PLLDSI_ENABLE);
  1267. if (enable)
  1268. val |= PRCM_PLLDSI_ENABLE_PRCM_PLLDSI_ENABLE;
  1269. else
  1270. val &= ~PRCM_PLLDSI_ENABLE_PRCM_PLLDSI_ENABLE;
  1271. writel(val, PRCM_PLLDSI_ENABLE);
  1272. if (enable) {
  1273. unsigned int i;
  1274. bool locked = plldsi_locked();
  1275. for (i = 10; !locked && (i > 0); --i) {
  1276. udelay(100);
  1277. locked = plldsi_locked();
  1278. }
  1279. if (locked) {
  1280. writel(PRCM_APE_RESETN_DSIPLL_RESETN,
  1281. PRCM_APE_RESETN_SET);
  1282. } else {
  1283. writel((PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMP |
  1284. PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMPI),
  1285. PRCM_MMIP_LS_CLAMP_SET);
  1286. val &= ~PRCM_PLLDSI_ENABLE_PRCM_PLLDSI_ENABLE;
  1287. writel(val, PRCM_PLLDSI_ENABLE);
  1288. r = -EAGAIN;
  1289. }
  1290. } else {
  1291. writel(PRCM_APE_RESETN_DSIPLL_RESETN, PRCM_APE_RESETN_CLR);
  1292. }
  1293. return r;
  1294. }
  1295. static int request_dsiclk(u8 n, bool enable)
  1296. {
  1297. u32 val;
  1298. val = readl(PRCM_DSI_PLLOUT_SEL);
  1299. val &= ~dsiclk[n].divsel_mask;
  1300. val |= ((enable ? dsiclk[n].divsel : PRCM_DSI_PLLOUT_SEL_OFF) <<
  1301. dsiclk[n].divsel_shift);
  1302. writel(val, PRCM_DSI_PLLOUT_SEL);
  1303. return 0;
  1304. }
  1305. static int request_dsiescclk(u8 n, bool enable)
  1306. {
  1307. u32 val;
  1308. val = readl(PRCM_DSITVCLK_DIV);
  1309. enable ? (val |= dsiescclk[n].en) : (val &= ~dsiescclk[n].en);
  1310. writel(val, PRCM_DSITVCLK_DIV);
  1311. return 0;
  1312. }
  1313. /**
  1314. * db8500_prcmu_request_clock() - Request for a clock to be enabled or disabled.
  1315. * @clock: The clock for which the request is made.
  1316. * @enable: Whether the clock should be enabled (true) or disabled (false).
  1317. *
  1318. * This function should only be used by the clock implementation.
  1319. * Do not use it from any other place!
  1320. */
  1321. int db8500_prcmu_request_clock(u8 clock, bool enable)
  1322. {
  1323. if (clock == PRCMU_SGACLK)
  1324. return request_sga_clock(clock, enable);
  1325. else if (clock < PRCMU_NUM_REG_CLOCKS)
  1326. return request_clock(clock, enable);
  1327. else if (clock == PRCMU_TIMCLK)
  1328. return request_timclk(enable);
  1329. else if ((clock == PRCMU_DSI0CLK) || (clock == PRCMU_DSI1CLK))
  1330. return request_dsiclk((clock - PRCMU_DSI0CLK), enable);
  1331. else if ((PRCMU_DSI0ESCCLK <= clock) && (clock <= PRCMU_DSI2ESCCLK))
  1332. return request_dsiescclk((clock - PRCMU_DSI0ESCCLK), enable);
  1333. else if (clock == PRCMU_PLLDSI)
  1334. return request_plldsi(enable);
  1335. else if (clock == PRCMU_SYSCLK)
  1336. return request_sysclk(enable);
  1337. else if ((clock == PRCMU_PLLSOC0) || (clock == PRCMU_PLLSOC1))
  1338. return request_pll(clock, enable);
  1339. else
  1340. return -EINVAL;
  1341. }
  1342. static unsigned long pll_rate(void __iomem *reg, unsigned long src_rate,
  1343. int branch)
  1344. {
  1345. u64 rate;
  1346. u32 val;
  1347. u32 d;
  1348. u32 div = 1;
  1349. val = readl(reg);
  1350. rate = src_rate;
  1351. rate *= ((val & PRCM_PLL_FREQ_D_MASK) >> PRCM_PLL_FREQ_D_SHIFT);
  1352. d = ((val & PRCM_PLL_FREQ_N_MASK) >> PRCM_PLL_FREQ_N_SHIFT);
  1353. if (d > 1)
  1354. div *= d;
  1355. d = ((val & PRCM_PLL_FREQ_R_MASK) >> PRCM_PLL_FREQ_R_SHIFT);
  1356. if (d > 1)
  1357. div *= d;
  1358. if (val & PRCM_PLL_FREQ_SELDIV2)
  1359. div *= 2;
  1360. if ((branch == PLL_FIX) || ((branch == PLL_DIV) &&
  1361. (val & PRCM_PLL_FREQ_DIV2EN) &&
  1362. ((reg == PRCM_PLLSOC0_FREQ) ||
  1363. (reg == PRCM_PLLARM_FREQ) ||
  1364. (reg == PRCM_PLLDDR_FREQ))))
  1365. div *= 2;
  1366. (void)do_div(rate, div);
  1367. return (unsigned long)rate;
  1368. }
  1369. #define ROOT_CLOCK_RATE 38400000
  1370. static unsigned long clock_rate(u8 clock)
  1371. {
  1372. u32 val;
  1373. u32 pllsw;
  1374. unsigned long rate = ROOT_CLOCK_RATE;
  1375. val = readl(clk_mgt[clock].reg);
  1376. if (val & PRCM_CLK_MGT_CLK38) {
  1377. if (clk_mgt[clock].clk38div && (val & PRCM_CLK_MGT_CLK38DIV))
  1378. rate /= 2;
  1379. return rate;
  1380. }
  1381. val |= clk_mgt[clock].pllsw;
  1382. pllsw = (val & PRCM_CLK_MGT_CLKPLLSW_MASK);
  1383. if (pllsw == PRCM_CLK_MGT_CLKPLLSW_SOC0)
  1384. rate = pll_rate(PRCM_PLLSOC0_FREQ, rate, clk_mgt[clock].branch);
  1385. else if (pllsw == PRCM_CLK_MGT_CLKPLLSW_SOC1)
  1386. rate = pll_rate(PRCM_PLLSOC1_FREQ, rate, clk_mgt[clock].branch);
  1387. else if (pllsw == PRCM_CLK_MGT_CLKPLLSW_DDR)
  1388. rate = pll_rate(PRCM_PLLDDR_FREQ, rate, clk_mgt[clock].branch);
  1389. else
  1390. return 0;
  1391. if ((clock == PRCMU_SGACLK) &&
  1392. (val & PRCM_SGACLK_MGT_SGACLKDIV_BY_2_5_EN)) {
  1393. u64 r = (rate * 10);
  1394. (void)do_div(r, 25);
  1395. return (unsigned long)r;
  1396. }
  1397. val &= PRCM_CLK_MGT_CLKPLLDIV_MASK;
  1398. if (val)
  1399. return rate / val;
  1400. else
  1401. return 0;
  1402. }
  1403. static unsigned long latest_armss_rate;
  1404. static unsigned long armss_rate(void)
  1405. {
  1406. return latest_armss_rate;
  1407. }
  1408. static void compute_armss_rate(void)
  1409. {
  1410. u32 r;
  1411. unsigned long rate;
  1412. r = readl(PRCM_ARM_CHGCLKREQ);
  1413. if (r & PRCM_ARM_CHGCLKREQ_PRCM_ARM_CHGCLKREQ) {
  1414. /* External ARMCLKFIX clock */
  1415. rate = pll_rate(PRCM_PLLDDR_FREQ, ROOT_CLOCK_RATE, PLL_FIX);
  1416. /* Check PRCM_ARM_CHGCLKREQ divider */
  1417. if (!(r & PRCM_ARM_CHGCLKREQ_PRCM_ARM_DIVSEL))
  1418. rate /= 2;
  1419. /* Check PRCM_ARMCLKFIX_MGT divider */
  1420. r = readl(PRCM_ARMCLKFIX_MGT);
  1421. r &= PRCM_CLK_MGT_CLKPLLDIV_MASK;
  1422. rate /= r;
  1423. } else {/* ARM PLL */
  1424. rate = pll_rate(PRCM_PLLARM_FREQ, ROOT_CLOCK_RATE, PLL_DIV);
  1425. }
  1426. latest_armss_rate = rate;
  1427. }
  1428. static unsigned long dsiclk_rate(u8 n)
  1429. {
  1430. u32 divsel;
  1431. u32 div = 1;
  1432. divsel = readl(PRCM_DSI_PLLOUT_SEL);
  1433. divsel = ((divsel & dsiclk[n].divsel_mask) >> dsiclk[n].divsel_shift);
  1434. if (divsel == PRCM_DSI_PLLOUT_SEL_OFF)
  1435. divsel = dsiclk[n].divsel;
  1436. switch (divsel) {
  1437. case PRCM_DSI_PLLOUT_SEL_PHI_4:
  1438. div *= 2;
  1439. case PRCM_DSI_PLLOUT_SEL_PHI_2:
  1440. div *= 2;
  1441. case PRCM_DSI_PLLOUT_SEL_PHI:
  1442. return pll_rate(PRCM_PLLDSI_FREQ, clock_rate(PRCMU_HDMICLK),
  1443. PLL_RAW) / div;
  1444. default:
  1445. return 0;
  1446. }
  1447. }
  1448. static unsigned long dsiescclk_rate(u8 n)
  1449. {
  1450. u32 div;
  1451. div = readl(PRCM_DSITVCLK_DIV);
  1452. div = ((div & dsiescclk[n].div_mask) >> (dsiescclk[n].div_shift));
  1453. return clock_rate(PRCMU_TVCLK) / max((u32)1, div);
  1454. }
  1455. unsigned long prcmu_clock_rate(u8 clock)
  1456. {
  1457. if (clock < PRCMU_NUM_REG_CLOCKS)
  1458. return clock_rate(clock);
  1459. else if (clock == PRCMU_TIMCLK)
  1460. return ROOT_CLOCK_RATE / 16;
  1461. else if (clock == PRCMU_SYSCLK)
  1462. return ROOT_CLOCK_RATE;
  1463. else if (clock == PRCMU_PLLSOC0)
  1464. return pll_rate(PRCM_PLLSOC0_FREQ, ROOT_CLOCK_RATE, PLL_RAW);
  1465. else if (clock == PRCMU_PLLSOC1)
  1466. return pll_rate(PRCM_PLLSOC1_FREQ, ROOT_CLOCK_RATE, PLL_RAW);
  1467. else if (clock == PRCMU_ARMSS)
  1468. return armss_rate();
  1469. else if (clock == PRCMU_PLLDDR)
  1470. return pll_rate(PRCM_PLLDDR_FREQ, ROOT_CLOCK_RATE, PLL_RAW);
  1471. else if (clock == PRCMU_PLLDSI)
  1472. return pll_rate(PRCM_PLLDSI_FREQ, clock_rate(PRCMU_HDMICLK),
  1473. PLL_RAW);
  1474. else if ((clock == PRCMU_DSI0CLK) || (clock == PRCMU_DSI1CLK))
  1475. return dsiclk_rate(clock - PRCMU_DSI0CLK);
  1476. else if ((PRCMU_DSI0ESCCLK <= clock) && (clock <= PRCMU_DSI2ESCCLK))
  1477. return dsiescclk_rate(clock - PRCMU_DSI0ESCCLK);
  1478. else
  1479. return 0;
  1480. }
  1481. static unsigned long clock_source_rate(u32 clk_mgt_val, int branch)
  1482. {
  1483. if (clk_mgt_val & PRCM_CLK_MGT_CLK38)
  1484. return ROOT_CLOCK_RATE;
  1485. clk_mgt_val &= PRCM_CLK_MGT_CLKPLLSW_MASK;
  1486. if (clk_mgt_val == PRCM_CLK_MGT_CLKPLLSW_SOC0)
  1487. return pll_rate(PRCM_PLLSOC0_FREQ, ROOT_CLOCK_RATE, branch);
  1488. else if (clk_mgt_val == PRCM_CLK_MGT_CLKPLLSW_SOC1)
  1489. return pll_rate(PRCM_PLLSOC1_FREQ, ROOT_CLOCK_RATE, branch);
  1490. else if (clk_mgt_val == PRCM_CLK_MGT_CLKPLLSW_DDR)
  1491. return pll_rate(PRCM_PLLDDR_FREQ, ROOT_CLOCK_RATE, branch);
  1492. else
  1493. return 0;
  1494. }
  1495. static u32 clock_divider(unsigned long src_rate, unsigned long rate)
  1496. {
  1497. u32 div;
  1498. div = (src_rate / rate);
  1499. if (div == 0)
  1500. return 1;
  1501. if (rate < (src_rate / div))
  1502. div++;
  1503. return div;
  1504. }
  1505. static long round_clock_rate(u8 clock, unsigned long rate)
  1506. {
  1507. u32 val;
  1508. u32 div;
  1509. unsigned long src_rate;
  1510. long rounded_rate;
  1511. val = readl(clk_mgt[clock].reg);
  1512. src_rate = clock_source_rate((val | clk_mgt[clock].pllsw),
  1513. clk_mgt[clock].branch);
  1514. div = clock_divider(src_rate, rate);
  1515. if (val & PRCM_CLK_MGT_CLK38) {
  1516. if (clk_mgt[clock].clk38div) {
  1517. if (div > 2)
  1518. div = 2;
  1519. } else {
  1520. div = 1;
  1521. }
  1522. } else if ((clock == PRCMU_SGACLK) && (div == 3)) {
  1523. u64 r = (src_rate * 10);
  1524. (void)do_div(r, 25);
  1525. if (r <= rate)
  1526. return (unsigned long)r;
  1527. }
  1528. rounded_rate = (src_rate / min(div, (u32)31));
  1529. return rounded_rate;
  1530. }
  1531. #define MIN_PLL_VCO_RATE 600000000ULL
  1532. #define MAX_PLL_VCO_RATE 1680640000ULL
  1533. static long round_plldsi_rate(unsigned long rate)
  1534. {
  1535. long rounded_rate = 0;
  1536. unsigned long src_rate;
  1537. unsigned long rem;
  1538. u32 r;
  1539. src_rate = clock_rate(PRCMU_HDMICLK);
  1540. rem = rate;
  1541. for (r = 7; (rem > 0) && (r > 0); r--) {
  1542. u64 d;
  1543. d = (r * rate);
  1544. (void)do_div(d, src_rate);
  1545. if (d < 6)
  1546. d = 6;
  1547. else if (d > 255)
  1548. d = 255;
  1549. d *= src_rate;
  1550. if (((2 * d) < (r * MIN_PLL_VCO_RATE)) ||
  1551. ((r * MAX_PLL_VCO_RATE) < (2 * d)))
  1552. continue;
  1553. (void)do_div(d, r);
  1554. if (rate < d) {
  1555. if (rounded_rate == 0)
  1556. rounded_rate = (long)d;
  1557. break;
  1558. }
  1559. if ((rate - d) < rem) {
  1560. rem = (rate - d);
  1561. rounded_rate = (long)d;
  1562. }
  1563. }
  1564. return rounded_rate;
  1565. }
  1566. static long round_dsiclk_rate(unsigned long rate)
  1567. {
  1568. u32 div;
  1569. unsigned long src_rate;
  1570. long rounded_rate;
  1571. src_rate = pll_rate(PRCM_PLLDSI_FREQ, clock_rate(PRCMU_HDMICLK),
  1572. PLL_RAW);
  1573. div = clock_divider(src_rate, rate);
  1574. rounded_rate = (src_rate / ((div > 2) ? 4 : div));
  1575. return rounded_rate;
  1576. }
  1577. static long round_dsiescclk_rate(unsigned long rate)
  1578. {
  1579. u32 div;
  1580. unsigned long src_rate;
  1581. long rounded_rate;
  1582. src_rate = clock_rate(PRCMU_TVCLK);
  1583. div = clock_divider(src_rate, rate);
  1584. rounded_rate = (src_rate / min(div, (u32)255));
  1585. return rounded_rate;
  1586. }
  1587. long prcmu_round_clock_rate(u8 clock, unsigned long rate)
  1588. {
  1589. if (clock < PRCMU_NUM_REG_CLOCKS)
  1590. return round_clock_rate(clock, rate);
  1591. else if (clock == PRCMU_PLLDSI)
  1592. return round_plldsi_rate(rate);
  1593. else if ((clock == PRCMU_DSI0CLK) || (clock == PRCMU_DSI1CLK))
  1594. return round_dsiclk_rate(rate);
  1595. else if ((PRCMU_DSI0ESCCLK <= clock) && (clock <= PRCMU_DSI2ESCCLK))
  1596. return round_dsiescclk_rate(rate);
  1597. else
  1598. return (long)prcmu_clock_rate(clock);
  1599. }
  1600. static void set_clock_rate(u8 clock, unsigned long rate)
  1601. {
  1602. u32 val;
  1603. u32 div;
  1604. unsigned long src_rate;
  1605. unsigned long flags;
  1606. spin_lock_irqsave(&clk_mgt_lock, flags);
  1607. /* Grab the HW semaphore. */
  1608. while ((readl(PRCM_SEM) & PRCM_SEM_PRCM_SEM) != 0)
  1609. cpu_relax();
  1610. val = readl(clk_mgt[clock].reg);
  1611. src_rate = clock_source_rate((val | clk_mgt[clock].pllsw),
  1612. clk_mgt[clock].branch);
  1613. div = clock_divider(src_rate, rate);
  1614. if (val & PRCM_CLK_MGT_CLK38) {
  1615. if (clk_mgt[clock].clk38div) {
  1616. if (div > 1)
  1617. val |= PRCM_CLK_MGT_CLK38DIV;
  1618. else
  1619. val &= ~PRCM_CLK_MGT_CLK38DIV;
  1620. }
  1621. } else if (clock == PRCMU_SGACLK) {
  1622. val &= ~(PRCM_CLK_MGT_CLKPLLDIV_MASK |
  1623. PRCM_SGACLK_MGT_SGACLKDIV_BY_2_5_EN);
  1624. if (div == 3) {
  1625. u64 r = (src_rate * 10);
  1626. (void)do_div(r, 25);
  1627. if (r <= rate) {
  1628. val |= PRCM_SGACLK_MGT_SGACLKDIV_BY_2_5_EN;
  1629. div = 0;
  1630. }
  1631. }
  1632. val |= min(div, (u32)31);
  1633. } else {
  1634. val &= ~PRCM_CLK_MGT_CLKPLLDIV_MASK;
  1635. val |= min(div, (u32)31);
  1636. }
  1637. writel(val, clk_mgt[clock].reg);
  1638. /* Release the HW semaphore. */
  1639. writel(0, PRCM_SEM);
  1640. spin_unlock_irqrestore(&clk_mgt_lock, flags);
  1641. }
  1642. static int set_plldsi_rate(unsigned long rate)
  1643. {
  1644. unsigned long src_rate;
  1645. unsigned long rem;
  1646. u32 pll_freq = 0;
  1647. u32 r;
  1648. src_rate = clock_rate(PRCMU_HDMICLK);
  1649. rem = rate;
  1650. for (r = 7; (rem > 0) && (r > 0); r--) {
  1651. u64 d;
  1652. u64 hwrate;
  1653. d = (r * rate);
  1654. (void)do_div(d, src_rate);
  1655. if (d < 6)
  1656. d = 6;
  1657. else if (d > 255)
  1658. d = 255;
  1659. hwrate = (d * src_rate);
  1660. if (((2 * hwrate) < (r * MIN_PLL_VCO_RATE)) ||
  1661. ((r * MAX_PLL_VCO_RATE) < (2 * hwrate)))
  1662. continue;
  1663. (void)do_div(hwrate, r);
  1664. if (rate < hwrate) {
  1665. if (pll_freq == 0)
  1666. pll_freq = (((u32)d << PRCM_PLL_FREQ_D_SHIFT) |
  1667. (r << PRCM_PLL_FREQ_R_SHIFT));
  1668. break;
  1669. }
  1670. if ((rate - hwrate) < rem) {
  1671. rem = (rate - hwrate);
  1672. pll_freq = (((u32)d << PRCM_PLL_FREQ_D_SHIFT) |
  1673. (r << PRCM_PLL_FREQ_R_SHIFT));
  1674. }
  1675. }
  1676. if (pll_freq == 0)
  1677. return -EINVAL;
  1678. pll_freq |= (1 << PRCM_PLL_FREQ_N_SHIFT);
  1679. writel(pll_freq, PRCM_PLLDSI_FREQ);
  1680. return 0;
  1681. }
  1682. static void set_dsiclk_rate(u8 n, unsigned long rate)
  1683. {
  1684. u32 val;
  1685. u32 div;
  1686. div = clock_divider(pll_rate(PRCM_PLLDSI_FREQ,
  1687. clock_rate(PRCMU_HDMICLK), PLL_RAW), rate);
  1688. dsiclk[n].divsel = (div == 1) ? PRCM_DSI_PLLOUT_SEL_PHI :
  1689. (div == 2) ? PRCM_DSI_PLLOUT_SEL_PHI_2 :
  1690. /* else */ PRCM_DSI_PLLOUT_SEL_PHI_4;
  1691. val = readl(PRCM_DSI_PLLOUT_SEL);
  1692. val &= ~dsiclk[n].divsel_mask;
  1693. val |= (dsiclk[n].divsel << dsiclk[n].divsel_shift);
  1694. writel(val, PRCM_DSI_PLLOUT_SEL);
  1695. }
  1696. static void set_dsiescclk_rate(u8 n, unsigned long rate)
  1697. {
  1698. u32 val;
  1699. u32 div;
  1700. div = clock_divider(clock_rate(PRCMU_TVCLK), rate);
  1701. val = readl(PRCM_DSITVCLK_DIV);
  1702. val &= ~dsiescclk[n].div_mask;
  1703. val |= (min(div, (u32)255) << dsiescclk[n].div_shift);
  1704. writel(val, PRCM_DSITVCLK_DIV);
  1705. }
  1706. int prcmu_set_clock_rate(u8 clock, unsigned long rate)
  1707. {
  1708. if (clock < PRCMU_NUM_REG_CLOCKS)
  1709. set_clock_rate(clock, rate);
  1710. else if (clock == PRCMU_PLLDSI)
  1711. return set_plldsi_rate(rate);
  1712. else if ((clock == PRCMU_DSI0CLK) || (clock == PRCMU_DSI1CLK))
  1713. set_dsiclk_rate((clock - PRCMU_DSI0CLK), rate);
  1714. else if ((PRCMU_DSI0ESCCLK <= clock) && (clock <= PRCMU_DSI2ESCCLK))
  1715. set_dsiescclk_rate((clock - PRCMU_DSI0ESCCLK), rate);
  1716. return 0;
  1717. }
  1718. int db8500_prcmu_config_esram0_deep_sleep(u8 state)
  1719. {
  1720. if ((state > ESRAM0_DEEP_SLEEP_STATE_RET) ||
  1721. (state < ESRAM0_DEEP_SLEEP_STATE_OFF))
  1722. return -EINVAL;
  1723. mutex_lock(&mb4_transfer.lock);
  1724. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4))
  1725. cpu_relax();
  1726. writeb(MB4H_MEM_ST, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4));
  1727. writeb(((DDR_PWR_STATE_OFFHIGHLAT << 4) | DDR_PWR_STATE_ON),
  1728. (tcdm_base + PRCM_REQ_MB4_DDR_ST_AP_SLEEP_IDLE));
  1729. writeb(DDR_PWR_STATE_ON,
  1730. (tcdm_base + PRCM_REQ_MB4_DDR_ST_AP_DEEP_IDLE));
  1731. writeb(state, (tcdm_base + PRCM_REQ_MB4_ESRAM0_ST));
  1732. writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET);
  1733. wait_for_completion(&mb4_transfer.work);
  1734. mutex_unlock(&mb4_transfer.lock);
  1735. return 0;
  1736. }
  1737. int db8500_prcmu_config_hotdog(u8 threshold)
  1738. {
  1739. mutex_lock(&mb4_transfer.lock);
  1740. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4))
  1741. cpu_relax();
  1742. writeb(threshold, (tcdm_base + PRCM_REQ_MB4_HOTDOG_THRESHOLD));
  1743. writeb(MB4H_HOTDOG, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4));
  1744. writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET);
  1745. wait_for_completion(&mb4_transfer.work);
  1746. mutex_unlock(&mb4_transfer.lock);
  1747. return 0;
  1748. }
  1749. int db8500_prcmu_config_hotmon(u8 low, u8 high)
  1750. {
  1751. mutex_lock(&mb4_transfer.lock);
  1752. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4))
  1753. cpu_relax();
  1754. writeb(low, (tcdm_base + PRCM_REQ_MB4_HOTMON_LOW));
  1755. writeb(high, (tcdm_base + PRCM_REQ_MB4_HOTMON_HIGH));
  1756. writeb((HOTMON_CONFIG_LOW | HOTMON_CONFIG_HIGH),
  1757. (tcdm_base + PRCM_REQ_MB4_HOTMON_CONFIG));
  1758. writeb(MB4H_HOTMON, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4));
  1759. writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET);
  1760. wait_for_completion(&mb4_transfer.work);
  1761. mutex_unlock(&mb4_transfer.lock);
  1762. return 0;
  1763. }
  1764. static int config_hot_period(u16 val)
  1765. {
  1766. mutex_lock(&mb4_transfer.lock);
  1767. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4))
  1768. cpu_relax();
  1769. writew(val, (tcdm_base + PRCM_REQ_MB4_HOT_PERIOD));
  1770. writeb(MB4H_HOT_PERIOD, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4));
  1771. writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET);
  1772. wait_for_completion(&mb4_transfer.work);
  1773. mutex_unlock(&mb4_transfer.lock);
  1774. return 0;
  1775. }
  1776. int db8500_prcmu_start_temp_sense(u16 cycles32k)
  1777. {
  1778. if (cycles32k == 0xFFFF)
  1779. return -EINVAL;
  1780. return config_hot_period(cycles32k);
  1781. }
  1782. int db8500_prcmu_stop_temp_sense(void)
  1783. {
  1784. return config_hot_period(0xFFFF);
  1785. }
  1786. static int prcmu_a9wdog(u8 cmd, u8 d0, u8 d1, u8 d2, u8 d3)
  1787. {
  1788. mutex_lock(&mb4_transfer.lock);
  1789. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4))
  1790. cpu_relax();
  1791. writeb(d0, (tcdm_base + PRCM_REQ_MB4_A9WDOG_0));
  1792. writeb(d1, (tcdm_base + PRCM_REQ_MB4_A9WDOG_1));
  1793. writeb(d2, (tcdm_base + PRCM_REQ_MB4_A9WDOG_2));
  1794. writeb(d3, (tcdm_base + PRCM_REQ_MB4_A9WDOG_3));
  1795. writeb(cmd, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4));
  1796. writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET);
  1797. wait_for_completion(&mb4_transfer.work);
  1798. mutex_unlock(&mb4_transfer.lock);
  1799. return 0;
  1800. }
  1801. int db8500_prcmu_config_a9wdog(u8 num, bool sleep_auto_off)
  1802. {
  1803. BUG_ON(num == 0 || num > 0xf);
  1804. return prcmu_a9wdog(MB4H_A9WDOG_CONF, num, 0, 0,
  1805. sleep_auto_off ? A9WDOG_AUTO_OFF_EN :
  1806. A9WDOG_AUTO_OFF_DIS);
  1807. }
  1808. int db8500_prcmu_enable_a9wdog(u8 id)
  1809. {
  1810. return prcmu_a9wdog(MB4H_A9WDOG_EN, id, 0, 0, 0);
  1811. }
  1812. int db8500_prcmu_disable_a9wdog(u8 id)
  1813. {
  1814. return prcmu_a9wdog(MB4H_A9WDOG_DIS, id, 0, 0, 0);
  1815. }
  1816. int db8500_prcmu_kick_a9wdog(u8 id)
  1817. {
  1818. return prcmu_a9wdog(MB4H_A9WDOG_KICK, id, 0, 0, 0);
  1819. }
  1820. /*
  1821. * timeout is 28 bit, in ms.
  1822. */
  1823. int db8500_prcmu_load_a9wdog(u8 id, u32 timeout)
  1824. {
  1825. return prcmu_a9wdog(MB4H_A9WDOG_LOAD,
  1826. (id & A9WDOG_ID_MASK) |
  1827. /*
  1828. * Put the lowest 28 bits of timeout at
  1829. * offset 4. Four first bits are used for id.
  1830. */
  1831. (u8)((timeout << 4) & 0xf0),
  1832. (u8)((timeout >> 4) & 0xff),
  1833. (u8)((timeout >> 12) & 0xff),
  1834. (u8)((timeout >> 20) & 0xff));
  1835. }
  1836. /**
  1837. * prcmu_abb_read() - Read register value(s) from the ABB.
  1838. * @slave: The I2C slave address.
  1839. * @reg: The (start) register address.
  1840. * @value: The read out value(s).
  1841. * @size: The number of registers to read.
  1842. *
  1843. * Reads register value(s) from the ABB.
  1844. * @size has to be 1 for the current firmware version.
  1845. */
  1846. int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size)
  1847. {
  1848. int r;
  1849. if (size != 1)
  1850. return -EINVAL;
  1851. mutex_lock(&mb5_transfer.lock);
  1852. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(5))
  1853. cpu_relax();
  1854. writeb(0, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB5));
  1855. writeb(PRCMU_I2C_READ(slave), (tcdm_base + PRCM_REQ_MB5_I2C_SLAVE_OP));
  1856. writeb(PRCMU_I2C_STOP_EN, (tcdm_base + PRCM_REQ_MB5_I2C_HW_BITS));
  1857. writeb(reg, (tcdm_base + PRCM_REQ_MB5_I2C_REG));
  1858. writeb(0, (tcdm_base + PRCM_REQ_MB5_I2C_VAL));
  1859. writel(MBOX_BIT(5), PRCM_MBOX_CPU_SET);
  1860. if (!wait_for_completion_timeout(&mb5_transfer.work,
  1861. msecs_to_jiffies(20000))) {
  1862. pr_err("prcmu: %s timed out (20 s) waiting for a reply.\n",
  1863. __func__);
  1864. r = -EIO;
  1865. } else {
  1866. r = ((mb5_transfer.ack.status == I2C_RD_OK) ? 0 : -EIO);
  1867. }
  1868. if (!r)
  1869. *value = mb5_transfer.ack.value;
  1870. mutex_unlock(&mb5_transfer.lock);
  1871. return r;
  1872. }
  1873. /**
  1874. * prcmu_abb_write_masked() - Write masked register value(s) to the ABB.
  1875. * @slave: The I2C slave address.
  1876. * @reg: The (start) register address.
  1877. * @value: The value(s) to write.
  1878. * @mask: The mask(s) to use.
  1879. * @size: The number of registers to write.
  1880. *
  1881. * Writes masked register value(s) to the ABB.
  1882. * For each @value, only the bits set to 1 in the corresponding @mask
  1883. * will be written. The other bits are not changed.
  1884. * @size has to be 1 for the current firmware version.
  1885. */
  1886. int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask, u8 size)
  1887. {
  1888. int r;
  1889. if (size != 1)
  1890. return -EINVAL;
  1891. mutex_lock(&mb5_transfer.lock);
  1892. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(5))
  1893. cpu_relax();
  1894. writeb(~*mask, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB5));
  1895. writeb(PRCMU_I2C_WRITE(slave), (tcdm_base + PRCM_REQ_MB5_I2C_SLAVE_OP));
  1896. writeb(PRCMU_I2C_STOP_EN, (tcdm_base + PRCM_REQ_MB5_I2C_HW_BITS));
  1897. writeb(reg, (tcdm_base + PRCM_REQ_MB5_I2C_REG));
  1898. writeb(*value, (tcdm_base + PRCM_REQ_MB5_I2C_VAL));
  1899. writel(MBOX_BIT(5), PRCM_MBOX_CPU_SET);
  1900. if (!wait_for_completion_timeout(&mb5_transfer.work,
  1901. msecs_to_jiffies(20000))) {
  1902. pr_err("prcmu: %s timed out (20 s) waiting for a reply.\n",
  1903. __func__);
  1904. r = -EIO;
  1905. } else {
  1906. r = ((mb5_transfer.ack.status == I2C_WR_OK) ? 0 : -EIO);
  1907. }
  1908. mutex_unlock(&mb5_transfer.lock);
  1909. return r;
  1910. }
  1911. /**
  1912. * prcmu_abb_write() - Write register value(s) to the ABB.
  1913. * @slave: The I2C slave address.
  1914. * @reg: The (start) register address.
  1915. * @value: The value(s) to write.
  1916. * @size: The number of registers to write.
  1917. *
  1918. * Writes register value(s) to the ABB.
  1919. * @size has to be 1 for the current firmware version.
  1920. */
  1921. int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size)
  1922. {
  1923. u8 mask = ~0;
  1924. return prcmu_abb_write_masked(slave, reg, value, &mask, size);
  1925. }
  1926. /**
  1927. * prcmu_ac_wake_req - should be called whenever ARM wants to wakeup Modem
  1928. */
  1929. int prcmu_ac_wake_req(void)
  1930. {
  1931. u32 val;
  1932. int ret = 0;
  1933. mutex_lock(&mb0_transfer.ac_wake_lock);
  1934. val = readl(PRCM_HOSTACCESS_REQ);
  1935. if (val & PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ)
  1936. goto unlock_and_return;
  1937. atomic_set(&ac_wake_req_state, 1);
  1938. /*
  1939. * Force Modem Wake-up before hostaccess_req ping-pong.
  1940. * It prevents Modem to enter in Sleep while acking the hostaccess
  1941. * request. The 31us delay has been calculated by HWI.
  1942. */
  1943. val |= PRCM_HOSTACCESS_REQ_WAKE_REQ;
  1944. writel(val, PRCM_HOSTACCESS_REQ);
  1945. udelay(31);
  1946. val |= PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ;
  1947. writel(val, PRCM_HOSTACCESS_REQ);
  1948. if (!wait_for_completion_timeout(&mb0_transfer.ac_wake_work,
  1949. msecs_to_jiffies(5000))) {
  1950. #if defined(CONFIG_DBX500_PRCMU_DEBUG)
  1951. db8500_prcmu_debug_dump(__func__, true, true);
  1952. #endif
  1953. pr_crit("prcmu: %s timed out (5 s) waiting for a reply.\n",
  1954. __func__);
  1955. ret = -EFAULT;
  1956. }
  1957. unlock_and_return:
  1958. mutex_unlock(&mb0_transfer.ac_wake_lock);
  1959. return ret;
  1960. }
  1961. /**
  1962. * prcmu_ac_sleep_req - called when ARM no longer needs to talk to modem
  1963. */
  1964. void prcmu_ac_sleep_req()
  1965. {
  1966. u32 val;
  1967. mutex_lock(&mb0_transfer.ac_wake_lock);
  1968. val = readl(PRCM_HOSTACCESS_REQ);
  1969. if (!(val & PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ))
  1970. goto unlock_and_return;
  1971. writel((val & ~PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ),
  1972. PRCM_HOSTACCESS_REQ);
  1973. if (!wait_for_completion_timeout(&mb0_transfer.ac_wake_work,
  1974. msecs_to_jiffies(5000))) {
  1975. pr_crit("prcmu: %s timed out (5 s) waiting for a reply.\n",
  1976. __func__);
  1977. }
  1978. atomic_set(&ac_wake_req_state, 0);
  1979. unlock_and_return:
  1980. mutex_unlock(&mb0_transfer.ac_wake_lock);
  1981. }
  1982. bool db8500_prcmu_is_ac_wake_requested(void)
  1983. {
  1984. return (atomic_read(&ac_wake_req_state) != 0);
  1985. }
  1986. /**
  1987. * db8500_prcmu_system_reset - System reset
  1988. *
  1989. * Saves the reset reason code and then sets the APE_SOFTRST register which
  1990. * fires interrupt to fw
  1991. */
  1992. void db8500_prcmu_system_reset(u16 reset_code)
  1993. {
  1994. writew(reset_code, (tcdm_base + PRCM_SW_RST_REASON));
  1995. writel(1, PRCM_APE_SOFTRST);
  1996. }
  1997. /**
  1998. * db8500_prcmu_get_reset_code - Retrieve SW reset reason code
  1999. *
  2000. * Retrieves the reset reason code stored by prcmu_system_reset() before
  2001. * last restart.
  2002. */
  2003. u16 db8500_prcmu_get_reset_code(void)
  2004. {
  2005. return readw(tcdm_base + PRCM_SW_RST_REASON);
  2006. }
  2007. /**
  2008. * db8500_prcmu_reset_modem - ask the PRCMU to reset modem
  2009. */
  2010. void db8500_prcmu_modem_reset(void)
  2011. {
  2012. mutex_lock(&mb1_transfer.lock);
  2013. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1))
  2014. cpu_relax();
  2015. writeb(MB1H_RESET_MODEM, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1));
  2016. writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET);
  2017. wait_for_completion(&mb1_transfer.work);
  2018. /*
  2019. * No need to check return from PRCMU as modem should go in reset state
  2020. * This state is already managed by upper layer
  2021. */
  2022. mutex_unlock(&mb1_transfer.lock);
  2023. }
  2024. static void ack_dbb_wakeup(void)
  2025. {
  2026. unsigned long flags;
  2027. spin_lock_irqsave(&mb0_transfer.lock, flags);
  2028. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(0))
  2029. cpu_relax();
  2030. writeb(MB0H_READ_WAKEUP_ACK, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB0));
  2031. writel(MBOX_BIT(0), PRCM_MBOX_CPU_SET);
  2032. spin_unlock_irqrestore(&mb0_transfer.lock, flags);
  2033. }
  2034. static inline void print_unknown_header_warning(u8 n, u8 header)
  2035. {
  2036. pr_warning("prcmu: Unknown message header (%d) in mailbox %d.\n",
  2037. header, n);
  2038. }
  2039. static bool read_mailbox_0(void)
  2040. {
  2041. bool r;
  2042. u32 ev;
  2043. unsigned int n;
  2044. u8 header;
  2045. header = readb(tcdm_base + PRCM_MBOX_HEADER_ACK_MB0);
  2046. switch (header) {
  2047. case MB0H_WAKEUP_EXE:
  2048. case MB0H_WAKEUP_SLEEP:
  2049. if (readb(tcdm_base + PRCM_ACK_MB0_READ_POINTER) & 1)
  2050. ev = readl(tcdm_base + PRCM_ACK_MB0_WAKEUP_1_8500);
  2051. else
  2052. ev = readl(tcdm_base + PRCM_ACK_MB0_WAKEUP_0_8500);
  2053. if (ev & (WAKEUP_BIT_AC_WAKE_ACK | WAKEUP_BIT_AC_SLEEP_ACK))
  2054. complete(&mb0_transfer.ac_wake_work);
  2055. if (ev & WAKEUP_BIT_SYSCLK_OK)
  2056. complete(&mb3_transfer.sysclk_work);
  2057. ev &= mb0_transfer.req.dbb_irqs;
  2058. for (n = 0; n < NUM_PRCMU_WAKEUPS; n++) {
  2059. if (ev & prcmu_irq_bit[n])
  2060. generic_handle_irq(IRQ_PRCMU_BASE + n);
  2061. }
  2062. r = true;
  2063. break;
  2064. default:
  2065. print_unknown_header_warning(0, header);
  2066. r = false;
  2067. break;
  2068. }
  2069. writel(MBOX_BIT(0), PRCM_ARM_IT1_CLR);
  2070. return r;
  2071. }
  2072. static bool read_mailbox_1(void)
  2073. {
  2074. mb1_transfer.ack.header = readb(tcdm_base + PRCM_MBOX_HEADER_REQ_MB1);
  2075. mb1_transfer.ack.arm_opp = readb(tcdm_base +
  2076. PRCM_ACK_MB1_CURRENT_ARM_OPP);
  2077. mb1_transfer.ack.ape_opp = readb(tcdm_base +
  2078. PRCM_ACK_MB1_CURRENT_APE_OPP);
  2079. mb1_transfer.ack.ape_voltage_status = readb(tcdm_base +
  2080. PRCM_ACK_MB1_APE_VOLTAGE_STATUS);
  2081. writel(MBOX_BIT(1), PRCM_ARM_IT1_CLR);
  2082. complete(&mb1_transfer.work);
  2083. return false;
  2084. }
  2085. static bool read_mailbox_2(void)
  2086. {
  2087. mb2_transfer.ack.status = readb(tcdm_base + PRCM_ACK_MB2_DPS_STATUS);
  2088. writel(MBOX_BIT(2), PRCM_ARM_IT1_CLR);
  2089. complete(&mb2_transfer.work);
  2090. return false;
  2091. }
  2092. static bool read_mailbox_3(void)
  2093. {
  2094. writel(MBOX_BIT(3), PRCM_ARM_IT1_CLR);
  2095. return false;
  2096. }
  2097. static bool read_mailbox_4(void)
  2098. {
  2099. u8 header;
  2100. bool do_complete = true;
  2101. header = readb(tcdm_base + PRCM_MBOX_HEADER_REQ_MB4);
  2102. switch (header) {
  2103. case MB4H_MEM_ST:
  2104. case MB4H_HOTDOG:
  2105. case MB4H_HOTMON:
  2106. case MB4H_HOT_PERIOD:
  2107. case MB4H_A9WDOG_CONF:
  2108. case MB4H_A9WDOG_EN:
  2109. case MB4H_A9WDOG_DIS:
  2110. case MB4H_A9WDOG_LOAD:
  2111. case MB4H_A9WDOG_KICK:
  2112. break;
  2113. default:
  2114. print_unknown_header_warning(4, header);
  2115. do_complete = false;
  2116. break;
  2117. }
  2118. writel(MBOX_BIT(4), PRCM_ARM_IT1_CLR);
  2119. if (do_complete)
  2120. complete(&mb4_transfer.work);
  2121. return false;
  2122. }
  2123. static bool read_mailbox_5(void)
  2124. {
  2125. mb5_transfer.ack.status = readb(tcdm_base + PRCM_ACK_MB5_I2C_STATUS);
  2126. mb5_transfer.ack.value = readb(tcdm_base + PRCM_ACK_MB5_I2C_VAL);
  2127. writel(MBOX_BIT(5), PRCM_ARM_IT1_CLR);
  2128. complete(&mb5_transfer.work);
  2129. return false;
  2130. }
  2131. static bool read_mailbox_6(void)
  2132. {
  2133. writel(MBOX_BIT(6), PRCM_ARM_IT1_CLR);
  2134. return false;
  2135. }
  2136. static bool read_mailbox_7(void)
  2137. {
  2138. writel(MBOX_BIT(7), PRCM_ARM_IT1_CLR);
  2139. return false;
  2140. }
  2141. static bool (* const read_mailbox[NUM_MB])(void) = {
  2142. read_mailbox_0,
  2143. read_mailbox_1,
  2144. read_mailbox_2,
  2145. read_mailbox_3,
  2146. read_mailbox_4,
  2147. read_mailbox_5,
  2148. read_mailbox_6,
  2149. read_mailbox_7
  2150. };
  2151. static irqreturn_t prcmu_irq_handler(int irq, void *data)
  2152. {
  2153. u32 bits;
  2154. u8 n;
  2155. irqreturn_t r;
  2156. bits = (readl(PRCM_ARM_IT1_VAL) & ALL_MBOX_BITS);
  2157. if (unlikely(!bits))
  2158. return IRQ_NONE;
  2159. r = IRQ_HANDLED;
  2160. for (n = 0; bits; n++) {
  2161. if (bits & MBOX_BIT(n)) {
  2162. bits -= MBOX_BIT(n);
  2163. if (read_mailbox[n]())
  2164. r = IRQ_WAKE_THREAD;
  2165. }
  2166. }
  2167. return r;
  2168. }
  2169. static irqreturn_t prcmu_irq_thread_fn(int irq, void *data)
  2170. {
  2171. ack_dbb_wakeup();
  2172. return IRQ_HANDLED;
  2173. }
  2174. static void prcmu_mask_work(struct work_struct *work)
  2175. {
  2176. unsigned long flags;
  2177. spin_lock_irqsave(&mb0_transfer.lock, flags);
  2178. config_wakeups();
  2179. spin_unlock_irqrestore(&mb0_transfer.lock, flags);
  2180. }
  2181. static void prcmu_irq_mask(struct irq_data *d)
  2182. {
  2183. unsigned long flags;
  2184. spin_lock_irqsave(&mb0_transfer.dbb_irqs_lock, flags);
  2185. mb0_transfer.req.dbb_irqs &= ~prcmu_irq_bit[d->irq - IRQ_PRCMU_BASE];
  2186. spin_unlock_irqrestore(&mb0_transfer.dbb_irqs_lock, flags);
  2187. if (d->irq != IRQ_PRCMU_CA_SLEEP)
  2188. schedule_work(&mb0_transfer.mask_work);
  2189. }
  2190. static void prcmu_irq_unmask(struct irq_data *d)
  2191. {
  2192. unsigned long flags;
  2193. spin_lock_irqsave(&mb0_transfer.dbb_irqs_lock, flags);
  2194. mb0_transfer.req.dbb_irqs |= prcmu_irq_bit[d->irq - IRQ_PRCMU_BASE];
  2195. spin_unlock_irqrestore(&mb0_transfer.dbb_irqs_lock, flags);
  2196. if (d->irq != IRQ_PRCMU_CA_SLEEP)
  2197. schedule_work(&mb0_transfer.mask_work);
  2198. }
  2199. static void noop(struct irq_data *d)
  2200. {
  2201. }
  2202. static struct irq_chip prcmu_irq_chip = {
  2203. .name = "prcmu",
  2204. .irq_disable = prcmu_irq_mask,
  2205. .irq_ack = noop,
  2206. .irq_mask = prcmu_irq_mask,
  2207. .irq_unmask = prcmu_irq_unmask,
  2208. };
  2209. static char *fw_project_name(u8 project)
  2210. {
  2211. switch (project) {
  2212. case PRCMU_FW_PROJECT_U8500:
  2213. return "U8500";
  2214. case PRCMU_FW_PROJECT_U8500_C2:
  2215. return "U8500 C2";
  2216. case PRCMU_FW_PROJECT_U9500:
  2217. return "U9500";
  2218. case PRCMU_FW_PROJECT_U9500_C2:
  2219. return "U9500 C2";
  2220. case PRCMU_FW_PROJECT_U8520:
  2221. return "U8520";
  2222. case PRCMU_FW_PROJECT_U8420:
  2223. return "U8420";
  2224. default:
  2225. return "Unknown";
  2226. }
  2227. }
  2228. void __init db8500_prcmu_early_init(void)
  2229. {
  2230. unsigned int i;
  2231. if (cpu_is_u8500v2()) {
  2232. void *tcpm_base = ioremap_nocache(U8500_PRCMU_TCPM_BASE, SZ_4K);
  2233. if (tcpm_base != NULL) {
  2234. u32 version;
  2235. version = readl(tcpm_base + PRCMU_FW_VERSION_OFFSET);
  2236. fw_info.version.project = version & 0xFF;
  2237. fw_info.version.api_version = (version >> 8) & 0xFF;
  2238. fw_info.version.func_version = (version >> 16) & 0xFF;
  2239. fw_info.version.errata = (version >> 24) & 0xFF;
  2240. fw_info.valid = true;
  2241. pr_info("PRCMU firmware: %s, version %d.%d.%d\n",
  2242. fw_project_name(fw_info.version.project),
  2243. (version >> 8) & 0xFF, (version >> 16) & 0xFF,
  2244. (version >> 24) & 0xFF);
  2245. iounmap(tcpm_base);
  2246. }
  2247. tcdm_base = __io_address(U8500_PRCMU_TCDM_BASE);
  2248. } else {
  2249. pr_err("prcmu: Unsupported chip version\n");
  2250. BUG();
  2251. }
  2252. spin_lock_init(&mb0_transfer.lock);
  2253. spin_lock_init(&mb0_transfer.dbb_irqs_lock);
  2254. mutex_init(&mb0_transfer.ac_wake_lock);
  2255. init_completion(&mb0_transfer.ac_wake_work);
  2256. mutex_init(&mb1_transfer.lock);
  2257. init_completion(&mb1_transfer.work);
  2258. mb1_transfer.ape_opp = APE_NO_CHANGE;
  2259. mutex_init(&mb2_transfer.lock);
  2260. init_completion(&mb2_transfer.work);
  2261. spin_lock_init(&mb2_transfer.auto_pm_lock);
  2262. spin_lock_init(&mb3_transfer.lock);
  2263. mutex_init(&mb3_transfer.sysclk_lock);
  2264. init_completion(&mb3_transfer.sysclk_work);
  2265. mutex_init(&mb4_transfer.lock);
  2266. init_completion(&mb4_transfer.work);
  2267. mutex_init(&mb5_transfer.lock);
  2268. init_completion(&mb5_transfer.work);
  2269. INIT_WORK(&mb0_transfer.mask_work, prcmu_mask_work);
  2270. /* Initalize irqs. */
  2271. for (i = 0; i < NUM_PRCMU_WAKEUPS; i++) {
  2272. unsigned int irq;
  2273. irq = IRQ_PRCMU_BASE + i;
  2274. irq_set_chip_and_handler(irq, &prcmu_irq_chip,
  2275. handle_simple_irq);
  2276. set_irq_flags(irq, IRQF_VALID);
  2277. }
  2278. compute_armss_rate();
  2279. }
  2280. static void __init init_prcm_registers(void)
  2281. {
  2282. u32 val;
  2283. val = readl(PRCM_A9PL_FORCE_CLKEN);
  2284. val &= ~(PRCM_A9PL_FORCE_CLKEN_PRCM_A9PL_FORCE_CLKEN |
  2285. PRCM_A9PL_FORCE_CLKEN_PRCM_A9AXI_FORCE_CLKEN);
  2286. writel(val, (PRCM_A9PL_FORCE_CLKEN));
  2287. }
  2288. /*
  2289. * Power domain switches (ePODs) modeled as regulators for the DB8500 SoC
  2290. */
  2291. static struct regulator_consumer_supply db8500_vape_consumers[] = {
  2292. REGULATOR_SUPPLY("v-ape", NULL),
  2293. REGULATOR_SUPPLY("v-i2c", "nmk-i2c.0"),
  2294. REGULATOR_SUPPLY("v-i2c", "nmk-i2c.1"),
  2295. REGULATOR_SUPPLY("v-i2c", "nmk-i2c.2"),
  2296. REGULATOR_SUPPLY("v-i2c", "nmk-i2c.3"),
  2297. REGULATOR_SUPPLY("v-i2c", "nmk-i2c.4"),
  2298. /* "v-mmc" changed to "vcore" in the mainline kernel */
  2299. REGULATOR_SUPPLY("vcore", "sdi0"),
  2300. REGULATOR_SUPPLY("vcore", "sdi1"),
  2301. REGULATOR_SUPPLY("vcore", "sdi2"),
  2302. REGULATOR_SUPPLY("vcore", "sdi3"),
  2303. REGULATOR_SUPPLY("vcore", "sdi4"),
  2304. REGULATOR_SUPPLY("v-dma", "dma40.0"),
  2305. REGULATOR_SUPPLY("v-ape", "ab8500-usb.0"),
  2306. /* "v-uart" changed to "vcore" in the mainline kernel */
  2307. REGULATOR_SUPPLY("vcore", "uart0"),
  2308. REGULATOR_SUPPLY("vcore", "uart1"),
  2309. REGULATOR_SUPPLY("vcore", "uart2"),
  2310. REGULATOR_SUPPLY("v-ape", "nmk-ske-keypad.0"),
  2311. REGULATOR_SUPPLY("v-hsi", "ste_hsi.0"),
  2312. REGULATOR_SUPPLY("vddvario", "smsc911x.0"),
  2313. };
  2314. static struct regulator_consumer_supply db8500_vsmps2_consumers[] = {
  2315. REGULATOR_SUPPLY("musb_1v8", "ab8500-usb.0"),
  2316. /* AV8100 regulator */
  2317. REGULATOR_SUPPLY("hdmi_1v8", "0-0070"),
  2318. };
  2319. static struct regulator_consumer_supply db8500_b2r2_mcde_consumers[] = {
  2320. REGULATOR_SUPPLY("vsupply", "b2r2_bus"),
  2321. REGULATOR_SUPPLY("vsupply", "mcde"),
  2322. };
  2323. /* SVA MMDSP regulator switch */
  2324. static struct regulator_consumer_supply db8500_svammdsp_consumers[] = {
  2325. REGULATOR_SUPPLY("sva-mmdsp", "cm_control"),
  2326. };
  2327. /* SVA pipe regulator switch */
  2328. static struct regulator_consumer_supply db8500_svapipe_consumers[] = {
  2329. REGULATOR_SUPPLY("sva-pipe", "cm_control"),
  2330. };
  2331. /* SIA MMDSP regulator switch */
  2332. static struct regulator_consumer_supply db8500_siammdsp_consumers[] = {
  2333. REGULATOR_SUPPLY("sia-mmdsp", "cm_control"),
  2334. };
  2335. /* SIA pipe regulator switch */
  2336. static struct regulator_consumer_supply db8500_siapipe_consumers[] = {
  2337. REGULATOR_SUPPLY("sia-pipe", "cm_control"),
  2338. };
  2339. static struct regulator_consumer_supply db8500_sga_consumers[] = {
  2340. REGULATOR_SUPPLY("v-mali", NULL),
  2341. };
  2342. /* ESRAM1 and 2 regulator switch */
  2343. static struct regulator_consumer_supply db8500_esram12_consumers[] = {
  2344. REGULATOR_SUPPLY("esram12", "cm_control"),
  2345. };
  2346. /* ESRAM3 and 4 regulator switch */
  2347. static struct regulator_consumer_supply db8500_esram34_consumers[] = {
  2348. REGULATOR_SUPPLY("v-esram34", "mcde"),
  2349. REGULATOR_SUPPLY("esram34", "cm_control"),
  2350. REGULATOR_SUPPLY("lcla_esram", "dma40.0"),
  2351. };
  2352. static struct regulator_init_data db8500_regulators[DB8500_NUM_REGULATORS] = {
  2353. [DB8500_REGULATOR_VAPE] = {
  2354. .constraints = {
  2355. .name = "db8500-vape",
  2356. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2357. .always_on = true,
  2358. },
  2359. .consumer_supplies = db8500_vape_consumers,
  2360. .num_consumer_supplies = ARRAY_SIZE(db8500_vape_consumers),
  2361. },
  2362. [DB8500_REGULATOR_VARM] = {
  2363. .constraints = {
  2364. .name = "db8500-varm",
  2365. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2366. },
  2367. },
  2368. [DB8500_REGULATOR_VMODEM] = {
  2369. .constraints = {
  2370. .name = "db8500-vmodem",
  2371. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2372. },
  2373. },
  2374. [DB8500_REGULATOR_VPLL] = {
  2375. .constraints = {
  2376. .name = "db8500-vpll",
  2377. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2378. },
  2379. },
  2380. [DB8500_REGULATOR_VSMPS1] = {
  2381. .constraints = {
  2382. .name = "db8500-vsmps1",
  2383. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2384. },
  2385. },
  2386. [DB8500_REGULATOR_VSMPS2] = {
  2387. .constraints = {
  2388. .name = "db8500-vsmps2",
  2389. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2390. },
  2391. .consumer_supplies = db8500_vsmps2_consumers,
  2392. .num_consumer_supplies = ARRAY_SIZE(db8500_vsmps2_consumers),
  2393. },
  2394. [DB8500_REGULATOR_VSMPS3] = {
  2395. .constraints = {
  2396. .name = "db8500-vsmps3",
  2397. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2398. },
  2399. },
  2400. [DB8500_REGULATOR_VRF1] = {
  2401. .constraints = {
  2402. .name = "db8500-vrf1",
  2403. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2404. },
  2405. },
  2406. [DB8500_REGULATOR_SWITCH_SVAMMDSP] = {
  2407. /* dependency to u8500-vape is handled outside regulator framework */
  2408. .constraints = {
  2409. .name = "db8500-sva-mmdsp",
  2410. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2411. },
  2412. .consumer_supplies = db8500_svammdsp_consumers,
  2413. .num_consumer_supplies = ARRAY_SIZE(db8500_svammdsp_consumers),
  2414. },
  2415. [DB8500_REGULATOR_SWITCH_SVAMMDSPRET] = {
  2416. .constraints = {
  2417. /* "ret" means "retention" */
  2418. .name = "db8500-sva-mmdsp-ret",
  2419. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2420. },
  2421. },
  2422. [DB8500_REGULATOR_SWITCH_SVAPIPE] = {
  2423. /* dependency to u8500-vape is handled outside regulator framework */
  2424. .constraints = {
  2425. .name = "db8500-sva-pipe",
  2426. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2427. },
  2428. .consumer_supplies = db8500_svapipe_consumers,
  2429. .num_consumer_supplies = ARRAY_SIZE(db8500_svapipe_consumers),
  2430. },
  2431. [DB8500_REGULATOR_SWITCH_SIAMMDSP] = {
  2432. /* dependency to u8500-vape is handled outside regulator framework */
  2433. .constraints = {
  2434. .name = "db8500-sia-mmdsp",
  2435. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2436. },
  2437. .consumer_supplies = db8500_siammdsp_consumers,
  2438. .num_consumer_supplies = ARRAY_SIZE(db8500_siammdsp_consumers),
  2439. },
  2440. [DB8500_REGULATOR_SWITCH_SIAMMDSPRET] = {
  2441. .constraints = {
  2442. .name = "db8500-sia-mmdsp-ret",
  2443. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2444. },
  2445. },
  2446. [DB8500_REGULATOR_SWITCH_SIAPIPE] = {
  2447. /* dependency to u8500-vape is handled outside regulator framework */
  2448. .constraints = {
  2449. .name = "db8500-sia-pipe",
  2450. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2451. },
  2452. .consumer_supplies = db8500_siapipe_consumers,
  2453. .num_consumer_supplies = ARRAY_SIZE(db8500_siapipe_consumers),
  2454. },
  2455. [DB8500_REGULATOR_SWITCH_SGA] = {
  2456. .supply_regulator = "db8500-vape",
  2457. .constraints = {
  2458. .name = "db8500-sga",
  2459. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2460. },
  2461. .consumer_supplies = db8500_sga_consumers,
  2462. .num_consumer_supplies = ARRAY_SIZE(db8500_sga_consumers),
  2463. },
  2464. [DB8500_REGULATOR_SWITCH_B2R2_MCDE] = {
  2465. .supply_regulator = "db8500-vape",
  2466. .constraints = {
  2467. .name = "db8500-b2r2-mcde",
  2468. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2469. },
  2470. .consumer_supplies = db8500_b2r2_mcde_consumers,
  2471. .num_consumer_supplies = ARRAY_SIZE(db8500_b2r2_mcde_consumers),
  2472. },
  2473. [DB8500_REGULATOR_SWITCH_ESRAM12] = {
  2474. /*
  2475. * esram12 is set in retention and supplied by Vsafe when Vape is off,
  2476. * no need to hold Vape
  2477. */
  2478. .constraints = {
  2479. .name = "db8500-esram12",
  2480. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2481. },
  2482. .consumer_supplies = db8500_esram12_consumers,
  2483. .num_consumer_supplies = ARRAY_SIZE(db8500_esram12_consumers),
  2484. },
  2485. [DB8500_REGULATOR_SWITCH_ESRAM12RET] = {
  2486. .constraints = {
  2487. .name = "db8500-esram12-ret",
  2488. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2489. },
  2490. },
  2491. [DB8500_REGULATOR_SWITCH_ESRAM34] = {
  2492. /*
  2493. * esram34 is set in retention and supplied by Vsafe when Vape is off,
  2494. * no need to hold Vape
  2495. */
  2496. .constraints = {
  2497. .name = "db8500-esram34",
  2498. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2499. },
  2500. .consumer_supplies = db8500_esram34_consumers,
  2501. .num_consumer_supplies = ARRAY_SIZE(db8500_esram34_consumers),
  2502. },
  2503. [DB8500_REGULATOR_SWITCH_ESRAM34RET] = {
  2504. .constraints = {
  2505. .name = "db8500-esram34-ret",
  2506. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2507. },
  2508. },
  2509. };
  2510. static struct resource ab8500_resources[] = {
  2511. [0] = {
  2512. .start = IRQ_DB8500_AB8500,
  2513. .end = IRQ_DB8500_AB8500,
  2514. .flags = IORESOURCE_IRQ
  2515. }
  2516. };
  2517. static struct mfd_cell db8500_prcmu_devs[] = {
  2518. {
  2519. .name = "db8500-prcmu-regulators",
  2520. .of_compatible = "stericsson,db8500-prcmu-regulator",
  2521. .platform_data = &db8500_regulators,
  2522. .pdata_size = sizeof(db8500_regulators),
  2523. },
  2524. {
  2525. .name = "cpufreq-u8500",
  2526. .of_compatible = "stericsson,cpufreq-u8500",
  2527. },
  2528. {
  2529. .name = "ab8500-core",
  2530. .of_compatible = "stericsson,ab8500",
  2531. .num_resources = ARRAY_SIZE(ab8500_resources),
  2532. .resources = ab8500_resources,
  2533. .id = AB8500_VERSION_AB8500,
  2534. },
  2535. };
  2536. /**
  2537. * prcmu_fw_init - arch init call for the Linux PRCMU fw init logic
  2538. *
  2539. */
  2540. static int __devinit db8500_prcmu_probe(struct platform_device *pdev)
  2541. {
  2542. struct ab8500_platform_data *ab8500_platdata = pdev->dev.platform_data;
  2543. struct device_node *np = pdev->dev.of_node;
  2544. int irq = 0, err = 0, i;
  2545. if (ux500_is_svp())
  2546. return -ENODEV;
  2547. init_prcm_registers();
  2548. /* Clean up the mailbox interrupts after pre-kernel code. */
  2549. writel(ALL_MBOX_BITS, PRCM_ARM_IT1_CLR);
  2550. if (np)
  2551. irq = platform_get_irq(pdev, 0);
  2552. if (!np || irq <= 0)
  2553. irq = IRQ_DB8500_PRCMU1;
  2554. err = request_threaded_irq(irq, prcmu_irq_handler,
  2555. prcmu_irq_thread_fn, IRQF_NO_SUSPEND, "prcmu", NULL);
  2556. if (err < 0) {
  2557. pr_err("prcmu: Failed to allocate IRQ_DB8500_PRCMU1.\n");
  2558. err = -EBUSY;
  2559. goto no_irq_return;
  2560. }
  2561. for (i = 0; i < ARRAY_SIZE(db8500_prcmu_devs); i++) {
  2562. if (!strcmp(db8500_prcmu_devs[i].name, "ab8500-core")) {
  2563. db8500_prcmu_devs[i].platform_data = ab8500_platdata;
  2564. db8500_prcmu_devs[i].pdata_size = sizeof(struct ab8500_platform_data);
  2565. }
  2566. }
  2567. if (cpu_is_u8500v20_or_later())
  2568. prcmu_config_esram0_deep_sleep(ESRAM0_DEEP_SLEEP_STATE_RET);
  2569. err = mfd_add_devices(&pdev->dev, 0, db8500_prcmu_devs,
  2570. ARRAY_SIZE(db8500_prcmu_devs), NULL, 0, NULL);
  2571. if (err) {
  2572. pr_err("prcmu: Failed to add subdevices\n");
  2573. return err;
  2574. }
  2575. pr_info("DB8500 PRCMU initialized\n");
  2576. no_irq_return:
  2577. return err;
  2578. }
  2579. static const struct of_device_id db8500_prcmu_match[] = {
  2580. { .compatible = "stericsson,db8500-prcmu"},
  2581. { },
  2582. };
  2583. static struct platform_driver db8500_prcmu_driver = {
  2584. .driver = {
  2585. .name = "db8500-prcmu",
  2586. .owner = THIS_MODULE,
  2587. .of_match_table = db8500_prcmu_match,
  2588. },
  2589. .probe = db8500_prcmu_probe,
  2590. };
  2591. static int __init db8500_prcmu_init(void)
  2592. {
  2593. return platform_driver_register(&db8500_prcmu_driver);
  2594. }
  2595. core_initcall(db8500_prcmu_init);
  2596. MODULE_AUTHOR("Mattias Nilsson <mattias.i.nilsson@stericsson.com>");
  2597. MODULE_DESCRIPTION("DB8500 PRCM Unit driver");
  2598. MODULE_LICENSE("GPL v2");