Kconfig 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_HAVE_CUSTOM_GPIO_H
  5. select HAVE_AOUT
  6. select HAVE_DMA_API_DEBUG
  7. select HAVE_IDE if PCI || ISA || PCMCIA
  8. select HAVE_DMA_ATTRS
  9. select HAVE_DMA_CONTIGUOUS if MMU
  10. select HAVE_MEMBLOCK
  11. select RTC_LIB
  12. select SYS_SUPPORTS_APM_EMULATION
  13. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  14. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  15. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  16. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  17. select HAVE_ARCH_KGDB
  18. select HAVE_ARCH_TRACEHOOK
  19. select HAVE_KPROBES if !XIP_KERNEL
  20. select HAVE_KRETPROBES if (HAVE_KPROBES)
  21. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  22. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  23. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  24. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  25. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  26. select HAVE_GENERIC_DMA_COHERENT
  27. select HAVE_KERNEL_GZIP
  28. select HAVE_KERNEL_LZO
  29. select HAVE_KERNEL_LZMA
  30. select HAVE_KERNEL_XZ
  31. select HAVE_IRQ_WORK
  32. select HAVE_PERF_EVENTS
  33. select PERF_USE_VMALLOC
  34. select HAVE_REGS_AND_STACK_ACCESS_API
  35. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  36. select HAVE_C_RECORDMCOUNT
  37. select HAVE_GENERIC_HARDIRQS
  38. select HARDIRQS_SW_RESEND
  39. select GENERIC_IRQ_PROBE
  40. select GENERIC_IRQ_SHOW
  41. select ARCH_WANT_IPC_PARSE_VERSION
  42. select HARDIRQS_SW_RESEND
  43. select CPU_PM if (SUSPEND || CPU_IDLE)
  44. select GENERIC_PCI_IOMAP
  45. select HAVE_BPF_JIT
  46. select GENERIC_SMP_IDLE_THREAD
  47. select KTIME_SCALAR
  48. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  49. select GENERIC_STRNCPY_FROM_USER
  50. select GENERIC_STRNLEN_USER
  51. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
  52. help
  53. The ARM series is a line of low-power-consumption RISC chip designs
  54. licensed by ARM Ltd and targeted at embedded applications and
  55. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  56. manufactured, but legacy ARM-based PC hardware remains popular in
  57. Europe. There is an ARM Linux project with a web page at
  58. <http://www.arm.linux.org.uk/>.
  59. config ARM_HAS_SG_CHAIN
  60. bool
  61. config NEED_SG_DMA_LENGTH
  62. bool
  63. config ARM_DMA_USE_IOMMU
  64. select NEED_SG_DMA_LENGTH
  65. select ARM_HAS_SG_CHAIN
  66. bool
  67. config HAVE_PWM
  68. bool
  69. config MIGHT_HAVE_PCI
  70. bool
  71. config SYS_SUPPORTS_APM_EMULATION
  72. bool
  73. config GENERIC_GPIO
  74. bool
  75. config HAVE_TCM
  76. bool
  77. select GENERIC_ALLOCATOR
  78. config HAVE_PROC_CPU
  79. bool
  80. config NO_IOPORT
  81. bool
  82. config EISA
  83. bool
  84. ---help---
  85. The Extended Industry Standard Architecture (EISA) bus was
  86. developed as an open alternative to the IBM MicroChannel bus.
  87. The EISA bus provided some of the features of the IBM MicroChannel
  88. bus while maintaining backward compatibility with cards made for
  89. the older ISA bus. The EISA bus saw limited use between 1988 and
  90. 1995 when it was made obsolete by the PCI bus.
  91. Say Y here if you are building a kernel for an EISA-based machine.
  92. Otherwise, say N.
  93. config SBUS
  94. bool
  95. config STACKTRACE_SUPPORT
  96. bool
  97. default y
  98. config HAVE_LATENCYTOP_SUPPORT
  99. bool
  100. depends on !SMP
  101. default y
  102. config LOCKDEP_SUPPORT
  103. bool
  104. default y
  105. config TRACE_IRQFLAGS_SUPPORT
  106. bool
  107. default y
  108. config RWSEM_GENERIC_SPINLOCK
  109. bool
  110. default y
  111. config RWSEM_XCHGADD_ALGORITHM
  112. bool
  113. config ARCH_HAS_ILOG2_U32
  114. bool
  115. config ARCH_HAS_ILOG2_U64
  116. bool
  117. config ARCH_HAS_CPUFREQ
  118. bool
  119. help
  120. Internal node to signify that the ARCH has CPUFREQ support
  121. and that the relevant menu configurations are displayed for
  122. it.
  123. config GENERIC_HWEIGHT
  124. bool
  125. default y
  126. config GENERIC_CALIBRATE_DELAY
  127. bool
  128. default y
  129. config ARCH_MAY_HAVE_PC_FDC
  130. bool
  131. config ZONE_DMA
  132. bool
  133. config NEED_DMA_MAP_STATE
  134. def_bool y
  135. config ARCH_HAS_DMA_SET_COHERENT_MASK
  136. bool
  137. config GENERIC_ISA_DMA
  138. bool
  139. config FIQ
  140. bool
  141. config NEED_RET_TO_USER
  142. bool
  143. config ARCH_MTD_XIP
  144. bool
  145. config VECTORS_BASE
  146. hex
  147. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  148. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  149. default 0x00000000
  150. help
  151. The base address of exception vectors.
  152. config ARM_PATCH_PHYS_VIRT
  153. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  154. default y
  155. depends on !XIP_KERNEL && MMU
  156. depends on !ARCH_REALVIEW || !SPARSEMEM
  157. help
  158. Patch phys-to-virt and virt-to-phys translation functions at
  159. boot and module load time according to the position of the
  160. kernel in system memory.
  161. This can only be used with non-XIP MMU kernels where the base
  162. of physical memory is at a 16MB boundary.
  163. Only disable this option if you know that you do not require
  164. this feature (eg, building a kernel for a single machine) and
  165. you need to shrink the kernel to the minimal size.
  166. config NEED_MACH_IO_H
  167. bool
  168. help
  169. Select this when mach/io.h is required to provide special
  170. definitions for this platform. The need for mach/io.h should
  171. be avoided when possible.
  172. config NEED_MACH_MEMORY_H
  173. bool
  174. help
  175. Select this when mach/memory.h is required to provide special
  176. definitions for this platform. The need for mach/memory.h should
  177. be avoided when possible.
  178. config PHYS_OFFSET
  179. hex "Physical address of main memory" if MMU
  180. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  181. default DRAM_BASE if !MMU
  182. help
  183. Please provide the physical address corresponding to the
  184. location of main memory in your system.
  185. config GENERIC_BUG
  186. def_bool y
  187. depends on BUG
  188. source "init/Kconfig"
  189. source "kernel/Kconfig.freezer"
  190. menu "System Type"
  191. config MMU
  192. bool "MMU-based Paged Memory Management Support"
  193. default y
  194. help
  195. Select if you want MMU-based virtualised addressing space
  196. support by paged memory management. If unsure, say 'Y'.
  197. #
  198. # The "ARM system type" choice list is ordered alphabetically by option
  199. # text. Please add new entries in the option alphabetic order.
  200. #
  201. choice
  202. prompt "ARM system type"
  203. default ARCH_VERSATILE
  204. config ARCH_SOCFPGA
  205. bool "Altera SOCFPGA family"
  206. select ARCH_WANT_OPTIONAL_GPIOLIB
  207. select ARM_AMBA
  208. select ARM_GIC
  209. select CACHE_L2X0
  210. select CLKDEV_LOOKUP
  211. select COMMON_CLK
  212. select CPU_V7
  213. select DW_APB_TIMER
  214. select DW_APB_TIMER_OF
  215. select GENERIC_CLOCKEVENTS
  216. select GPIO_PL061 if GPIOLIB
  217. select HAVE_ARM_SCU
  218. select SPARSE_IRQ
  219. select USE_OF
  220. help
  221. This enables support for Altera SOCFPGA Cyclone V platform
  222. config ARCH_INTEGRATOR
  223. bool "ARM Ltd. Integrator family"
  224. select ARM_AMBA
  225. select ARCH_HAS_CPUFREQ
  226. select COMMON_CLK
  227. select COMMON_CLK_VERSATILE
  228. select HAVE_TCM
  229. select ICST
  230. select GENERIC_CLOCKEVENTS
  231. select PLAT_VERSATILE
  232. select PLAT_VERSATILE_FPGA_IRQ
  233. select NEED_MACH_IO_H
  234. select NEED_MACH_MEMORY_H
  235. select SPARSE_IRQ
  236. select MULTI_IRQ_HANDLER
  237. help
  238. Support for ARM's Integrator platform.
  239. config ARCH_REALVIEW
  240. bool "ARM Ltd. RealView family"
  241. select ARM_AMBA
  242. select COMMON_CLK
  243. select COMMON_CLK_VERSATILE
  244. select ICST
  245. select GENERIC_CLOCKEVENTS
  246. select ARCH_WANT_OPTIONAL_GPIOLIB
  247. select PLAT_VERSATILE
  248. select PLAT_VERSATILE_CLCD
  249. select ARM_TIMER_SP804
  250. select GPIO_PL061 if GPIOLIB
  251. select NEED_MACH_MEMORY_H
  252. help
  253. This enables support for ARM Ltd RealView boards.
  254. config ARCH_VERSATILE
  255. bool "ARM Ltd. Versatile family"
  256. select ARM_AMBA
  257. select ARM_VIC
  258. select CLKDEV_LOOKUP
  259. select HAVE_MACH_CLKDEV
  260. select ICST
  261. select GENERIC_CLOCKEVENTS
  262. select ARCH_WANT_OPTIONAL_GPIOLIB
  263. select NEED_MACH_IO_H if PCI
  264. select PLAT_VERSATILE
  265. select PLAT_VERSATILE_CLOCK
  266. select PLAT_VERSATILE_CLCD
  267. select PLAT_VERSATILE_FPGA_IRQ
  268. select ARM_TIMER_SP804
  269. help
  270. This enables support for ARM Ltd Versatile board.
  271. config ARCH_VEXPRESS
  272. bool "ARM Ltd. Versatile Express family"
  273. select ARCH_WANT_OPTIONAL_GPIOLIB
  274. select ARM_AMBA
  275. select ARM_TIMER_SP804
  276. select CLKDEV_LOOKUP
  277. select COMMON_CLK
  278. select GENERIC_CLOCKEVENTS
  279. select HAVE_CLK
  280. select HAVE_PATA_PLATFORM
  281. select ICST
  282. select NO_IOPORT
  283. select PLAT_VERSATILE
  284. select PLAT_VERSATILE_CLCD
  285. select REGULATOR_FIXED_VOLTAGE if REGULATOR
  286. help
  287. This enables support for the ARM Ltd Versatile Express boards.
  288. config ARCH_AT91
  289. bool "Atmel AT91"
  290. select ARCH_REQUIRE_GPIOLIB
  291. select HAVE_CLK
  292. select CLKDEV_LOOKUP
  293. select IRQ_DOMAIN
  294. select NEED_MACH_IO_H if PCCARD
  295. help
  296. This enables support for systems based on Atmel
  297. AT91RM9200 and AT91SAM9* processors.
  298. config ARCH_BCMRING
  299. bool "Broadcom BCMRING"
  300. depends on MMU
  301. select CPU_V6
  302. select ARM_AMBA
  303. select ARM_TIMER_SP804
  304. select CLKDEV_LOOKUP
  305. select GENERIC_CLOCKEVENTS
  306. select ARCH_WANT_OPTIONAL_GPIOLIB
  307. help
  308. Support for Broadcom's BCMRing platform.
  309. config ARCH_HIGHBANK
  310. bool "Calxeda Highbank-based"
  311. select ARCH_WANT_OPTIONAL_GPIOLIB
  312. select ARM_AMBA
  313. select ARM_GIC
  314. select ARM_TIMER_SP804
  315. select CACHE_L2X0
  316. select CLKDEV_LOOKUP
  317. select COMMON_CLK
  318. select CPU_V7
  319. select GENERIC_CLOCKEVENTS
  320. select HAVE_ARM_SCU
  321. select HAVE_SMP
  322. select SPARSE_IRQ
  323. select USE_OF
  324. help
  325. Support for the Calxeda Highbank SoC based boards.
  326. config ARCH_CLPS711X
  327. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  328. select CPU_ARM720T
  329. select ARCH_USES_GETTIMEOFFSET
  330. select NEED_MACH_MEMORY_H
  331. help
  332. Support for Cirrus Logic 711x/721x/731x based boards.
  333. config ARCH_CNS3XXX
  334. bool "Cavium Networks CNS3XXX family"
  335. select CPU_V6K
  336. select GENERIC_CLOCKEVENTS
  337. select ARM_GIC
  338. select MIGHT_HAVE_CACHE_L2X0
  339. select MIGHT_HAVE_PCI
  340. select PCI_DOMAINS if PCI
  341. help
  342. Support for Cavium Networks CNS3XXX platform.
  343. config ARCH_GEMINI
  344. bool "Cortina Systems Gemini"
  345. select CPU_FA526
  346. select ARCH_REQUIRE_GPIOLIB
  347. select ARCH_USES_GETTIMEOFFSET
  348. help
  349. Support for the Cortina Systems Gemini family SoCs
  350. config ARCH_PRIMA2
  351. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  352. select CPU_V7
  353. select NO_IOPORT
  354. select ARCH_REQUIRE_GPIOLIB
  355. select GENERIC_CLOCKEVENTS
  356. select COMMON_CLK
  357. select GENERIC_IRQ_CHIP
  358. select MIGHT_HAVE_CACHE_L2X0
  359. select PINCTRL
  360. select PINCTRL_SIRF
  361. select USE_OF
  362. select ZONE_DMA
  363. help
  364. Support for CSR SiRFSoC ARM Cortex A9 Platform
  365. config ARCH_EBSA110
  366. bool "EBSA-110"
  367. select CPU_SA110
  368. select ISA
  369. select NO_IOPORT
  370. select ARCH_USES_GETTIMEOFFSET
  371. select NEED_MACH_IO_H
  372. select NEED_MACH_MEMORY_H
  373. help
  374. This is an evaluation board for the StrongARM processor available
  375. from Digital. It has limited hardware on-board, including an
  376. Ethernet interface, two PCMCIA sockets, two serial ports and a
  377. parallel port.
  378. config ARCH_EP93XX
  379. bool "EP93xx-based"
  380. select CPU_ARM920T
  381. select ARM_AMBA
  382. select ARM_VIC
  383. select CLKDEV_LOOKUP
  384. select ARCH_REQUIRE_GPIOLIB
  385. select ARCH_HAS_HOLES_MEMORYMODEL
  386. select ARCH_USES_GETTIMEOFFSET
  387. select NEED_MACH_MEMORY_H
  388. help
  389. This enables support for the Cirrus EP93xx series of CPUs.
  390. config ARCH_FOOTBRIDGE
  391. bool "FootBridge"
  392. select CPU_SA110
  393. select FOOTBRIDGE
  394. select GENERIC_CLOCKEVENTS
  395. select HAVE_IDE
  396. select NEED_MACH_IO_H
  397. select NEED_MACH_MEMORY_H
  398. help
  399. Support for systems based on the DC21285 companion chip
  400. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  401. config ARCH_MXC
  402. bool "Freescale MXC/iMX-based"
  403. select GENERIC_CLOCKEVENTS
  404. select ARCH_REQUIRE_GPIOLIB
  405. select CLKDEV_LOOKUP
  406. select CLKSRC_MMIO
  407. select GENERIC_IRQ_CHIP
  408. select MULTI_IRQ_HANDLER
  409. select SPARSE_IRQ
  410. select USE_OF
  411. help
  412. Support for Freescale MXC/iMX-based family of processors
  413. config ARCH_MXS
  414. bool "Freescale MXS-based"
  415. select GENERIC_CLOCKEVENTS
  416. select ARCH_REQUIRE_GPIOLIB
  417. select CLKDEV_LOOKUP
  418. select CLKSRC_MMIO
  419. select COMMON_CLK
  420. select HAVE_CLK_PREPARE
  421. select PINCTRL
  422. select USE_OF
  423. help
  424. Support for Freescale MXS-based family of processors
  425. config ARCH_NETX
  426. bool "Hilscher NetX based"
  427. select CLKSRC_MMIO
  428. select CPU_ARM926T
  429. select ARM_VIC
  430. select GENERIC_CLOCKEVENTS
  431. help
  432. This enables support for systems based on the Hilscher NetX Soc
  433. config ARCH_H720X
  434. bool "Hynix HMS720x-based"
  435. select CPU_ARM720T
  436. select ISA_DMA_API
  437. select ARCH_USES_GETTIMEOFFSET
  438. help
  439. This enables support for systems based on the Hynix HMS720x
  440. config ARCH_IOP13XX
  441. bool "IOP13xx-based"
  442. depends on MMU
  443. select CPU_XSC3
  444. select PLAT_IOP
  445. select PCI
  446. select ARCH_SUPPORTS_MSI
  447. select VMSPLIT_1G
  448. select NEED_MACH_IO_H
  449. select NEED_MACH_MEMORY_H
  450. select NEED_RET_TO_USER
  451. help
  452. Support for Intel's IOP13XX (XScale) family of processors.
  453. config ARCH_IOP32X
  454. bool "IOP32x-based"
  455. depends on MMU
  456. select CPU_XSCALE
  457. select NEED_MACH_IO_H
  458. select NEED_RET_TO_USER
  459. select PLAT_IOP
  460. select PCI
  461. select ARCH_REQUIRE_GPIOLIB
  462. help
  463. Support for Intel's 80219 and IOP32X (XScale) family of
  464. processors.
  465. config ARCH_IOP33X
  466. bool "IOP33x-based"
  467. depends on MMU
  468. select CPU_XSCALE
  469. select NEED_MACH_IO_H
  470. select NEED_RET_TO_USER
  471. select PLAT_IOP
  472. select PCI
  473. select ARCH_REQUIRE_GPIOLIB
  474. help
  475. Support for Intel's IOP33X (XScale) family of processors.
  476. config ARCH_IXP4XX
  477. bool "IXP4xx-based"
  478. depends on MMU
  479. select ARCH_HAS_DMA_SET_COHERENT_MASK
  480. select CLKSRC_MMIO
  481. select CPU_XSCALE
  482. select ARCH_REQUIRE_GPIOLIB
  483. select GENERIC_CLOCKEVENTS
  484. select MIGHT_HAVE_PCI
  485. select NEED_MACH_IO_H
  486. select DMABOUNCE if PCI
  487. help
  488. Support for Intel's IXP4XX (XScale) family of processors.
  489. config ARCH_MVEBU
  490. bool "Marvell SOCs with Device Tree support"
  491. select GENERIC_CLOCKEVENTS
  492. select MULTI_IRQ_HANDLER
  493. select SPARSE_IRQ
  494. select CLKSRC_MMIO
  495. select GENERIC_IRQ_CHIP
  496. select IRQ_DOMAIN
  497. select COMMON_CLK
  498. help
  499. Support for the Marvell SoC Family with device tree support
  500. config ARCH_DOVE
  501. bool "Marvell Dove"
  502. select CPU_V7
  503. select PCI
  504. select ARCH_REQUIRE_GPIOLIB
  505. select GENERIC_CLOCKEVENTS
  506. select NEED_MACH_IO_H
  507. select PLAT_ORION
  508. help
  509. Support for the Marvell Dove SoC 88AP510
  510. config ARCH_KIRKWOOD
  511. bool "Marvell Kirkwood"
  512. select CPU_FEROCEON
  513. select PCI
  514. select ARCH_REQUIRE_GPIOLIB
  515. select GENERIC_CLOCKEVENTS
  516. select NEED_MACH_IO_H
  517. select PLAT_ORION
  518. help
  519. Support for the following Marvell Kirkwood series SoCs:
  520. 88F6180, 88F6192 and 88F6281.
  521. config ARCH_LPC32XX
  522. bool "NXP LPC32XX"
  523. select CLKSRC_MMIO
  524. select CPU_ARM926T
  525. select ARCH_REQUIRE_GPIOLIB
  526. select HAVE_IDE
  527. select ARM_AMBA
  528. select USB_ARCH_HAS_OHCI
  529. select CLKDEV_LOOKUP
  530. select GENERIC_CLOCKEVENTS
  531. select USE_OF
  532. select HAVE_PWM
  533. help
  534. Support for the NXP LPC32XX family of processors
  535. config ARCH_MV78XX0
  536. bool "Marvell MV78xx0"
  537. select CPU_FEROCEON
  538. select PCI
  539. select ARCH_REQUIRE_GPIOLIB
  540. select GENERIC_CLOCKEVENTS
  541. select NEED_MACH_IO_H
  542. select PLAT_ORION
  543. help
  544. Support for the following Marvell MV78xx0 series SoCs:
  545. MV781x0, MV782x0.
  546. config ARCH_ORION5X
  547. bool "Marvell Orion"
  548. depends on MMU
  549. select CPU_FEROCEON
  550. select PCI
  551. select ARCH_REQUIRE_GPIOLIB
  552. select GENERIC_CLOCKEVENTS
  553. select NEED_MACH_IO_H
  554. select PLAT_ORION
  555. help
  556. Support for the following Marvell Orion 5x series SoCs:
  557. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  558. Orion-2 (5281), Orion-1-90 (6183).
  559. config ARCH_MMP
  560. bool "Marvell PXA168/910/MMP2"
  561. depends on MMU
  562. select ARCH_REQUIRE_GPIOLIB
  563. select CLKDEV_LOOKUP
  564. select GENERIC_CLOCKEVENTS
  565. select GPIO_PXA
  566. select IRQ_DOMAIN
  567. select PLAT_PXA
  568. select SPARSE_IRQ
  569. select GENERIC_ALLOCATOR
  570. help
  571. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  572. config ARCH_KS8695
  573. bool "Micrel/Kendin KS8695"
  574. select CPU_ARM922T
  575. select ARCH_REQUIRE_GPIOLIB
  576. select ARCH_USES_GETTIMEOFFSET
  577. select NEED_MACH_MEMORY_H
  578. help
  579. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  580. System-on-Chip devices.
  581. config ARCH_W90X900
  582. bool "Nuvoton W90X900 CPU"
  583. select CPU_ARM926T
  584. select ARCH_REQUIRE_GPIOLIB
  585. select CLKDEV_LOOKUP
  586. select CLKSRC_MMIO
  587. select GENERIC_CLOCKEVENTS
  588. help
  589. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  590. At present, the w90x900 has been renamed nuc900, regarding
  591. the ARM series product line, you can login the following
  592. link address to know more.
  593. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  594. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  595. config ARCH_TEGRA
  596. bool "NVIDIA Tegra"
  597. select CLKDEV_LOOKUP
  598. select CLKSRC_MMIO
  599. select GENERIC_CLOCKEVENTS
  600. select GENERIC_GPIO
  601. select HAVE_CLK
  602. select HAVE_SMP
  603. select MIGHT_HAVE_CACHE_L2X0
  604. select NEED_MACH_IO_H if PCI
  605. select ARCH_HAS_CPUFREQ
  606. select USE_OF
  607. help
  608. This enables support for NVIDIA Tegra based systems (Tegra APX,
  609. Tegra 6xx and Tegra 2 series).
  610. config ARCH_PICOXCELL
  611. bool "Picochip picoXcell"
  612. select ARCH_REQUIRE_GPIOLIB
  613. select ARM_PATCH_PHYS_VIRT
  614. select ARM_VIC
  615. select CPU_V6K
  616. select DW_APB_TIMER
  617. select DW_APB_TIMER_OF
  618. select GENERIC_CLOCKEVENTS
  619. select GENERIC_GPIO
  620. select HAVE_TCM
  621. select NO_IOPORT
  622. select SPARSE_IRQ
  623. select USE_OF
  624. help
  625. This enables support for systems based on the Picochip picoXcell
  626. family of Femtocell devices. The picoxcell support requires device tree
  627. for all boards.
  628. config ARCH_PNX4008
  629. bool "Philips Nexperia PNX4008 Mobile"
  630. select CPU_ARM926T
  631. select CLKDEV_LOOKUP
  632. select ARCH_USES_GETTIMEOFFSET
  633. help
  634. This enables support for Philips PNX4008 mobile platform.
  635. config ARCH_PXA
  636. bool "PXA2xx/PXA3xx-based"
  637. depends on MMU
  638. select ARCH_MTD_XIP
  639. select ARCH_HAS_CPUFREQ
  640. select CLKDEV_LOOKUP
  641. select CLKSRC_MMIO
  642. select ARCH_REQUIRE_GPIOLIB
  643. select GENERIC_CLOCKEVENTS
  644. select GPIO_PXA
  645. select PLAT_PXA
  646. select SPARSE_IRQ
  647. select AUTO_ZRELADDR
  648. select MULTI_IRQ_HANDLER
  649. select ARM_CPU_SUSPEND if PM
  650. select HAVE_IDE
  651. help
  652. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  653. config ARCH_MSM
  654. bool "Qualcomm MSM"
  655. select HAVE_CLK
  656. select GENERIC_CLOCKEVENTS
  657. select ARCH_REQUIRE_GPIOLIB
  658. select CLKDEV_LOOKUP
  659. help
  660. Support for Qualcomm MSM/QSD based systems. This runs on the
  661. apps processor of the MSM/QSD and depends on a shared memory
  662. interface to the modem processor which runs the baseband
  663. stack and controls some vital subsystems
  664. (clock and power control, etc).
  665. config ARCH_SHMOBILE
  666. bool "Renesas SH-Mobile / R-Mobile"
  667. select HAVE_CLK
  668. select CLKDEV_LOOKUP
  669. select HAVE_MACH_CLKDEV
  670. select HAVE_SMP
  671. select GENERIC_CLOCKEVENTS
  672. select MIGHT_HAVE_CACHE_L2X0
  673. select NO_IOPORT
  674. select SPARSE_IRQ
  675. select MULTI_IRQ_HANDLER
  676. select PM_GENERIC_DOMAINS if PM
  677. select NEED_MACH_MEMORY_H
  678. help
  679. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  680. config ARCH_RPC
  681. bool "RiscPC"
  682. select ARCH_ACORN
  683. select FIQ
  684. select ARCH_MAY_HAVE_PC_FDC
  685. select HAVE_PATA_PLATFORM
  686. select ISA_DMA_API
  687. select NO_IOPORT
  688. select ARCH_SPARSEMEM_ENABLE
  689. select ARCH_USES_GETTIMEOFFSET
  690. select HAVE_IDE
  691. select NEED_MACH_IO_H
  692. select NEED_MACH_MEMORY_H
  693. help
  694. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  695. CD-ROM interface, serial and parallel port, and the floppy drive.
  696. config ARCH_SA1100
  697. bool "SA1100-based"
  698. select CLKSRC_MMIO
  699. select CPU_SA1100
  700. select ISA
  701. select ARCH_SPARSEMEM_ENABLE
  702. select ARCH_MTD_XIP
  703. select ARCH_HAS_CPUFREQ
  704. select CPU_FREQ
  705. select GENERIC_CLOCKEVENTS
  706. select CLKDEV_LOOKUP
  707. select ARCH_REQUIRE_GPIOLIB
  708. select HAVE_IDE
  709. select NEED_MACH_MEMORY_H
  710. select SPARSE_IRQ
  711. help
  712. Support for StrongARM 11x0 based boards.
  713. config ARCH_S3C24XX
  714. bool "Samsung S3C24XX SoCs"
  715. select GENERIC_GPIO
  716. select ARCH_HAS_CPUFREQ
  717. select HAVE_CLK
  718. select CLKDEV_LOOKUP
  719. select ARCH_USES_GETTIMEOFFSET
  720. select HAVE_S3C2410_I2C if I2C
  721. select HAVE_S3C_RTC if RTC_CLASS
  722. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  723. select NEED_MACH_IO_H
  724. help
  725. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  726. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  727. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  728. Samsung SMDK2410 development board (and derivatives).
  729. config ARCH_S3C64XX
  730. bool "Samsung S3C64XX"
  731. select PLAT_SAMSUNG
  732. select CPU_V6
  733. select ARM_VIC
  734. select HAVE_CLK
  735. select HAVE_TCM
  736. select CLKDEV_LOOKUP
  737. select NO_IOPORT
  738. select ARCH_USES_GETTIMEOFFSET
  739. select ARCH_HAS_CPUFREQ
  740. select ARCH_REQUIRE_GPIOLIB
  741. select SAMSUNG_CLKSRC
  742. select SAMSUNG_IRQ_VIC_TIMER
  743. select S3C_GPIO_TRACK
  744. select S3C_DEV_NAND
  745. select USB_ARCH_HAS_OHCI
  746. select SAMSUNG_GPIOLIB_4BIT
  747. select HAVE_S3C2410_I2C if I2C
  748. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  749. help
  750. Samsung S3C64XX series based systems
  751. config ARCH_S5P64X0
  752. bool "Samsung S5P6440 S5P6450"
  753. select CPU_V6
  754. select GENERIC_GPIO
  755. select HAVE_CLK
  756. select CLKDEV_LOOKUP
  757. select CLKSRC_MMIO
  758. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  759. select GENERIC_CLOCKEVENTS
  760. select HAVE_S3C2410_I2C if I2C
  761. select HAVE_S3C_RTC if RTC_CLASS
  762. help
  763. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  764. SMDK6450.
  765. config ARCH_S5PC100
  766. bool "Samsung S5PC100"
  767. select GENERIC_GPIO
  768. select HAVE_CLK
  769. select CLKDEV_LOOKUP
  770. select CPU_V7
  771. select ARCH_USES_GETTIMEOFFSET
  772. select HAVE_S3C2410_I2C if I2C
  773. select HAVE_S3C_RTC if RTC_CLASS
  774. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  775. help
  776. Samsung S5PC100 series based systems
  777. config ARCH_S5PV210
  778. bool "Samsung S5PV210/S5PC110"
  779. select CPU_V7
  780. select ARCH_SPARSEMEM_ENABLE
  781. select ARCH_HAS_HOLES_MEMORYMODEL
  782. select GENERIC_GPIO
  783. select HAVE_CLK
  784. select CLKDEV_LOOKUP
  785. select CLKSRC_MMIO
  786. select ARCH_HAS_CPUFREQ
  787. select GENERIC_CLOCKEVENTS
  788. select HAVE_S3C2410_I2C if I2C
  789. select HAVE_S3C_RTC if RTC_CLASS
  790. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  791. select NEED_MACH_MEMORY_H
  792. help
  793. Samsung S5PV210/S5PC110 series based systems
  794. config ARCH_EXYNOS
  795. bool "SAMSUNG EXYNOS"
  796. select CPU_V7
  797. select ARCH_SPARSEMEM_ENABLE
  798. select ARCH_HAS_HOLES_MEMORYMODEL
  799. select GENERIC_GPIO
  800. select HAVE_CLK
  801. select CLKDEV_LOOKUP
  802. select ARCH_HAS_CPUFREQ
  803. select GENERIC_CLOCKEVENTS
  804. select HAVE_S3C_RTC if RTC_CLASS
  805. select HAVE_S3C2410_I2C if I2C
  806. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  807. select NEED_MACH_MEMORY_H
  808. help
  809. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  810. config ARCH_SHARK
  811. bool "Shark"
  812. select CPU_SA110
  813. select ISA
  814. select ISA_DMA
  815. select ZONE_DMA
  816. select PCI
  817. select ARCH_USES_GETTIMEOFFSET
  818. select NEED_MACH_MEMORY_H
  819. select NEED_MACH_IO_H
  820. help
  821. Support for the StrongARM based Digital DNARD machine, also known
  822. as "Shark" (<http://www.shark-linux.de/shark.html>).
  823. config ARCH_U300
  824. bool "ST-Ericsson U300 Series"
  825. depends on MMU
  826. select CLKSRC_MMIO
  827. select CPU_ARM926T
  828. select HAVE_TCM
  829. select ARM_AMBA
  830. select ARM_PATCH_PHYS_VIRT
  831. select ARM_VIC
  832. select GENERIC_CLOCKEVENTS
  833. select CLKDEV_LOOKUP
  834. select COMMON_CLK
  835. select GENERIC_GPIO
  836. select ARCH_REQUIRE_GPIOLIB
  837. help
  838. Support for ST-Ericsson U300 series mobile platforms.
  839. config ARCH_U8500
  840. bool "ST-Ericsson U8500 Series"
  841. depends on MMU
  842. select CPU_V7
  843. select ARM_AMBA
  844. select GENERIC_CLOCKEVENTS
  845. select CLKDEV_LOOKUP
  846. select ARCH_REQUIRE_GPIOLIB
  847. select ARCH_HAS_CPUFREQ
  848. select HAVE_SMP
  849. select MIGHT_HAVE_CACHE_L2X0
  850. help
  851. Support for ST-Ericsson's Ux500 architecture
  852. config ARCH_NOMADIK
  853. bool "STMicroelectronics Nomadik"
  854. select ARM_AMBA
  855. select ARM_VIC
  856. select CPU_ARM926T
  857. select COMMON_CLK
  858. select GENERIC_CLOCKEVENTS
  859. select PINCTRL
  860. select MIGHT_HAVE_CACHE_L2X0
  861. select ARCH_REQUIRE_GPIOLIB
  862. help
  863. Support for the Nomadik platform by ST-Ericsson
  864. config ARCH_DAVINCI
  865. bool "TI DaVinci"
  866. select GENERIC_CLOCKEVENTS
  867. select ARCH_REQUIRE_GPIOLIB
  868. select ZONE_DMA
  869. select HAVE_IDE
  870. select CLKDEV_LOOKUP
  871. select GENERIC_ALLOCATOR
  872. select GENERIC_IRQ_CHIP
  873. select ARCH_HAS_HOLES_MEMORYMODEL
  874. help
  875. Support for TI's DaVinci platform.
  876. config ARCH_OMAP
  877. bool "TI OMAP"
  878. depends on MMU
  879. select HAVE_CLK
  880. select ARCH_REQUIRE_GPIOLIB
  881. select ARCH_HAS_CPUFREQ
  882. select CLKSRC_MMIO
  883. select GENERIC_CLOCKEVENTS
  884. select ARCH_HAS_HOLES_MEMORYMODEL
  885. help
  886. Support for TI's OMAP platform (OMAP1/2/3/4).
  887. config PLAT_SPEAR
  888. bool "ST SPEAr"
  889. select ARM_AMBA
  890. select ARCH_REQUIRE_GPIOLIB
  891. select CLKDEV_LOOKUP
  892. select COMMON_CLK
  893. select CLKSRC_MMIO
  894. select GENERIC_CLOCKEVENTS
  895. select HAVE_CLK
  896. help
  897. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  898. config ARCH_VT8500
  899. bool "VIA/WonderMedia 85xx"
  900. select CPU_ARM926T
  901. select GENERIC_GPIO
  902. select ARCH_HAS_CPUFREQ
  903. select GENERIC_CLOCKEVENTS
  904. select ARCH_REQUIRE_GPIOLIB
  905. help
  906. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  907. config ARCH_ZYNQ
  908. bool "Xilinx Zynq ARM Cortex A9 Platform"
  909. select CPU_V7
  910. select GENERIC_CLOCKEVENTS
  911. select CLKDEV_LOOKUP
  912. select ARM_GIC
  913. select ARM_AMBA
  914. select ICST
  915. select MIGHT_HAVE_CACHE_L2X0
  916. select USE_OF
  917. help
  918. Support for Xilinx Zynq ARM Cortex A9 Platform
  919. endchoice
  920. #
  921. # This is sorted alphabetically by mach-* pathname. However, plat-*
  922. # Kconfigs may be included either alphabetically (according to the
  923. # plat- suffix) or along side the corresponding mach-* source.
  924. #
  925. source "arch/arm/mach-mvebu/Kconfig"
  926. source "arch/arm/mach-at91/Kconfig"
  927. source "arch/arm/mach-bcmring/Kconfig"
  928. source "arch/arm/mach-clps711x/Kconfig"
  929. source "arch/arm/mach-cns3xxx/Kconfig"
  930. source "arch/arm/mach-davinci/Kconfig"
  931. source "arch/arm/mach-dove/Kconfig"
  932. source "arch/arm/mach-ep93xx/Kconfig"
  933. source "arch/arm/mach-footbridge/Kconfig"
  934. source "arch/arm/mach-gemini/Kconfig"
  935. source "arch/arm/mach-h720x/Kconfig"
  936. source "arch/arm/mach-integrator/Kconfig"
  937. source "arch/arm/mach-iop32x/Kconfig"
  938. source "arch/arm/mach-iop33x/Kconfig"
  939. source "arch/arm/mach-iop13xx/Kconfig"
  940. source "arch/arm/mach-ixp4xx/Kconfig"
  941. source "arch/arm/mach-kirkwood/Kconfig"
  942. source "arch/arm/mach-ks8695/Kconfig"
  943. source "arch/arm/mach-msm/Kconfig"
  944. source "arch/arm/mach-mv78xx0/Kconfig"
  945. source "arch/arm/plat-mxc/Kconfig"
  946. source "arch/arm/mach-mxs/Kconfig"
  947. source "arch/arm/mach-netx/Kconfig"
  948. source "arch/arm/mach-nomadik/Kconfig"
  949. source "arch/arm/plat-nomadik/Kconfig"
  950. source "arch/arm/plat-omap/Kconfig"
  951. source "arch/arm/mach-omap1/Kconfig"
  952. source "arch/arm/mach-omap2/Kconfig"
  953. source "arch/arm/mach-orion5x/Kconfig"
  954. source "arch/arm/mach-pxa/Kconfig"
  955. source "arch/arm/plat-pxa/Kconfig"
  956. source "arch/arm/mach-mmp/Kconfig"
  957. source "arch/arm/mach-realview/Kconfig"
  958. source "arch/arm/mach-sa1100/Kconfig"
  959. source "arch/arm/plat-samsung/Kconfig"
  960. source "arch/arm/plat-s3c24xx/Kconfig"
  961. source "arch/arm/plat-spear/Kconfig"
  962. source "arch/arm/mach-s3c24xx/Kconfig"
  963. if ARCH_S3C24XX
  964. source "arch/arm/mach-s3c2412/Kconfig"
  965. source "arch/arm/mach-s3c2440/Kconfig"
  966. endif
  967. if ARCH_S3C64XX
  968. source "arch/arm/mach-s3c64xx/Kconfig"
  969. endif
  970. source "arch/arm/mach-s5p64x0/Kconfig"
  971. source "arch/arm/mach-s5pc100/Kconfig"
  972. source "arch/arm/mach-s5pv210/Kconfig"
  973. source "arch/arm/mach-exynos/Kconfig"
  974. source "arch/arm/mach-shmobile/Kconfig"
  975. source "arch/arm/mach-tegra/Kconfig"
  976. source "arch/arm/mach-u300/Kconfig"
  977. source "arch/arm/mach-ux500/Kconfig"
  978. source "arch/arm/mach-versatile/Kconfig"
  979. source "arch/arm/mach-vexpress/Kconfig"
  980. source "arch/arm/plat-versatile/Kconfig"
  981. source "arch/arm/mach-vt8500/Kconfig"
  982. source "arch/arm/mach-w90x900/Kconfig"
  983. # Definitions to make life easier
  984. config ARCH_ACORN
  985. bool
  986. config PLAT_IOP
  987. bool
  988. select GENERIC_CLOCKEVENTS
  989. config PLAT_ORION
  990. bool
  991. select CLKSRC_MMIO
  992. select GENERIC_IRQ_CHIP
  993. select IRQ_DOMAIN
  994. select COMMON_CLK
  995. config PLAT_PXA
  996. bool
  997. config PLAT_VERSATILE
  998. bool
  999. config ARM_TIMER_SP804
  1000. bool
  1001. select CLKSRC_MMIO
  1002. select HAVE_SCHED_CLOCK
  1003. source arch/arm/mm/Kconfig
  1004. config ARM_NR_BANKS
  1005. int
  1006. default 16 if ARCH_EP93XX
  1007. default 8
  1008. config IWMMXT
  1009. bool "Enable iWMMXt support"
  1010. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  1011. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  1012. help
  1013. Enable support for iWMMXt context switching at run time if
  1014. running on a CPU that supports it.
  1015. config XSCALE_PMU
  1016. bool
  1017. depends on CPU_XSCALE
  1018. default y
  1019. config CPU_HAS_PMU
  1020. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  1021. (!ARCH_OMAP3 || OMAP3_EMU)
  1022. default y
  1023. bool
  1024. config MULTI_IRQ_HANDLER
  1025. bool
  1026. help
  1027. Allow each machine to specify it's own IRQ handler at run time.
  1028. if !MMU
  1029. source "arch/arm/Kconfig-nommu"
  1030. endif
  1031. config ARM_ERRATA_326103
  1032. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1033. depends on CPU_V6
  1034. help
  1035. Executing a SWP instruction to read-only memory does not set bit 11
  1036. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1037. treat the access as a read, preventing a COW from occurring and
  1038. causing the faulting task to livelock.
  1039. config ARM_ERRATA_411920
  1040. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1041. depends on CPU_V6 || CPU_V6K
  1042. help
  1043. Invalidation of the Instruction Cache operation can
  1044. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1045. It does not affect the MPCore. This option enables the ARM Ltd.
  1046. recommended workaround.
  1047. config ARM_ERRATA_430973
  1048. bool "ARM errata: Stale prediction on replaced interworking branch"
  1049. depends on CPU_V7
  1050. help
  1051. This option enables the workaround for the 430973 Cortex-A8
  1052. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1053. interworking branch is replaced with another code sequence at the
  1054. same virtual address, whether due to self-modifying code or virtual
  1055. to physical address re-mapping, Cortex-A8 does not recover from the
  1056. stale interworking branch prediction. This results in Cortex-A8
  1057. executing the new code sequence in the incorrect ARM or Thumb state.
  1058. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1059. and also flushes the branch target cache at every context switch.
  1060. Note that setting specific bits in the ACTLR register may not be
  1061. available in non-secure mode.
  1062. config ARM_ERRATA_458693
  1063. bool "ARM errata: Processor deadlock when a false hazard is created"
  1064. depends on CPU_V7
  1065. help
  1066. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1067. erratum. For very specific sequences of memory operations, it is
  1068. possible for a hazard condition intended for a cache line to instead
  1069. be incorrectly associated with a different cache line. This false
  1070. hazard might then cause a processor deadlock. The workaround enables
  1071. the L1 caching of the NEON accesses and disables the PLD instruction
  1072. in the ACTLR register. Note that setting specific bits in the ACTLR
  1073. register may not be available in non-secure mode.
  1074. config ARM_ERRATA_460075
  1075. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1076. depends on CPU_V7
  1077. help
  1078. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1079. erratum. Any asynchronous access to the L2 cache may encounter a
  1080. situation in which recent store transactions to the L2 cache are lost
  1081. and overwritten with stale memory contents from external memory. The
  1082. workaround disables the write-allocate mode for the L2 cache via the
  1083. ACTLR register. Note that setting specific bits in the ACTLR register
  1084. may not be available in non-secure mode.
  1085. config ARM_ERRATA_742230
  1086. bool "ARM errata: DMB operation may be faulty"
  1087. depends on CPU_V7 && SMP
  1088. help
  1089. This option enables the workaround for the 742230 Cortex-A9
  1090. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1091. between two write operations may not ensure the correct visibility
  1092. ordering of the two writes. This workaround sets a specific bit in
  1093. the diagnostic register of the Cortex-A9 which causes the DMB
  1094. instruction to behave as a DSB, ensuring the correct behaviour of
  1095. the two writes.
  1096. config ARM_ERRATA_742231
  1097. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1098. depends on CPU_V7 && SMP
  1099. help
  1100. This option enables the workaround for the 742231 Cortex-A9
  1101. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1102. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1103. accessing some data located in the same cache line, may get corrupted
  1104. data due to bad handling of the address hazard when the line gets
  1105. replaced from one of the CPUs at the same time as another CPU is
  1106. accessing it. This workaround sets specific bits in the diagnostic
  1107. register of the Cortex-A9 which reduces the linefill issuing
  1108. capabilities of the processor.
  1109. config PL310_ERRATA_588369
  1110. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1111. depends on CACHE_L2X0
  1112. help
  1113. The PL310 L2 cache controller implements three types of Clean &
  1114. Invalidate maintenance operations: by Physical Address
  1115. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1116. They are architecturally defined to behave as the execution of a
  1117. clean operation followed immediately by an invalidate operation,
  1118. both performing to the same memory location. This functionality
  1119. is not correctly implemented in PL310 as clean lines are not
  1120. invalidated as a result of these operations.
  1121. config ARM_ERRATA_720789
  1122. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1123. depends on CPU_V7
  1124. help
  1125. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1126. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1127. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1128. As a consequence of this erratum, some TLB entries which should be
  1129. invalidated are not, resulting in an incoherency in the system page
  1130. tables. The workaround changes the TLB flushing routines to invalidate
  1131. entries regardless of the ASID.
  1132. config PL310_ERRATA_727915
  1133. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1134. depends on CACHE_L2X0
  1135. help
  1136. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1137. operation (offset 0x7FC). This operation runs in background so that
  1138. PL310 can handle normal accesses while it is in progress. Under very
  1139. rare circumstances, due to this erratum, write data can be lost when
  1140. PL310 treats a cacheable write transaction during a Clean &
  1141. Invalidate by Way operation.
  1142. config ARM_ERRATA_743622
  1143. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1144. depends on CPU_V7
  1145. help
  1146. This option enables the workaround for the 743622 Cortex-A9
  1147. (r2p*) erratum. Under very rare conditions, a faulty
  1148. optimisation in the Cortex-A9 Store Buffer may lead to data
  1149. corruption. This workaround sets a specific bit in the diagnostic
  1150. register of the Cortex-A9 which disables the Store Buffer
  1151. optimisation, preventing the defect from occurring. This has no
  1152. visible impact on the overall performance or power consumption of the
  1153. processor.
  1154. config ARM_ERRATA_751472
  1155. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1156. depends on CPU_V7
  1157. help
  1158. This option enables the workaround for the 751472 Cortex-A9 (prior
  1159. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1160. completion of a following broadcasted operation if the second
  1161. operation is received by a CPU before the ICIALLUIS has completed,
  1162. potentially leading to corrupted entries in the cache or TLB.
  1163. config PL310_ERRATA_753970
  1164. bool "PL310 errata: cache sync operation may be faulty"
  1165. depends on CACHE_PL310
  1166. help
  1167. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1168. Under some condition the effect of cache sync operation on
  1169. the store buffer still remains when the operation completes.
  1170. This means that the store buffer is always asked to drain and
  1171. this prevents it from merging any further writes. The workaround
  1172. is to replace the normal offset of cache sync operation (0x730)
  1173. by another offset targeting an unmapped PL310 register 0x740.
  1174. This has the same effect as the cache sync operation: store buffer
  1175. drain and waiting for all buffers empty.
  1176. config ARM_ERRATA_754322
  1177. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1178. depends on CPU_V7
  1179. help
  1180. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1181. r3p*) erratum. A speculative memory access may cause a page table walk
  1182. which starts prior to an ASID switch but completes afterwards. This
  1183. can populate the micro-TLB with a stale entry which may be hit with
  1184. the new ASID. This workaround places two dsb instructions in the mm
  1185. switching code so that no page table walks can cross the ASID switch.
  1186. config ARM_ERRATA_754327
  1187. bool "ARM errata: no automatic Store Buffer drain"
  1188. depends on CPU_V7 && SMP
  1189. help
  1190. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1191. r2p0) erratum. The Store Buffer does not have any automatic draining
  1192. mechanism and therefore a livelock may occur if an external agent
  1193. continuously polls a memory location waiting to observe an update.
  1194. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1195. written polling loops from denying visibility of updates to memory.
  1196. config ARM_ERRATA_364296
  1197. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1198. depends on CPU_V6 && !SMP
  1199. help
  1200. This options enables the workaround for the 364296 ARM1136
  1201. r0p2 erratum (possible cache data corruption with
  1202. hit-under-miss enabled). It sets the undocumented bit 31 in
  1203. the auxiliary control register and the FI bit in the control
  1204. register, thus disabling hit-under-miss without putting the
  1205. processor into full low interrupt latency mode. ARM11MPCore
  1206. is not affected.
  1207. config ARM_ERRATA_764369
  1208. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1209. depends on CPU_V7 && SMP
  1210. help
  1211. This option enables the workaround for erratum 764369
  1212. affecting Cortex-A9 MPCore with two or more processors (all
  1213. current revisions). Under certain timing circumstances, a data
  1214. cache line maintenance operation by MVA targeting an Inner
  1215. Shareable memory region may fail to proceed up to either the
  1216. Point of Coherency or to the Point of Unification of the
  1217. system. This workaround adds a DSB instruction before the
  1218. relevant cache maintenance functions and sets a specific bit
  1219. in the diagnostic control register of the SCU.
  1220. config PL310_ERRATA_769419
  1221. bool "PL310 errata: no automatic Store Buffer drain"
  1222. depends on CACHE_L2X0
  1223. help
  1224. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1225. not automatically drain. This can cause normal, non-cacheable
  1226. writes to be retained when the memory system is idle, leading
  1227. to suboptimal I/O performance for drivers using coherent DMA.
  1228. This option adds a write barrier to the cpu_idle loop so that,
  1229. on systems with an outer cache, the store buffer is drained
  1230. explicitly.
  1231. endmenu
  1232. source "arch/arm/common/Kconfig"
  1233. menu "Bus support"
  1234. config ARM_AMBA
  1235. bool
  1236. config ISA
  1237. bool
  1238. help
  1239. Find out whether you have ISA slots on your motherboard. ISA is the
  1240. name of a bus system, i.e. the way the CPU talks to the other stuff
  1241. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1242. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1243. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1244. # Select ISA DMA controller support
  1245. config ISA_DMA
  1246. bool
  1247. select ISA_DMA_API
  1248. # Select ISA DMA interface
  1249. config ISA_DMA_API
  1250. bool
  1251. config PCI
  1252. bool "PCI support" if MIGHT_HAVE_PCI
  1253. help
  1254. Find out whether you have a PCI motherboard. PCI is the name of a
  1255. bus system, i.e. the way the CPU talks to the other stuff inside
  1256. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1257. VESA. If you have PCI, say Y, otherwise N.
  1258. config PCI_DOMAINS
  1259. bool
  1260. depends on PCI
  1261. config PCI_NANOENGINE
  1262. bool "BSE nanoEngine PCI support"
  1263. depends on SA1100_NANOENGINE
  1264. help
  1265. Enable PCI on the BSE nanoEngine board.
  1266. config PCI_SYSCALL
  1267. def_bool PCI
  1268. # Select the host bridge type
  1269. config PCI_HOST_VIA82C505
  1270. bool
  1271. depends on PCI && ARCH_SHARK
  1272. default y
  1273. config PCI_HOST_ITE8152
  1274. bool
  1275. depends on PCI && MACH_ARMCORE
  1276. default y
  1277. select DMABOUNCE
  1278. source "drivers/pci/Kconfig"
  1279. source "drivers/pcmcia/Kconfig"
  1280. endmenu
  1281. menu "Kernel Features"
  1282. config HAVE_SMP
  1283. bool
  1284. help
  1285. This option should be selected by machines which have an SMP-
  1286. capable CPU.
  1287. The only effect of this option is to make the SMP-related
  1288. options available to the user for configuration.
  1289. config SMP
  1290. bool "Symmetric Multi-Processing"
  1291. depends on CPU_V6K || CPU_V7
  1292. depends on GENERIC_CLOCKEVENTS
  1293. depends on HAVE_SMP
  1294. depends on MMU
  1295. select USE_GENERIC_SMP_HELPERS
  1296. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1297. help
  1298. This enables support for systems with more than one CPU. If you have
  1299. a system with only one CPU, like most personal computers, say N. If
  1300. you have a system with more than one CPU, say Y.
  1301. If you say N here, the kernel will run on single and multiprocessor
  1302. machines, but will use only one CPU of a multiprocessor machine. If
  1303. you say Y here, the kernel will run on many, but not all, single
  1304. processor machines. On a single processor machine, the kernel will
  1305. run faster if you say N here.
  1306. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1307. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1308. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1309. If you don't know what to do here, say N.
  1310. config SMP_ON_UP
  1311. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1312. depends on EXPERIMENTAL
  1313. depends on SMP && !XIP_KERNEL
  1314. default y
  1315. help
  1316. SMP kernels contain instructions which fail on non-SMP processors.
  1317. Enabling this option allows the kernel to modify itself to make
  1318. these instructions safe. Disabling it allows about 1K of space
  1319. savings.
  1320. If you don't know what to do here, say Y.
  1321. config ARM_CPU_TOPOLOGY
  1322. bool "Support cpu topology definition"
  1323. depends on SMP && CPU_V7
  1324. default y
  1325. help
  1326. Support ARM cpu topology definition. The MPIDR register defines
  1327. affinity between processors which is then used to describe the cpu
  1328. topology of an ARM System.
  1329. config SCHED_MC
  1330. bool "Multi-core scheduler support"
  1331. depends on ARM_CPU_TOPOLOGY
  1332. help
  1333. Multi-core scheduler support improves the CPU scheduler's decision
  1334. making when dealing with multi-core CPU chips at a cost of slightly
  1335. increased overhead in some places. If unsure say N here.
  1336. config SCHED_SMT
  1337. bool "SMT scheduler support"
  1338. depends on ARM_CPU_TOPOLOGY
  1339. help
  1340. Improves the CPU scheduler's decision making when dealing with
  1341. MultiThreading at a cost of slightly increased overhead in some
  1342. places. If unsure say N here.
  1343. config HAVE_ARM_SCU
  1344. bool
  1345. help
  1346. This option enables support for the ARM system coherency unit
  1347. config ARM_ARCH_TIMER
  1348. bool "Architected timer support"
  1349. depends on CPU_V7
  1350. help
  1351. This option enables support for the ARM architected timer
  1352. config HAVE_ARM_TWD
  1353. bool
  1354. depends on SMP
  1355. help
  1356. This options enables support for the ARM timer and watchdog unit
  1357. choice
  1358. prompt "Memory split"
  1359. default VMSPLIT_3G
  1360. help
  1361. Select the desired split between kernel and user memory.
  1362. If you are not absolutely sure what you are doing, leave this
  1363. option alone!
  1364. config VMSPLIT_3G
  1365. bool "3G/1G user/kernel split"
  1366. config VMSPLIT_2G
  1367. bool "2G/2G user/kernel split"
  1368. config VMSPLIT_1G
  1369. bool "1G/3G user/kernel split"
  1370. endchoice
  1371. config PAGE_OFFSET
  1372. hex
  1373. default 0x40000000 if VMSPLIT_1G
  1374. default 0x80000000 if VMSPLIT_2G
  1375. default 0xC0000000
  1376. config NR_CPUS
  1377. int "Maximum number of CPUs (2-32)"
  1378. range 2 32
  1379. depends on SMP
  1380. default "4"
  1381. config HOTPLUG_CPU
  1382. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1383. depends on SMP && HOTPLUG && EXPERIMENTAL
  1384. help
  1385. Say Y here to experiment with turning CPUs off and on. CPUs
  1386. can be controlled through /sys/devices/system/cpu.
  1387. config LOCAL_TIMERS
  1388. bool "Use local timer interrupts"
  1389. depends on SMP
  1390. default y
  1391. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1392. help
  1393. Enable support for local timers on SMP platforms, rather then the
  1394. legacy IPI broadcast method. Local timers allows the system
  1395. accounting to be spread across the timer interval, preventing a
  1396. "thundering herd" at every timer tick.
  1397. config ARCH_NR_GPIO
  1398. int
  1399. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1400. default 355 if ARCH_U8500
  1401. default 264 if MACH_H4700
  1402. default 512 if SOC_OMAP5
  1403. default 0
  1404. help
  1405. Maximum number of GPIOs in the system.
  1406. If unsure, leave the default value.
  1407. source kernel/Kconfig.preempt
  1408. config HZ
  1409. int
  1410. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1411. ARCH_S5PV210 || ARCH_EXYNOS4
  1412. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1413. default AT91_TIMER_HZ if ARCH_AT91
  1414. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1415. default 100
  1416. config THUMB2_KERNEL
  1417. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1418. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1419. select AEABI
  1420. select ARM_ASM_UNIFIED
  1421. select ARM_UNWIND
  1422. help
  1423. By enabling this option, the kernel will be compiled in
  1424. Thumb-2 mode. A compiler/assembler that understand the unified
  1425. ARM-Thumb syntax is needed.
  1426. If unsure, say N.
  1427. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1428. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1429. depends on THUMB2_KERNEL && MODULES
  1430. default y
  1431. help
  1432. Various binutils versions can resolve Thumb-2 branches to
  1433. locally-defined, preemptible global symbols as short-range "b.n"
  1434. branch instructions.
  1435. This is a problem, because there's no guarantee the final
  1436. destination of the symbol, or any candidate locations for a
  1437. trampoline, are within range of the branch. For this reason, the
  1438. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1439. relocation in modules at all, and it makes little sense to add
  1440. support.
  1441. The symptom is that the kernel fails with an "unsupported
  1442. relocation" error when loading some modules.
  1443. Until fixed tools are available, passing
  1444. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1445. code which hits this problem, at the cost of a bit of extra runtime
  1446. stack usage in some cases.
  1447. The problem is described in more detail at:
  1448. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1449. Only Thumb-2 kernels are affected.
  1450. Unless you are sure your tools don't have this problem, say Y.
  1451. config ARM_ASM_UNIFIED
  1452. bool
  1453. config AEABI
  1454. bool "Use the ARM EABI to compile the kernel"
  1455. help
  1456. This option allows for the kernel to be compiled using the latest
  1457. ARM ABI (aka EABI). This is only useful if you are using a user
  1458. space environment that is also compiled with EABI.
  1459. Since there are major incompatibilities between the legacy ABI and
  1460. EABI, especially with regard to structure member alignment, this
  1461. option also changes the kernel syscall calling convention to
  1462. disambiguate both ABIs and allow for backward compatibility support
  1463. (selected with CONFIG_OABI_COMPAT).
  1464. To use this you need GCC version 4.0.0 or later.
  1465. config OABI_COMPAT
  1466. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1467. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1468. default y
  1469. help
  1470. This option preserves the old syscall interface along with the
  1471. new (ARM EABI) one. It also provides a compatibility layer to
  1472. intercept syscalls that have structure arguments which layout
  1473. in memory differs between the legacy ABI and the new ARM EABI
  1474. (only for non "thumb" binaries). This option adds a tiny
  1475. overhead to all syscalls and produces a slightly larger kernel.
  1476. If you know you'll be using only pure EABI user space then you
  1477. can say N here. If this option is not selected and you attempt
  1478. to execute a legacy ABI binary then the result will be
  1479. UNPREDICTABLE (in fact it can be predicted that it won't work
  1480. at all). If in doubt say Y.
  1481. config ARCH_HAS_HOLES_MEMORYMODEL
  1482. bool
  1483. config ARCH_SPARSEMEM_ENABLE
  1484. bool
  1485. config ARCH_SPARSEMEM_DEFAULT
  1486. def_bool ARCH_SPARSEMEM_ENABLE
  1487. config ARCH_SELECT_MEMORY_MODEL
  1488. def_bool ARCH_SPARSEMEM_ENABLE
  1489. config HAVE_ARCH_PFN_VALID
  1490. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1491. config HIGHMEM
  1492. bool "High Memory Support"
  1493. depends on MMU
  1494. help
  1495. The address space of ARM processors is only 4 Gigabytes large
  1496. and it has to accommodate user address space, kernel address
  1497. space as well as some memory mapped IO. That means that, if you
  1498. have a large amount of physical memory and/or IO, not all of the
  1499. memory can be "permanently mapped" by the kernel. The physical
  1500. memory that is not permanently mapped is called "high memory".
  1501. Depending on the selected kernel/user memory split, minimum
  1502. vmalloc space and actual amount of RAM, you may not need this
  1503. option which should result in a slightly faster kernel.
  1504. If unsure, say n.
  1505. config HIGHPTE
  1506. bool "Allocate 2nd-level pagetables from highmem"
  1507. depends on HIGHMEM
  1508. config HW_PERF_EVENTS
  1509. bool "Enable hardware performance counter support for perf events"
  1510. depends on PERF_EVENTS && CPU_HAS_PMU
  1511. default y
  1512. help
  1513. Enable hardware performance counter support for perf events. If
  1514. disabled, perf events will use software events only.
  1515. source "mm/Kconfig"
  1516. config FORCE_MAX_ZONEORDER
  1517. int "Maximum zone order" if ARCH_SHMOBILE
  1518. range 11 64 if ARCH_SHMOBILE
  1519. default "9" if SA1111
  1520. default "11"
  1521. help
  1522. The kernel memory allocator divides physically contiguous memory
  1523. blocks into "zones", where each zone is a power of two number of
  1524. pages. This option selects the largest power of two that the kernel
  1525. keeps in the memory allocator. If you need to allocate very large
  1526. blocks of physically contiguous memory, then you may need to
  1527. increase this value.
  1528. This config option is actually maximum order plus one. For example,
  1529. a value of 11 means that the largest free memory block is 2^10 pages.
  1530. config LEDS
  1531. bool "Timer and CPU usage LEDs"
  1532. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1533. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1534. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1535. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1536. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1537. ARCH_AT91 || ARCH_DAVINCI || \
  1538. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1539. help
  1540. If you say Y here, the LEDs on your machine will be used
  1541. to provide useful information about your current system status.
  1542. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1543. be able to select which LEDs are active using the options below. If
  1544. you are compiling a kernel for the EBSA-110 or the LART however, the
  1545. red LED will simply flash regularly to indicate that the system is
  1546. still functional. It is safe to say Y here if you have a CATS
  1547. system, but the driver will do nothing.
  1548. config LEDS_TIMER
  1549. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1550. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1551. || MACH_OMAP_PERSEUS2
  1552. depends on LEDS
  1553. depends on !GENERIC_CLOCKEVENTS
  1554. default y if ARCH_EBSA110
  1555. help
  1556. If you say Y here, one of the system LEDs (the green one on the
  1557. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1558. will flash regularly to indicate that the system is still
  1559. operational. This is mainly useful to kernel hackers who are
  1560. debugging unstable kernels.
  1561. The LART uses the same LED for both Timer LED and CPU usage LED
  1562. functions. You may choose to use both, but the Timer LED function
  1563. will overrule the CPU usage LED.
  1564. config LEDS_CPU
  1565. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1566. !ARCH_OMAP) \
  1567. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1568. || MACH_OMAP_PERSEUS2
  1569. depends on LEDS
  1570. help
  1571. If you say Y here, the red LED will be used to give a good real
  1572. time indication of CPU usage, by lighting whenever the idle task
  1573. is not currently executing.
  1574. The LART uses the same LED for both Timer LED and CPU usage LED
  1575. functions. You may choose to use both, but the Timer LED function
  1576. will overrule the CPU usage LED.
  1577. config ALIGNMENT_TRAP
  1578. bool
  1579. depends on CPU_CP15_MMU
  1580. default y if !ARCH_EBSA110
  1581. select HAVE_PROC_CPU if PROC_FS
  1582. help
  1583. ARM processors cannot fetch/store information which is not
  1584. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1585. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1586. fetch/store instructions will be emulated in software if you say
  1587. here, which has a severe performance impact. This is necessary for
  1588. correct operation of some network protocols. With an IP-only
  1589. configuration it is safe to say N, otherwise say Y.
  1590. config UACCESS_WITH_MEMCPY
  1591. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1592. depends on MMU && EXPERIMENTAL
  1593. default y if CPU_FEROCEON
  1594. help
  1595. Implement faster copy_to_user and clear_user methods for CPU
  1596. cores where a 8-word STM instruction give significantly higher
  1597. memory write throughput than a sequence of individual 32bit stores.
  1598. A possible side effect is a slight increase in scheduling latency
  1599. between threads sharing the same address space if they invoke
  1600. such copy operations with large buffers.
  1601. However, if the CPU data cache is using a write-allocate mode,
  1602. this option is unlikely to provide any performance gain.
  1603. config SECCOMP
  1604. bool
  1605. prompt "Enable seccomp to safely compute untrusted bytecode"
  1606. ---help---
  1607. This kernel feature is useful for number crunching applications
  1608. that may need to compute untrusted bytecode during their
  1609. execution. By using pipes or other transports made available to
  1610. the process as file descriptors supporting the read/write
  1611. syscalls, it's possible to isolate those applications in
  1612. their own address space using seccomp. Once seccomp is
  1613. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1614. and the task is only allowed to execute a few safe syscalls
  1615. defined by each seccomp mode.
  1616. config CC_STACKPROTECTOR
  1617. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1618. depends on EXPERIMENTAL
  1619. help
  1620. This option turns on the -fstack-protector GCC feature. This
  1621. feature puts, at the beginning of functions, a canary value on
  1622. the stack just before the return address, and validates
  1623. the value just before actually returning. Stack based buffer
  1624. overflows (that need to overwrite this return address) now also
  1625. overwrite the canary, which gets detected and the attack is then
  1626. neutralized via a kernel panic.
  1627. This feature requires gcc version 4.2 or above.
  1628. config DEPRECATED_PARAM_STRUCT
  1629. bool "Provide old way to pass kernel parameters"
  1630. help
  1631. This was deprecated in 2001 and announced to live on for 5 years.
  1632. Some old boot loaders still use this way.
  1633. endmenu
  1634. menu "Boot options"
  1635. config USE_OF
  1636. bool "Flattened Device Tree support"
  1637. select OF
  1638. select OF_EARLY_FLATTREE
  1639. select IRQ_DOMAIN
  1640. help
  1641. Include support for flattened device tree machine descriptions.
  1642. # Compressed boot loader in ROM. Yes, we really want to ask about
  1643. # TEXT and BSS so we preserve their values in the config files.
  1644. config ZBOOT_ROM_TEXT
  1645. hex "Compressed ROM boot loader base address"
  1646. default "0"
  1647. help
  1648. The physical address at which the ROM-able zImage is to be
  1649. placed in the target. Platforms which normally make use of
  1650. ROM-able zImage formats normally set this to a suitable
  1651. value in their defconfig file.
  1652. If ZBOOT_ROM is not enabled, this has no effect.
  1653. config ZBOOT_ROM_BSS
  1654. hex "Compressed ROM boot loader BSS address"
  1655. default "0"
  1656. help
  1657. The base address of an area of read/write memory in the target
  1658. for the ROM-able zImage which must be available while the
  1659. decompressor is running. It must be large enough to hold the
  1660. entire decompressed kernel plus an additional 128 KiB.
  1661. Platforms which normally make use of ROM-able zImage formats
  1662. normally set this to a suitable value in their defconfig file.
  1663. If ZBOOT_ROM is not enabled, this has no effect.
  1664. config ZBOOT_ROM
  1665. bool "Compressed boot loader in ROM/flash"
  1666. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1667. help
  1668. Say Y here if you intend to execute your compressed kernel image
  1669. (zImage) directly from ROM or flash. If unsure, say N.
  1670. choice
  1671. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1672. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1673. default ZBOOT_ROM_NONE
  1674. help
  1675. Include experimental SD/MMC loading code in the ROM-able zImage.
  1676. With this enabled it is possible to write the ROM-able zImage
  1677. kernel image to an MMC or SD card and boot the kernel straight
  1678. from the reset vector. At reset the processor Mask ROM will load
  1679. the first part of the ROM-able zImage which in turn loads the
  1680. rest the kernel image to RAM.
  1681. config ZBOOT_ROM_NONE
  1682. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1683. help
  1684. Do not load image from SD or MMC
  1685. config ZBOOT_ROM_MMCIF
  1686. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1687. help
  1688. Load image from MMCIF hardware block.
  1689. config ZBOOT_ROM_SH_MOBILE_SDHI
  1690. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1691. help
  1692. Load image from SDHI hardware block
  1693. endchoice
  1694. config ARM_APPENDED_DTB
  1695. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1696. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1697. help
  1698. With this option, the boot code will look for a device tree binary
  1699. (DTB) appended to zImage
  1700. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1701. This is meant as a backward compatibility convenience for those
  1702. systems with a bootloader that can't be upgraded to accommodate
  1703. the documented boot protocol using a device tree.
  1704. Beware that there is very little in terms of protection against
  1705. this option being confused by leftover garbage in memory that might
  1706. look like a DTB header after a reboot if no actual DTB is appended
  1707. to zImage. Do not leave this option active in a production kernel
  1708. if you don't intend to always append a DTB. Proper passing of the
  1709. location into r2 of a bootloader provided DTB is always preferable
  1710. to this option.
  1711. config ARM_ATAG_DTB_COMPAT
  1712. bool "Supplement the appended DTB with traditional ATAG information"
  1713. depends on ARM_APPENDED_DTB
  1714. help
  1715. Some old bootloaders can't be updated to a DTB capable one, yet
  1716. they provide ATAGs with memory configuration, the ramdisk address,
  1717. the kernel cmdline string, etc. Such information is dynamically
  1718. provided by the bootloader and can't always be stored in a static
  1719. DTB. To allow a device tree enabled kernel to be used with such
  1720. bootloaders, this option allows zImage to extract the information
  1721. from the ATAG list and store it at run time into the appended DTB.
  1722. choice
  1723. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1724. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1725. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1726. bool "Use bootloader kernel arguments if available"
  1727. help
  1728. Uses the command-line options passed by the boot loader instead of
  1729. the device tree bootargs property. If the boot loader doesn't provide
  1730. any, the device tree bootargs property will be used.
  1731. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1732. bool "Extend with bootloader kernel arguments"
  1733. help
  1734. The command-line arguments provided by the boot loader will be
  1735. appended to the the device tree bootargs property.
  1736. endchoice
  1737. config CMDLINE
  1738. string "Default kernel command string"
  1739. default ""
  1740. help
  1741. On some architectures (EBSA110 and CATS), there is currently no way
  1742. for the boot loader to pass arguments to the kernel. For these
  1743. architectures, you should supply some command-line options at build
  1744. time by entering them here. As a minimum, you should specify the
  1745. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1746. choice
  1747. prompt "Kernel command line type" if CMDLINE != ""
  1748. default CMDLINE_FROM_BOOTLOADER
  1749. config CMDLINE_FROM_BOOTLOADER
  1750. bool "Use bootloader kernel arguments if available"
  1751. help
  1752. Uses the command-line options passed by the boot loader. If
  1753. the boot loader doesn't provide any, the default kernel command
  1754. string provided in CMDLINE will be used.
  1755. config CMDLINE_EXTEND
  1756. bool "Extend bootloader kernel arguments"
  1757. help
  1758. The command-line arguments provided by the boot loader will be
  1759. appended to the default kernel command string.
  1760. config CMDLINE_FORCE
  1761. bool "Always use the default kernel command string"
  1762. help
  1763. Always use the default kernel command string, even if the boot
  1764. loader passes other arguments to the kernel.
  1765. This is useful if you cannot or don't want to change the
  1766. command-line options your boot loader passes to the kernel.
  1767. endchoice
  1768. config XIP_KERNEL
  1769. bool "Kernel Execute-In-Place from ROM"
  1770. depends on !ZBOOT_ROM && !ARM_LPAE
  1771. help
  1772. Execute-In-Place allows the kernel to run from non-volatile storage
  1773. directly addressable by the CPU, such as NOR flash. This saves RAM
  1774. space since the text section of the kernel is not loaded from flash
  1775. to RAM. Read-write sections, such as the data section and stack,
  1776. are still copied to RAM. The XIP kernel is not compressed since
  1777. it has to run directly from flash, so it will take more space to
  1778. store it. The flash address used to link the kernel object files,
  1779. and for storing it, is configuration dependent. Therefore, if you
  1780. say Y here, you must know the proper physical address where to
  1781. store the kernel image depending on your own flash memory usage.
  1782. Also note that the make target becomes "make xipImage" rather than
  1783. "make zImage" or "make Image". The final kernel binary to put in
  1784. ROM memory will be arch/arm/boot/xipImage.
  1785. If unsure, say N.
  1786. config XIP_PHYS_ADDR
  1787. hex "XIP Kernel Physical Location"
  1788. depends on XIP_KERNEL
  1789. default "0x00080000"
  1790. help
  1791. This is the physical address in your flash memory the kernel will
  1792. be linked for and stored to. This address is dependent on your
  1793. own flash usage.
  1794. config KEXEC
  1795. bool "Kexec system call (EXPERIMENTAL)"
  1796. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1797. help
  1798. kexec is a system call that implements the ability to shutdown your
  1799. current kernel, and to start another kernel. It is like a reboot
  1800. but it is independent of the system firmware. And like a reboot
  1801. you can start any kernel with it, not just Linux.
  1802. It is an ongoing process to be certain the hardware in a machine
  1803. is properly shutdown, so do not be surprised if this code does not
  1804. initially work for you. It may help to enable device hotplugging
  1805. support.
  1806. config ATAGS_PROC
  1807. bool "Export atags in procfs"
  1808. depends on KEXEC
  1809. default y
  1810. help
  1811. Should the atags used to boot the kernel be exported in an "atags"
  1812. file in procfs. Useful with kexec.
  1813. config CRASH_DUMP
  1814. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1815. depends on EXPERIMENTAL
  1816. help
  1817. Generate crash dump after being started by kexec. This should
  1818. be normally only set in special crash dump kernels which are
  1819. loaded in the main kernel with kexec-tools into a specially
  1820. reserved region and then later executed after a crash by
  1821. kdump/kexec. The crash dump kernel must be compiled to a
  1822. memory address not used by the main kernel
  1823. For more details see Documentation/kdump/kdump.txt
  1824. config AUTO_ZRELADDR
  1825. bool "Auto calculation of the decompressed kernel image address"
  1826. depends on !ZBOOT_ROM && !ARCH_U300
  1827. help
  1828. ZRELADDR is the physical address where the decompressed kernel
  1829. image will be placed. If AUTO_ZRELADDR is selected, the address
  1830. will be determined at run-time by masking the current IP with
  1831. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1832. from start of memory.
  1833. endmenu
  1834. menu "CPU Power Management"
  1835. if ARCH_HAS_CPUFREQ
  1836. source "drivers/cpufreq/Kconfig"
  1837. config CPU_FREQ_IMX
  1838. tristate "CPUfreq driver for i.MX CPUs"
  1839. depends on ARCH_MXC && CPU_FREQ
  1840. select CPU_FREQ_TABLE
  1841. help
  1842. This enables the CPUfreq driver for i.MX CPUs.
  1843. config CPU_FREQ_SA1100
  1844. bool
  1845. config CPU_FREQ_SA1110
  1846. bool
  1847. config CPU_FREQ_INTEGRATOR
  1848. tristate "CPUfreq driver for ARM Integrator CPUs"
  1849. depends on ARCH_INTEGRATOR && CPU_FREQ
  1850. default y
  1851. help
  1852. This enables the CPUfreq driver for ARM Integrator CPUs.
  1853. For details, take a look at <file:Documentation/cpu-freq>.
  1854. If in doubt, say Y.
  1855. config CPU_FREQ_PXA
  1856. bool
  1857. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1858. default y
  1859. select CPU_FREQ_TABLE
  1860. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1861. config CPU_FREQ_S3C
  1862. bool
  1863. help
  1864. Internal configuration node for common cpufreq on Samsung SoC
  1865. config CPU_FREQ_S3C24XX
  1866. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1867. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1868. select CPU_FREQ_S3C
  1869. help
  1870. This enables the CPUfreq driver for the Samsung S3C24XX family
  1871. of CPUs.
  1872. For details, take a look at <file:Documentation/cpu-freq>.
  1873. If in doubt, say N.
  1874. config CPU_FREQ_S3C24XX_PLL
  1875. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1876. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1877. help
  1878. Compile in support for changing the PLL frequency from the
  1879. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1880. after a frequency change, so by default it is not enabled.
  1881. This also means that the PLL tables for the selected CPU(s) will
  1882. be built which may increase the size of the kernel image.
  1883. config CPU_FREQ_S3C24XX_DEBUG
  1884. bool "Debug CPUfreq Samsung driver core"
  1885. depends on CPU_FREQ_S3C24XX
  1886. help
  1887. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1888. config CPU_FREQ_S3C24XX_IODEBUG
  1889. bool "Debug CPUfreq Samsung driver IO timing"
  1890. depends on CPU_FREQ_S3C24XX
  1891. help
  1892. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1893. config CPU_FREQ_S3C24XX_DEBUGFS
  1894. bool "Export debugfs for CPUFreq"
  1895. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1896. help
  1897. Export status information via debugfs.
  1898. endif
  1899. source "drivers/cpuidle/Kconfig"
  1900. endmenu
  1901. menu "Floating point emulation"
  1902. comment "At least one emulation must be selected"
  1903. config FPE_NWFPE
  1904. bool "NWFPE math emulation"
  1905. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1906. ---help---
  1907. Say Y to include the NWFPE floating point emulator in the kernel.
  1908. This is necessary to run most binaries. Linux does not currently
  1909. support floating point hardware so you need to say Y here even if
  1910. your machine has an FPA or floating point co-processor podule.
  1911. You may say N here if you are going to load the Acorn FPEmulator
  1912. early in the bootup.
  1913. config FPE_NWFPE_XP
  1914. bool "Support extended precision"
  1915. depends on FPE_NWFPE
  1916. help
  1917. Say Y to include 80-bit support in the kernel floating-point
  1918. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1919. Note that gcc does not generate 80-bit operations by default,
  1920. so in most cases this option only enlarges the size of the
  1921. floating point emulator without any good reason.
  1922. You almost surely want to say N here.
  1923. config FPE_FASTFPE
  1924. bool "FastFPE math emulation (EXPERIMENTAL)"
  1925. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1926. ---help---
  1927. Say Y here to include the FAST floating point emulator in the kernel.
  1928. This is an experimental much faster emulator which now also has full
  1929. precision for the mantissa. It does not support any exceptions.
  1930. It is very simple, and approximately 3-6 times faster than NWFPE.
  1931. It should be sufficient for most programs. It may be not suitable
  1932. for scientific calculations, but you have to check this for yourself.
  1933. If you do not feel you need a faster FP emulation you should better
  1934. choose NWFPE.
  1935. config VFP
  1936. bool "VFP-format floating point maths"
  1937. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1938. help
  1939. Say Y to include VFP support code in the kernel. This is needed
  1940. if your hardware includes a VFP unit.
  1941. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1942. release notes and additional status information.
  1943. Say N if your target does not have VFP hardware.
  1944. config VFPv3
  1945. bool
  1946. depends on VFP
  1947. default y if CPU_V7
  1948. config NEON
  1949. bool "Advanced SIMD (NEON) Extension support"
  1950. depends on VFPv3 && CPU_V7
  1951. help
  1952. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1953. Extension.
  1954. endmenu
  1955. menu "Userspace binary formats"
  1956. source "fs/Kconfig.binfmt"
  1957. config ARTHUR
  1958. tristate "RISC OS personality"
  1959. depends on !AEABI
  1960. help
  1961. Say Y here to include the kernel code necessary if you want to run
  1962. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1963. experimental; if this sounds frightening, say N and sleep in peace.
  1964. You can also say M here to compile this support as a module (which
  1965. will be called arthur).
  1966. endmenu
  1967. menu "Power management options"
  1968. source "kernel/power/Kconfig"
  1969. config ARCH_SUSPEND_POSSIBLE
  1970. depends on !ARCH_S5PC100 && !ARCH_TEGRA
  1971. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1972. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1973. def_bool y
  1974. config ARM_CPU_SUSPEND
  1975. def_bool PM_SLEEP
  1976. endmenu
  1977. source "net/Kconfig"
  1978. source "drivers/Kconfig"
  1979. source "fs/Kconfig"
  1980. source "arch/arm/Kconfig.debug"
  1981. source "security/Kconfig"
  1982. source "crypto/Kconfig"
  1983. source "lib/Kconfig"