clock.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153
  1. /* linux/arch/arm/mach-exynos4/clock.c
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * EXYNOS4 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/err.h>
  14. #include <linux/io.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <mach/map.h>
  22. #include <mach/regs-clock.h>
  23. #include <mach/sysmmu.h>
  24. static struct clk clk_sclk_hdmi27m = {
  25. .name = "sclk_hdmi27m",
  26. .rate = 27000000,
  27. };
  28. static struct clk clk_sclk_hdmiphy = {
  29. .name = "sclk_hdmiphy",
  30. };
  31. static struct clk clk_sclk_usbphy0 = {
  32. .name = "sclk_usbphy0",
  33. .rate = 27000000,
  34. };
  35. static struct clk clk_sclk_usbphy1 = {
  36. .name = "sclk_usbphy1",
  37. };
  38. static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  39. {
  40. return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
  41. }
  42. static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
  43. {
  44. return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
  45. }
  46. static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
  47. {
  48. return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
  49. }
  50. static int exynos4_clksrc_mask_lcd1_ctrl(struct clk *clk, int enable)
  51. {
  52. return s5p_gatectrl(S5P_CLKSRC_MASK_LCD1, clk, enable);
  53. }
  54. static int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  55. {
  56. return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
  57. }
  58. static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
  59. {
  60. return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
  61. }
  62. static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
  63. {
  64. return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
  65. }
  66. static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  67. {
  68. return s5p_gatectrl(S5P_CLKGATE_IP_MFC, clk, enable);
  69. }
  70. static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
  71. {
  72. return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
  73. }
  74. static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
  75. {
  76. return s5p_gatectrl(S5P_CLKGATE_IP_TV, clk, enable);
  77. }
  78. static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
  79. {
  80. return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
  81. }
  82. static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
  83. {
  84. return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
  85. }
  86. static int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
  87. {
  88. return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
  89. }
  90. static int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  91. {
  92. return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
  93. }
  94. static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
  95. {
  96. return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
  97. }
  98. static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
  99. {
  100. return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
  101. }
  102. /* Core list of CMU_CPU side */
  103. static struct clksrc_clk clk_mout_apll = {
  104. .clk = {
  105. .name = "mout_apll",
  106. },
  107. .sources = &clk_src_apll,
  108. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
  109. };
  110. static struct clksrc_clk clk_sclk_apll = {
  111. .clk = {
  112. .name = "sclk_apll",
  113. .parent = &clk_mout_apll.clk,
  114. },
  115. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
  116. };
  117. static struct clksrc_clk clk_mout_epll = {
  118. .clk = {
  119. .name = "mout_epll",
  120. },
  121. .sources = &clk_src_epll,
  122. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
  123. };
  124. static struct clksrc_clk clk_mout_mpll = {
  125. .clk = {
  126. .name = "mout_mpll",
  127. },
  128. .sources = &clk_src_mpll,
  129. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 8, .size = 1 },
  130. };
  131. static struct clk *clkset_moutcore_list[] = {
  132. [0] = &clk_mout_apll.clk,
  133. [1] = &clk_mout_mpll.clk,
  134. };
  135. static struct clksrc_sources clkset_moutcore = {
  136. .sources = clkset_moutcore_list,
  137. .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
  138. };
  139. static struct clksrc_clk clk_moutcore = {
  140. .clk = {
  141. .name = "moutcore",
  142. },
  143. .sources = &clkset_moutcore,
  144. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
  145. };
  146. static struct clksrc_clk clk_coreclk = {
  147. .clk = {
  148. .name = "core_clk",
  149. .parent = &clk_moutcore.clk,
  150. },
  151. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
  152. };
  153. static struct clksrc_clk clk_armclk = {
  154. .clk = {
  155. .name = "armclk",
  156. .parent = &clk_coreclk.clk,
  157. },
  158. };
  159. static struct clksrc_clk clk_aclk_corem0 = {
  160. .clk = {
  161. .name = "aclk_corem0",
  162. .parent = &clk_coreclk.clk,
  163. },
  164. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  165. };
  166. static struct clksrc_clk clk_aclk_cores = {
  167. .clk = {
  168. .name = "aclk_cores",
  169. .parent = &clk_coreclk.clk,
  170. },
  171. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  172. };
  173. static struct clksrc_clk clk_aclk_corem1 = {
  174. .clk = {
  175. .name = "aclk_corem1",
  176. .parent = &clk_coreclk.clk,
  177. },
  178. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
  179. };
  180. static struct clksrc_clk clk_periphclk = {
  181. .clk = {
  182. .name = "periphclk",
  183. .parent = &clk_coreclk.clk,
  184. },
  185. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
  186. };
  187. /* Core list of CMU_CORE side */
  188. static struct clk *clkset_corebus_list[] = {
  189. [0] = &clk_mout_mpll.clk,
  190. [1] = &clk_sclk_apll.clk,
  191. };
  192. static struct clksrc_sources clkset_mout_corebus = {
  193. .sources = clkset_corebus_list,
  194. .nr_sources = ARRAY_SIZE(clkset_corebus_list),
  195. };
  196. static struct clksrc_clk clk_mout_corebus = {
  197. .clk = {
  198. .name = "mout_corebus",
  199. },
  200. .sources = &clkset_mout_corebus,
  201. .reg_src = { .reg = S5P_CLKSRC_DMC, .shift = 4, .size = 1 },
  202. };
  203. static struct clksrc_clk clk_sclk_dmc = {
  204. .clk = {
  205. .name = "sclk_dmc",
  206. .parent = &clk_mout_corebus.clk,
  207. },
  208. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 12, .size = 3 },
  209. };
  210. static struct clksrc_clk clk_aclk_cored = {
  211. .clk = {
  212. .name = "aclk_cored",
  213. .parent = &clk_sclk_dmc.clk,
  214. },
  215. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 16, .size = 3 },
  216. };
  217. static struct clksrc_clk clk_aclk_corep = {
  218. .clk = {
  219. .name = "aclk_corep",
  220. .parent = &clk_aclk_cored.clk,
  221. },
  222. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 20, .size = 3 },
  223. };
  224. static struct clksrc_clk clk_aclk_acp = {
  225. .clk = {
  226. .name = "aclk_acp",
  227. .parent = &clk_mout_corebus.clk,
  228. },
  229. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 0, .size = 3 },
  230. };
  231. static struct clksrc_clk clk_pclk_acp = {
  232. .clk = {
  233. .name = "pclk_acp",
  234. .parent = &clk_aclk_acp.clk,
  235. },
  236. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 4, .size = 3 },
  237. };
  238. /* Core list of CMU_TOP side */
  239. static struct clk *clkset_aclk_top_list[] = {
  240. [0] = &clk_mout_mpll.clk,
  241. [1] = &clk_sclk_apll.clk,
  242. };
  243. static struct clksrc_sources clkset_aclk = {
  244. .sources = clkset_aclk_top_list,
  245. .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
  246. };
  247. static struct clksrc_clk clk_aclk_200 = {
  248. .clk = {
  249. .name = "aclk_200",
  250. },
  251. .sources = &clkset_aclk,
  252. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
  253. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
  254. };
  255. static struct clksrc_clk clk_aclk_100 = {
  256. .clk = {
  257. .name = "aclk_100",
  258. },
  259. .sources = &clkset_aclk,
  260. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
  261. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
  262. };
  263. static struct clksrc_clk clk_aclk_160 = {
  264. .clk = {
  265. .name = "aclk_160",
  266. },
  267. .sources = &clkset_aclk,
  268. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
  269. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
  270. };
  271. static struct clksrc_clk clk_aclk_133 = {
  272. .clk = {
  273. .name = "aclk_133",
  274. },
  275. .sources = &clkset_aclk,
  276. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
  277. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
  278. };
  279. static struct clk *clkset_vpllsrc_list[] = {
  280. [0] = &clk_fin_vpll,
  281. [1] = &clk_sclk_hdmi27m,
  282. };
  283. static struct clksrc_sources clkset_vpllsrc = {
  284. .sources = clkset_vpllsrc_list,
  285. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  286. };
  287. static struct clksrc_clk clk_vpllsrc = {
  288. .clk = {
  289. .name = "vpll_src",
  290. .enable = exynos4_clksrc_mask_top_ctrl,
  291. .ctrlbit = (1 << 0),
  292. },
  293. .sources = &clkset_vpllsrc,
  294. .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
  295. };
  296. static struct clk *clkset_sclk_vpll_list[] = {
  297. [0] = &clk_vpllsrc.clk,
  298. [1] = &clk_fout_vpll,
  299. };
  300. static struct clksrc_sources clkset_sclk_vpll = {
  301. .sources = clkset_sclk_vpll_list,
  302. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  303. };
  304. static struct clksrc_clk clk_sclk_vpll = {
  305. .clk = {
  306. .name = "sclk_vpll",
  307. },
  308. .sources = &clkset_sclk_vpll,
  309. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
  310. };
  311. static struct clk init_clocks_off[] = {
  312. {
  313. .name = "timers",
  314. .parent = &clk_aclk_100.clk,
  315. .enable = exynos4_clk_ip_peril_ctrl,
  316. .ctrlbit = (1<<24),
  317. }, {
  318. .name = "csis",
  319. .devname = "s5p-mipi-csis.0",
  320. .enable = exynos4_clk_ip_cam_ctrl,
  321. .ctrlbit = (1 << 4),
  322. }, {
  323. .name = "csis",
  324. .devname = "s5p-mipi-csis.1",
  325. .enable = exynos4_clk_ip_cam_ctrl,
  326. .ctrlbit = (1 << 5),
  327. }, {
  328. .name = "fimc",
  329. .devname = "exynos4-fimc.0",
  330. .enable = exynos4_clk_ip_cam_ctrl,
  331. .ctrlbit = (1 << 0),
  332. }, {
  333. .name = "fimc",
  334. .devname = "exynos4-fimc.1",
  335. .enable = exynos4_clk_ip_cam_ctrl,
  336. .ctrlbit = (1 << 1),
  337. }, {
  338. .name = "fimc",
  339. .devname = "exynos4-fimc.2",
  340. .enable = exynos4_clk_ip_cam_ctrl,
  341. .ctrlbit = (1 << 2),
  342. }, {
  343. .name = "fimc",
  344. .devname = "exynos4-fimc.3",
  345. .enable = exynos4_clk_ip_cam_ctrl,
  346. .ctrlbit = (1 << 3),
  347. }, {
  348. .name = "fimd",
  349. .devname = "s5pv310-fb.0",
  350. .enable = exynos4_clk_ip_lcd0_ctrl,
  351. .ctrlbit = (1 << 0),
  352. }, {
  353. .name = "fimd",
  354. .devname = "s5pv310-fb.1",
  355. .enable = exynos4_clk_ip_lcd1_ctrl,
  356. .ctrlbit = (1 << 0),
  357. }, {
  358. .name = "sataphy",
  359. .parent = &clk_aclk_133.clk,
  360. .enable = exynos4_clk_ip_fsys_ctrl,
  361. .ctrlbit = (1 << 3),
  362. }, {
  363. .name = "hsmmc",
  364. .devname = "s3c-sdhci.0",
  365. .parent = &clk_aclk_133.clk,
  366. .enable = exynos4_clk_ip_fsys_ctrl,
  367. .ctrlbit = (1 << 5),
  368. }, {
  369. .name = "hsmmc",
  370. .devname = "s3c-sdhci.1",
  371. .parent = &clk_aclk_133.clk,
  372. .enable = exynos4_clk_ip_fsys_ctrl,
  373. .ctrlbit = (1 << 6),
  374. }, {
  375. .name = "hsmmc",
  376. .devname = "s3c-sdhci.2",
  377. .parent = &clk_aclk_133.clk,
  378. .enable = exynos4_clk_ip_fsys_ctrl,
  379. .ctrlbit = (1 << 7),
  380. }, {
  381. .name = "hsmmc",
  382. .devname = "s3c-sdhci.3",
  383. .parent = &clk_aclk_133.clk,
  384. .enable = exynos4_clk_ip_fsys_ctrl,
  385. .ctrlbit = (1 << 8),
  386. }, {
  387. .name = "dwmmc",
  388. .parent = &clk_aclk_133.clk,
  389. .enable = exynos4_clk_ip_fsys_ctrl,
  390. .ctrlbit = (1 << 9),
  391. }, {
  392. .name = "sata",
  393. .parent = &clk_aclk_133.clk,
  394. .enable = exynos4_clk_ip_fsys_ctrl,
  395. .ctrlbit = (1 << 10),
  396. }, {
  397. .name = "pdma",
  398. .devname = "s3c-pl330.0",
  399. .enable = exynos4_clk_ip_fsys_ctrl,
  400. .ctrlbit = (1 << 0),
  401. }, {
  402. .name = "pdma",
  403. .devname = "s3c-pl330.1",
  404. .enable = exynos4_clk_ip_fsys_ctrl,
  405. .ctrlbit = (1 << 1),
  406. }, {
  407. .name = "adc",
  408. .enable = exynos4_clk_ip_peril_ctrl,
  409. .ctrlbit = (1 << 15),
  410. }, {
  411. .name = "keypad",
  412. .enable = exynos4_clk_ip_perir_ctrl,
  413. .ctrlbit = (1 << 16),
  414. }, {
  415. .name = "rtc",
  416. .enable = exynos4_clk_ip_perir_ctrl,
  417. .ctrlbit = (1 << 15),
  418. }, {
  419. .name = "watchdog",
  420. .parent = &clk_aclk_100.clk,
  421. .enable = exynos4_clk_ip_perir_ctrl,
  422. .ctrlbit = (1 << 14),
  423. }, {
  424. .name = "usbhost",
  425. .enable = exynos4_clk_ip_fsys_ctrl ,
  426. .ctrlbit = (1 << 12),
  427. }, {
  428. .name = "otg",
  429. .enable = exynos4_clk_ip_fsys_ctrl,
  430. .ctrlbit = (1 << 13),
  431. }, {
  432. .name = "spi",
  433. .devname = "s3c64xx-spi.0",
  434. .enable = exynos4_clk_ip_peril_ctrl,
  435. .ctrlbit = (1 << 16),
  436. }, {
  437. .name = "spi",
  438. .devname = "s3c64xx-spi.1",
  439. .enable = exynos4_clk_ip_peril_ctrl,
  440. .ctrlbit = (1 << 17),
  441. }, {
  442. .name = "spi",
  443. .devname = "s3c64xx-spi.2",
  444. .enable = exynos4_clk_ip_peril_ctrl,
  445. .ctrlbit = (1 << 18),
  446. }, {
  447. .name = "iis",
  448. .devname = "samsung-i2s.0",
  449. .enable = exynos4_clk_ip_peril_ctrl,
  450. .ctrlbit = (1 << 19),
  451. }, {
  452. .name = "iis",
  453. .devname = "samsung-i2s.1",
  454. .enable = exynos4_clk_ip_peril_ctrl,
  455. .ctrlbit = (1 << 20),
  456. }, {
  457. .name = "iis",
  458. .devname = "samsung-i2s.2",
  459. .enable = exynos4_clk_ip_peril_ctrl,
  460. .ctrlbit = (1 << 21),
  461. }, {
  462. .name = "ac97",
  463. .id = -1,
  464. .enable = exynos4_clk_ip_peril_ctrl,
  465. .ctrlbit = (1 << 27),
  466. }, {
  467. .name = "fimg2d",
  468. .enable = exynos4_clk_ip_image_ctrl,
  469. .ctrlbit = (1 << 0),
  470. }, {
  471. .name = "i2c",
  472. .devname = "s3c2440-i2c.0",
  473. .parent = &clk_aclk_100.clk,
  474. .enable = exynos4_clk_ip_peril_ctrl,
  475. .ctrlbit = (1 << 6),
  476. }, {
  477. .name = "i2c",
  478. .devname = "s3c2440-i2c.1",
  479. .parent = &clk_aclk_100.clk,
  480. .enable = exynos4_clk_ip_peril_ctrl,
  481. .ctrlbit = (1 << 7),
  482. }, {
  483. .name = "i2c",
  484. .devname = "s3c2440-i2c.2",
  485. .parent = &clk_aclk_100.clk,
  486. .enable = exynos4_clk_ip_peril_ctrl,
  487. .ctrlbit = (1 << 8),
  488. }, {
  489. .name = "i2c",
  490. .devname = "s3c2440-i2c.3",
  491. .parent = &clk_aclk_100.clk,
  492. .enable = exynos4_clk_ip_peril_ctrl,
  493. .ctrlbit = (1 << 9),
  494. }, {
  495. .name = "i2c",
  496. .devname = "s3c2440-i2c.4",
  497. .parent = &clk_aclk_100.clk,
  498. .enable = exynos4_clk_ip_peril_ctrl,
  499. .ctrlbit = (1 << 10),
  500. }, {
  501. .name = "i2c",
  502. .devname = "s3c2440-i2c.5",
  503. .parent = &clk_aclk_100.clk,
  504. .enable = exynos4_clk_ip_peril_ctrl,
  505. .ctrlbit = (1 << 11),
  506. }, {
  507. .name = "i2c",
  508. .devname = "s3c2440-i2c.6",
  509. .parent = &clk_aclk_100.clk,
  510. .enable = exynos4_clk_ip_peril_ctrl,
  511. .ctrlbit = (1 << 12),
  512. }, {
  513. .name = "i2c",
  514. .devname = "s3c2440-i2c.7",
  515. .parent = &clk_aclk_100.clk,
  516. .enable = exynos4_clk_ip_peril_ctrl,
  517. .ctrlbit = (1 << 13),
  518. }, {
  519. .name = "SYSMMU_MDMA",
  520. .enable = exynos4_clk_ip_image_ctrl,
  521. .ctrlbit = (1 << 5),
  522. }, {
  523. .name = "SYSMMU_FIMC0",
  524. .enable = exynos4_clk_ip_cam_ctrl,
  525. .ctrlbit = (1 << 7),
  526. }, {
  527. .name = "SYSMMU_FIMC1",
  528. .enable = exynos4_clk_ip_cam_ctrl,
  529. .ctrlbit = (1 << 8),
  530. }, {
  531. .name = "SYSMMU_FIMC2",
  532. .enable = exynos4_clk_ip_cam_ctrl,
  533. .ctrlbit = (1 << 9),
  534. }, {
  535. .name = "SYSMMU_FIMC3",
  536. .enable = exynos4_clk_ip_cam_ctrl,
  537. .ctrlbit = (1 << 10),
  538. }, {
  539. .name = "SYSMMU_JPEG",
  540. .enable = exynos4_clk_ip_cam_ctrl,
  541. .ctrlbit = (1 << 11),
  542. }, {
  543. .name = "SYSMMU_FIMD0",
  544. .enable = exynos4_clk_ip_lcd0_ctrl,
  545. .ctrlbit = (1 << 4),
  546. }, {
  547. .name = "SYSMMU_FIMD1",
  548. .enable = exynos4_clk_ip_lcd1_ctrl,
  549. .ctrlbit = (1 << 4),
  550. }, {
  551. .name = "SYSMMU_PCIe",
  552. .enable = exynos4_clk_ip_fsys_ctrl,
  553. .ctrlbit = (1 << 18),
  554. }, {
  555. .name = "SYSMMU_G2D",
  556. .enable = exynos4_clk_ip_image_ctrl,
  557. .ctrlbit = (1 << 3),
  558. }, {
  559. .name = "SYSMMU_ROTATOR",
  560. .enable = exynos4_clk_ip_image_ctrl,
  561. .ctrlbit = (1 << 4),
  562. }, {
  563. .name = "SYSMMU_TV",
  564. .enable = exynos4_clk_ip_tv_ctrl,
  565. .ctrlbit = (1 << 4),
  566. }, {
  567. .name = "SYSMMU_MFC_L",
  568. .enable = exynos4_clk_ip_mfc_ctrl,
  569. .ctrlbit = (1 << 1),
  570. }, {
  571. .name = "SYSMMU_MFC_R",
  572. .enable = exynos4_clk_ip_mfc_ctrl,
  573. .ctrlbit = (1 << 2),
  574. }
  575. };
  576. static struct clk init_clocks[] = {
  577. {
  578. .name = "uart",
  579. .devname = "s5pv210-uart.0",
  580. .enable = exynos4_clk_ip_peril_ctrl,
  581. .ctrlbit = (1 << 0),
  582. }, {
  583. .name = "uart",
  584. .devname = "s5pv210-uart.1",
  585. .enable = exynos4_clk_ip_peril_ctrl,
  586. .ctrlbit = (1 << 1),
  587. }, {
  588. .name = "uart",
  589. .devname = "s5pv210-uart.2",
  590. .enable = exynos4_clk_ip_peril_ctrl,
  591. .ctrlbit = (1 << 2),
  592. }, {
  593. .name = "uart",
  594. .devname = "s5pv210-uart.3",
  595. .enable = exynos4_clk_ip_peril_ctrl,
  596. .ctrlbit = (1 << 3),
  597. }, {
  598. .name = "uart",
  599. .devname = "s5pv210-uart.4",
  600. .enable = exynos4_clk_ip_peril_ctrl,
  601. .ctrlbit = (1 << 4),
  602. }, {
  603. .name = "uart",
  604. .devname = "s5pv210-uart.5",
  605. .enable = exynos4_clk_ip_peril_ctrl,
  606. .ctrlbit = (1 << 5),
  607. }
  608. };
  609. static struct clk *clkset_group_list[] = {
  610. [0] = &clk_ext_xtal_mux,
  611. [1] = &clk_xusbxti,
  612. [2] = &clk_sclk_hdmi27m,
  613. [3] = &clk_sclk_usbphy0,
  614. [4] = &clk_sclk_usbphy1,
  615. [5] = &clk_sclk_hdmiphy,
  616. [6] = &clk_mout_mpll.clk,
  617. [7] = &clk_mout_epll.clk,
  618. [8] = &clk_sclk_vpll.clk,
  619. };
  620. static struct clksrc_sources clkset_group = {
  621. .sources = clkset_group_list,
  622. .nr_sources = ARRAY_SIZE(clkset_group_list),
  623. };
  624. static struct clk *clkset_mout_g2d0_list[] = {
  625. [0] = &clk_mout_mpll.clk,
  626. [1] = &clk_sclk_apll.clk,
  627. };
  628. static struct clksrc_sources clkset_mout_g2d0 = {
  629. .sources = clkset_mout_g2d0_list,
  630. .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
  631. };
  632. static struct clksrc_clk clk_mout_g2d0 = {
  633. .clk = {
  634. .name = "mout_g2d0",
  635. },
  636. .sources = &clkset_mout_g2d0,
  637. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
  638. };
  639. static struct clk *clkset_mout_g2d1_list[] = {
  640. [0] = &clk_mout_epll.clk,
  641. [1] = &clk_sclk_vpll.clk,
  642. };
  643. static struct clksrc_sources clkset_mout_g2d1 = {
  644. .sources = clkset_mout_g2d1_list,
  645. .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
  646. };
  647. static struct clksrc_clk clk_mout_g2d1 = {
  648. .clk = {
  649. .name = "mout_g2d1",
  650. },
  651. .sources = &clkset_mout_g2d1,
  652. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
  653. };
  654. static struct clk *clkset_mout_g2d_list[] = {
  655. [0] = &clk_mout_g2d0.clk,
  656. [1] = &clk_mout_g2d1.clk,
  657. };
  658. static struct clksrc_sources clkset_mout_g2d = {
  659. .sources = clkset_mout_g2d_list,
  660. .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
  661. };
  662. static struct clksrc_clk clk_dout_mmc0 = {
  663. .clk = {
  664. .name = "dout_mmc0",
  665. },
  666. .sources = &clkset_group,
  667. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
  668. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  669. };
  670. static struct clksrc_clk clk_dout_mmc1 = {
  671. .clk = {
  672. .name = "dout_mmc1",
  673. },
  674. .sources = &clkset_group,
  675. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
  676. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  677. };
  678. static struct clksrc_clk clk_dout_mmc2 = {
  679. .clk = {
  680. .name = "dout_mmc2",
  681. },
  682. .sources = &clkset_group,
  683. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
  684. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  685. };
  686. static struct clksrc_clk clk_dout_mmc3 = {
  687. .clk = {
  688. .name = "dout_mmc3",
  689. },
  690. .sources = &clkset_group,
  691. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
  692. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  693. };
  694. static struct clksrc_clk clk_dout_mmc4 = {
  695. .clk = {
  696. .name = "dout_mmc4",
  697. },
  698. .sources = &clkset_group,
  699. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
  700. .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  701. };
  702. static struct clksrc_clk clksrcs[] = {
  703. {
  704. .clk = {
  705. .name = "uclk1",
  706. .devname = "s5pv210-uart.0",
  707. .enable = exynos4_clksrc_mask_peril0_ctrl,
  708. .ctrlbit = (1 << 0),
  709. },
  710. .sources = &clkset_group,
  711. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
  712. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
  713. }, {
  714. .clk = {
  715. .name = "uclk1",
  716. .devname = "s5pv210-uart.1",
  717. .enable = exynos4_clksrc_mask_peril0_ctrl,
  718. .ctrlbit = (1 << 4),
  719. },
  720. .sources = &clkset_group,
  721. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
  722. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
  723. }, {
  724. .clk = {
  725. .name = "uclk1",
  726. .devname = "s5pv210-uart.2",
  727. .enable = exynos4_clksrc_mask_peril0_ctrl,
  728. .ctrlbit = (1 << 8),
  729. },
  730. .sources = &clkset_group,
  731. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
  732. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
  733. }, {
  734. .clk = {
  735. .name = "uclk1",
  736. .devname = "s5pv210-uart.3",
  737. .enable = exynos4_clksrc_mask_peril0_ctrl,
  738. .ctrlbit = (1 << 12),
  739. },
  740. .sources = &clkset_group,
  741. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
  742. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
  743. }, {
  744. .clk = {
  745. .name = "sclk_pwm",
  746. .enable = exynos4_clksrc_mask_peril0_ctrl,
  747. .ctrlbit = (1 << 24),
  748. },
  749. .sources = &clkset_group,
  750. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
  751. .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
  752. }, {
  753. .clk = {
  754. .name = "sclk_csis",
  755. .devname = "s5p-mipi-csis.0",
  756. .enable = exynos4_clksrc_mask_cam_ctrl,
  757. .ctrlbit = (1 << 24),
  758. },
  759. .sources = &clkset_group,
  760. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
  761. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
  762. }, {
  763. .clk = {
  764. .name = "sclk_csis",
  765. .devname = "s5p-mipi-csis.1",
  766. .enable = exynos4_clksrc_mask_cam_ctrl,
  767. .ctrlbit = (1 << 28),
  768. },
  769. .sources = &clkset_group,
  770. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
  771. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
  772. }, {
  773. .clk = {
  774. .name = "sclk_cam",
  775. .devname = "exynos4-fimc.0",
  776. .enable = exynos4_clksrc_mask_cam_ctrl,
  777. .ctrlbit = (1 << 16),
  778. },
  779. .sources = &clkset_group,
  780. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
  781. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
  782. }, {
  783. .clk = {
  784. .name = "sclk_cam",
  785. .devname = "exynos4-fimc.1",
  786. .enable = exynos4_clksrc_mask_cam_ctrl,
  787. .ctrlbit = (1 << 20),
  788. },
  789. .sources = &clkset_group,
  790. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
  791. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
  792. }, {
  793. .clk = {
  794. .name = "sclk_fimc",
  795. .devname = "exynos4-fimc.0",
  796. .enable = exynos4_clksrc_mask_cam_ctrl,
  797. .ctrlbit = (1 << 0),
  798. },
  799. .sources = &clkset_group,
  800. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
  801. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
  802. }, {
  803. .clk = {
  804. .name = "sclk_fimc",
  805. .devname = "exynos4-fimc.1",
  806. .enable = exynos4_clksrc_mask_cam_ctrl,
  807. .ctrlbit = (1 << 4),
  808. },
  809. .sources = &clkset_group,
  810. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
  811. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
  812. }, {
  813. .clk = {
  814. .name = "sclk_fimc",
  815. .devname = "exynos4-fimc.2",
  816. .enable = exynos4_clksrc_mask_cam_ctrl,
  817. .ctrlbit = (1 << 8),
  818. },
  819. .sources = &clkset_group,
  820. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
  821. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
  822. }, {
  823. .clk = {
  824. .name = "sclk_fimc",
  825. .devname = "exynos4-fimc.3",
  826. .enable = exynos4_clksrc_mask_cam_ctrl,
  827. .ctrlbit = (1 << 12),
  828. },
  829. .sources = &clkset_group,
  830. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
  831. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
  832. }, {
  833. .clk = {
  834. .name = "sclk_fimd",
  835. .devname = "s5pv310-fb.0",
  836. .enable = exynos4_clksrc_mask_lcd0_ctrl,
  837. .ctrlbit = (1 << 0),
  838. },
  839. .sources = &clkset_group,
  840. .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
  841. .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
  842. }, {
  843. .clk = {
  844. .name = "sclk_fimd",
  845. .devname = "s5pv310-fb.1",
  846. .enable = exynos4_clksrc_mask_lcd1_ctrl,
  847. .ctrlbit = (1 << 0),
  848. },
  849. .sources = &clkset_group,
  850. .reg_src = { .reg = S5P_CLKSRC_LCD1, .shift = 0, .size = 4 },
  851. .reg_div = { .reg = S5P_CLKDIV_LCD1, .shift = 0, .size = 4 },
  852. }, {
  853. .clk = {
  854. .name = "sclk_sata",
  855. .enable = exynos4_clksrc_mask_fsys_ctrl,
  856. .ctrlbit = (1 << 24),
  857. },
  858. .sources = &clkset_mout_corebus,
  859. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 24, .size = 1 },
  860. .reg_div = { .reg = S5P_CLKDIV_FSYS0, .shift = 20, .size = 4 },
  861. }, {
  862. .clk = {
  863. .name = "sclk_spi",
  864. .devname = "s3c64xx-spi.0",
  865. .enable = exynos4_clksrc_mask_peril1_ctrl,
  866. .ctrlbit = (1 << 16),
  867. },
  868. .sources = &clkset_group,
  869. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
  870. .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
  871. }, {
  872. .clk = {
  873. .name = "sclk_spi",
  874. .devname = "s3c64xx-spi.1",
  875. .enable = exynos4_clksrc_mask_peril1_ctrl,
  876. .ctrlbit = (1 << 20),
  877. },
  878. .sources = &clkset_group,
  879. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
  880. .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
  881. }, {
  882. .clk = {
  883. .name = "sclk_spi",
  884. .devname = "s3c64xx-spi.2",
  885. .enable = exynos4_clksrc_mask_peril1_ctrl,
  886. .ctrlbit = (1 << 24),
  887. },
  888. .sources = &clkset_group,
  889. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
  890. .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
  891. }, {
  892. .clk = {
  893. .name = "sclk_fimg2d",
  894. },
  895. .sources = &clkset_mout_g2d,
  896. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
  897. .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
  898. }, {
  899. .clk = {
  900. .name = "sclk_mmc",
  901. .devname = "s3c-sdhci.0",
  902. .parent = &clk_dout_mmc0.clk,
  903. .enable = exynos4_clksrc_mask_fsys_ctrl,
  904. .ctrlbit = (1 << 0),
  905. },
  906. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  907. }, {
  908. .clk = {
  909. .name = "sclk_mmc",
  910. .devname = "s3c-sdhci.1",
  911. .parent = &clk_dout_mmc1.clk,
  912. .enable = exynos4_clksrc_mask_fsys_ctrl,
  913. .ctrlbit = (1 << 4),
  914. },
  915. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  916. }, {
  917. .clk = {
  918. .name = "sclk_mmc",
  919. .devname = "s3c-sdhci.2",
  920. .parent = &clk_dout_mmc2.clk,
  921. .enable = exynos4_clksrc_mask_fsys_ctrl,
  922. .ctrlbit = (1 << 8),
  923. },
  924. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  925. }, {
  926. .clk = {
  927. .name = "sclk_mmc",
  928. .devname = "s3c-sdhci.3",
  929. .parent = &clk_dout_mmc3.clk,
  930. .enable = exynos4_clksrc_mask_fsys_ctrl,
  931. .ctrlbit = (1 << 12),
  932. },
  933. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  934. }, {
  935. .clk = {
  936. .name = "sclk_dwmmc",
  937. .parent = &clk_dout_mmc4.clk,
  938. .enable = exynos4_clksrc_mask_fsys_ctrl,
  939. .ctrlbit = (1 << 16),
  940. },
  941. .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
  942. }
  943. };
  944. /* Clock initialization code */
  945. static struct clksrc_clk *sysclks[] = {
  946. &clk_mout_apll,
  947. &clk_sclk_apll,
  948. &clk_mout_epll,
  949. &clk_mout_mpll,
  950. &clk_moutcore,
  951. &clk_coreclk,
  952. &clk_armclk,
  953. &clk_aclk_corem0,
  954. &clk_aclk_cores,
  955. &clk_aclk_corem1,
  956. &clk_periphclk,
  957. &clk_mout_corebus,
  958. &clk_sclk_dmc,
  959. &clk_aclk_cored,
  960. &clk_aclk_corep,
  961. &clk_aclk_acp,
  962. &clk_pclk_acp,
  963. &clk_vpllsrc,
  964. &clk_sclk_vpll,
  965. &clk_aclk_200,
  966. &clk_aclk_100,
  967. &clk_aclk_160,
  968. &clk_aclk_133,
  969. &clk_dout_mmc0,
  970. &clk_dout_mmc1,
  971. &clk_dout_mmc2,
  972. &clk_dout_mmc3,
  973. &clk_dout_mmc4,
  974. };
  975. static int xtal_rate;
  976. static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
  977. {
  978. return s5p_get_pll45xx(xtal_rate, __raw_readl(S5P_APLL_CON0), pll_4508);
  979. }
  980. static struct clk_ops exynos4_fout_apll_ops = {
  981. .get_rate = exynos4_fout_apll_get_rate,
  982. };
  983. void __init_or_cpufreq exynos4_setup_clocks(void)
  984. {
  985. struct clk *xtal_clk;
  986. unsigned long apll;
  987. unsigned long mpll;
  988. unsigned long epll;
  989. unsigned long vpll;
  990. unsigned long vpllsrc;
  991. unsigned long xtal;
  992. unsigned long armclk;
  993. unsigned long sclk_dmc;
  994. unsigned long aclk_200;
  995. unsigned long aclk_100;
  996. unsigned long aclk_160;
  997. unsigned long aclk_133;
  998. unsigned int ptr;
  999. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1000. xtal_clk = clk_get(NULL, "xtal");
  1001. BUG_ON(IS_ERR(xtal_clk));
  1002. xtal = clk_get_rate(xtal_clk);
  1003. xtal_rate = xtal;
  1004. clk_put(xtal_clk);
  1005. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1006. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0), pll_4508);
  1007. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0), pll_4508);
  1008. epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
  1009. __raw_readl(S5P_EPLL_CON1), pll_4600);
  1010. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  1011. vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
  1012. __raw_readl(S5P_VPLL_CON1), pll_4650);
  1013. clk_fout_apll.ops = &exynos4_fout_apll_ops;
  1014. clk_fout_mpll.rate = mpll;
  1015. clk_fout_epll.rate = epll;
  1016. clk_fout_vpll.rate = vpll;
  1017. printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  1018. apll, mpll, epll, vpll);
  1019. armclk = clk_get_rate(&clk_armclk.clk);
  1020. sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
  1021. aclk_200 = clk_get_rate(&clk_aclk_200.clk);
  1022. aclk_100 = clk_get_rate(&clk_aclk_100.clk);
  1023. aclk_160 = clk_get_rate(&clk_aclk_160.clk);
  1024. aclk_133 = clk_get_rate(&clk_aclk_133.clk);
  1025. printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
  1026. "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
  1027. armclk, sclk_dmc, aclk_200,
  1028. aclk_100, aclk_160, aclk_133);
  1029. clk_f.rate = armclk;
  1030. clk_h.rate = sclk_dmc;
  1031. clk_p.rate = aclk_100;
  1032. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1033. s3c_set_clksrc(&clksrcs[ptr], true);
  1034. }
  1035. static struct clk *clks[] __initdata = {
  1036. /* Nothing here yet */
  1037. };
  1038. void __init exynos4_register_clocks(void)
  1039. {
  1040. int ptr;
  1041. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1042. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1043. s3c_register_clksrc(sysclks[ptr], 1);
  1044. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1045. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1046. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1047. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1048. s3c_pwmclk_init();
  1049. }