omap-smp.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140
  1. /*
  2. * OMAP4 SMP source file. It contains platform specific fucntions
  3. * needed for the linux smp kernel.
  4. *
  5. * Copyright (C) 2009 Texas Instruments, Inc.
  6. *
  7. * Author:
  8. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * Platform file needed for the OMAP4 SMP. This file is based on arm
  11. * realview smp platform.
  12. * * Copyright (c) 2002 ARM Limited.
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/device.h>
  20. #include <linux/smp.h>
  21. #include <linux/io.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/smp_scu.h>
  24. #include <mach/hardware.h>
  25. #include <mach/omap4-common.h>
  26. /* SCU base address */
  27. static void __iomem *scu_base;
  28. static DEFINE_SPINLOCK(boot_lock);
  29. void __cpuinit platform_secondary_init(unsigned int cpu)
  30. {
  31. /*
  32. * If any interrupts are already enabled for the primary
  33. * core (e.g. timer irq), then they will not have been enabled
  34. * for us: do so
  35. */
  36. gic_cpu_init(0, gic_cpu_base_addr);
  37. /*
  38. * Synchronise with the boot thread.
  39. */
  40. spin_lock(&boot_lock);
  41. spin_unlock(&boot_lock);
  42. }
  43. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  44. {
  45. /*
  46. * Set synchronisation state between this boot processor
  47. * and the secondary one
  48. */
  49. spin_lock(&boot_lock);
  50. /*
  51. * Update the AuxCoreBoot0 with boot state for secondary core.
  52. * omap_secondary_startup() routine will hold the secondary core till
  53. * the AuxCoreBoot1 register is updated with cpu state
  54. * A barrier is added to ensure that write buffer is drained
  55. */
  56. omap_modify_auxcoreboot0(0x200, 0xfffffdff);
  57. flush_cache_all();
  58. smp_wmb();
  59. smp_cross_call(cpumask_of(cpu), 1);
  60. /*
  61. * Now the secondary core is starting up let it run its
  62. * calibrations, then wait for it to finish
  63. */
  64. spin_unlock(&boot_lock);
  65. return 0;
  66. }
  67. static void __init wakeup_secondary(void)
  68. {
  69. /*
  70. * Write the address of secondary startup routine into the
  71. * AuxCoreBoot1 where ROM code will jump and start executing
  72. * on secondary core once out of WFE
  73. * A barrier is added to ensure that write buffer is drained
  74. */
  75. omap_auxcoreboot_addr(virt_to_phys(omap_secondary_startup));
  76. smp_wmb();
  77. /*
  78. * Send a 'sev' to wake the secondary core from WFE.
  79. * Drain the outstanding writes to memory
  80. */
  81. dsb_sev();
  82. mb();
  83. }
  84. /*
  85. * Initialise the CPU possible map early - this describes the CPUs
  86. * which may be present or become present in the system.
  87. */
  88. void __init smp_init_cpus(void)
  89. {
  90. unsigned int i, ncores;
  91. /* Never released */
  92. scu_base = ioremap(OMAP44XX_SCU_BASE, SZ_256);
  93. BUG_ON(!scu_base);
  94. ncores = scu_get_core_count(scu_base);
  95. /* sanity check */
  96. if (ncores > NR_CPUS) {
  97. printk(KERN_WARNING
  98. "OMAP4: no. of cores (%d) greater than configured "
  99. "maximum of %d - clipping\n",
  100. ncores, NR_CPUS);
  101. ncores = NR_CPUS;
  102. }
  103. for (i = 0; i < ncores; i++)
  104. set_cpu_possible(i, true);
  105. }
  106. void __init platform_smp_prepare_cpus(unsigned int max_cpus)
  107. {
  108. int i;
  109. /*
  110. * Initialise the present map, which describes the set of CPUs
  111. * actually populated at the present time.
  112. */
  113. for (i = 0; i < max_cpus; i++)
  114. set_cpu_present(i, true);
  115. /*
  116. * Initialise the SCU and wake up the secondary core using
  117. * wakeup_secondary().
  118. */
  119. scu_enable(scu_base);
  120. wakeup_secondary();
  121. }