uhci-hcd.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945
  1. /*
  2. * Universal Host Controller Interface driver for USB.
  3. *
  4. * Maintainer: Alan Stern <stern@rowland.harvard.edu>
  5. *
  6. * (C) Copyright 1999 Linus Torvalds
  7. * (C) Copyright 1999-2002 Johannes Erdfelt, johannes@erdfelt.com
  8. * (C) Copyright 1999 Randy Dunlap
  9. * (C) Copyright 1999 Georg Acher, acher@in.tum.de
  10. * (C) Copyright 1999 Deti Fliegl, deti@fliegl.de
  11. * (C) Copyright 1999 Thomas Sailer, sailer@ife.ee.ethz.ch
  12. * (C) Copyright 1999 Roman Weissgaerber, weissg@vienna.at
  13. * (C) Copyright 2000 Yggdrasil Computing, Inc. (port of new PCI interface
  14. * support from usb-ohci.c by Adam Richter, adam@yggdrasil.com).
  15. * (C) Copyright 1999 Gregory P. Smith (from usb-ohci.c)
  16. * (C) Copyright 2004-2005 Alan Stern, stern@rowland.harvard.edu
  17. *
  18. * Intel documents this fairly well, and as far as I know there
  19. * are no royalties or anything like that, but even so there are
  20. * people who decided that they want to do the same thing in a
  21. * completely different way.
  22. *
  23. */
  24. #include <linux/config.h>
  25. #include <linux/module.h>
  26. #include <linux/pci.h>
  27. #include <linux/kernel.h>
  28. #include <linux/init.h>
  29. #include <linux/delay.h>
  30. #include <linux/ioport.h>
  31. #include <linux/sched.h>
  32. #include <linux/slab.h>
  33. #include <linux/smp_lock.h>
  34. #include <linux/errno.h>
  35. #include <linux/unistd.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/debugfs.h>
  39. #include <linux/pm.h>
  40. #include <linux/dmapool.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/usb.h>
  43. #include <linux/bitops.h>
  44. #include <asm/uaccess.h>
  45. #include <asm/io.h>
  46. #include <asm/irq.h>
  47. #include <asm/system.h>
  48. #include "../core/hcd.h"
  49. #include "uhci-hcd.h"
  50. /*
  51. * Version Information
  52. */
  53. #define DRIVER_VERSION "v3.0"
  54. #define DRIVER_AUTHOR "Linus 'Frodo Rabbit' Torvalds, Johannes Erdfelt, \
  55. Randy Dunlap, Georg Acher, Deti Fliegl, Thomas Sailer, Roman Weissgaerber, \
  56. Alan Stern"
  57. #define DRIVER_DESC "USB Universal Host Controller Interface driver"
  58. /*
  59. * debug = 0, no debugging messages
  60. * debug = 1, dump failed URBs except for stalls
  61. * debug = 2, dump all failed URBs (including stalls)
  62. * show all queues in /debug/uhci/[pci_addr]
  63. * debug = 3, show all TDs in URBs when dumping
  64. */
  65. #ifdef DEBUG
  66. #define DEBUG_CONFIGURED 1
  67. static int debug = 1;
  68. module_param(debug, int, S_IRUGO | S_IWUSR);
  69. MODULE_PARM_DESC(debug, "Debug level");
  70. #else
  71. #define DEBUG_CONFIGURED 0
  72. #define debug 0
  73. #endif
  74. static char *errbuf;
  75. #define ERRBUF_LEN (32 * 1024)
  76. static kmem_cache_t *uhci_up_cachep; /* urb_priv */
  77. static void suspend_rh(struct uhci_hcd *uhci, enum uhci_rh_state new_state);
  78. static void wakeup_rh(struct uhci_hcd *uhci);
  79. static void uhci_get_current_frame_number(struct uhci_hcd *uhci);
  80. /* If a transfer is still active after this much time, turn off FSBR */
  81. #define IDLE_TIMEOUT msecs_to_jiffies(50)
  82. #define FSBR_DELAY msecs_to_jiffies(50)
  83. /* When we timeout an idle transfer for FSBR, we'll switch it over to */
  84. /* depth first traversal. We'll do it in groups of this number of TDs */
  85. /* to make sure it doesn't hog all of the bandwidth */
  86. #define DEPTH_INTERVAL 5
  87. #include "uhci-debug.c"
  88. #include "uhci-q.c"
  89. #include "uhci-hub.c"
  90. extern void uhci_reset_hc(struct pci_dev *pdev, unsigned long base);
  91. extern int uhci_check_and_reset_hc(struct pci_dev *pdev, unsigned long base);
  92. /*
  93. * Finish up a host controller reset and update the recorded state.
  94. */
  95. static void finish_reset(struct uhci_hcd *uhci)
  96. {
  97. int port;
  98. /* HCRESET doesn't affect the Suspend, Reset, and Resume Detect
  99. * bits in the port status and control registers.
  100. * We have to clear them by hand.
  101. */
  102. for (port = 0; port < uhci->rh_numports; ++port)
  103. outw(0, uhci->io_addr + USBPORTSC1 + (port * 2));
  104. uhci->port_c_suspend = uhci->suspended_ports =
  105. uhci->resuming_ports = 0;
  106. uhci->rh_state = UHCI_RH_RESET;
  107. uhci->is_stopped = UHCI_IS_STOPPED;
  108. uhci_to_hcd(uhci)->state = HC_STATE_HALT;
  109. uhci_to_hcd(uhci)->poll_rh = 0;
  110. }
  111. /*
  112. * Last rites for a defunct/nonfunctional controller
  113. * or one we don't want to use any more.
  114. */
  115. static void hc_died(struct uhci_hcd *uhci)
  116. {
  117. uhci_reset_hc(to_pci_dev(uhci_dev(uhci)), uhci->io_addr);
  118. finish_reset(uhci);
  119. uhci->hc_inaccessible = 1;
  120. }
  121. /*
  122. * Initialize a controller that was newly discovered or has just been
  123. * resumed. In either case we can't be sure of its previous state.
  124. */
  125. static void check_and_reset_hc(struct uhci_hcd *uhci)
  126. {
  127. if (uhci_check_and_reset_hc(to_pci_dev(uhci_dev(uhci)), uhci->io_addr))
  128. finish_reset(uhci);
  129. }
  130. /*
  131. * Store the basic register settings needed by the controller.
  132. */
  133. static void configure_hc(struct uhci_hcd *uhci)
  134. {
  135. /* Set the frame length to the default: 1 ms exactly */
  136. outb(USBSOF_DEFAULT, uhci->io_addr + USBSOF);
  137. /* Store the frame list base address */
  138. outl(uhci->frame_dma_handle, uhci->io_addr + USBFLBASEADD);
  139. /* Set the current frame number */
  140. outw(uhci->frame_number, uhci->io_addr + USBFRNUM);
  141. /* Mark controller as not halted before we enable interrupts */
  142. uhci_to_hcd(uhci)->state = HC_STATE_SUSPENDED;
  143. mb();
  144. /* Enable PIRQ */
  145. pci_write_config_word(to_pci_dev(uhci_dev(uhci)), USBLEGSUP,
  146. USBLEGSUP_DEFAULT);
  147. }
  148. static int resume_detect_interrupts_are_broken(struct uhci_hcd *uhci)
  149. {
  150. int port;
  151. switch (to_pci_dev(uhci_dev(uhci))->vendor) {
  152. default:
  153. break;
  154. case PCI_VENDOR_ID_GENESYS:
  155. /* Genesys Logic's GL880S controllers don't generate
  156. * resume-detect interrupts.
  157. */
  158. return 1;
  159. case PCI_VENDOR_ID_INTEL:
  160. /* Some of Intel's USB controllers have a bug that causes
  161. * resume-detect interrupts if any port has an over-current
  162. * condition. To make matters worse, some motherboards
  163. * hardwire unused USB ports' over-current inputs active!
  164. * To prevent problems, we will not enable resume-detect
  165. * interrupts if any ports are OC.
  166. */
  167. for (port = 0; port < uhci->rh_numports; ++port) {
  168. if (inw(uhci->io_addr + USBPORTSC1 + port * 2) &
  169. USBPORTSC_OC)
  170. return 1;
  171. }
  172. break;
  173. }
  174. return 0;
  175. }
  176. static void suspend_rh(struct uhci_hcd *uhci, enum uhci_rh_state new_state)
  177. __releases(uhci->lock)
  178. __acquires(uhci->lock)
  179. {
  180. int auto_stop;
  181. int int_enable;
  182. auto_stop = (new_state == UHCI_RH_AUTO_STOPPED);
  183. dev_dbg(uhci_dev(uhci), "%s%s\n", __FUNCTION__,
  184. (auto_stop ? " (auto-stop)" : ""));
  185. /* If we get a suspend request when we're already auto-stopped
  186. * then there's nothing to do.
  187. */
  188. if (uhci->rh_state == UHCI_RH_AUTO_STOPPED) {
  189. uhci->rh_state = new_state;
  190. return;
  191. }
  192. /* Enable resume-detect interrupts if they work.
  193. * Then enter Global Suspend mode, still configured.
  194. */
  195. uhci->working_RD = 1;
  196. int_enable = USBINTR_RESUME;
  197. if (resume_detect_interrupts_are_broken(uhci)) {
  198. uhci->working_RD = int_enable = 0;
  199. }
  200. outw(int_enable, uhci->io_addr + USBINTR);
  201. outw(USBCMD_EGSM | USBCMD_CF, uhci->io_addr + USBCMD);
  202. mb();
  203. udelay(5);
  204. /* If we're auto-stopping then no devices have been attached
  205. * for a while, so there shouldn't be any active URBs and the
  206. * controller should stop after a few microseconds. Otherwise
  207. * we will give the controller one frame to stop.
  208. */
  209. if (!auto_stop && !(inw(uhci->io_addr + USBSTS) & USBSTS_HCH)) {
  210. uhci->rh_state = UHCI_RH_SUSPENDING;
  211. spin_unlock_irq(&uhci->lock);
  212. msleep(1);
  213. spin_lock_irq(&uhci->lock);
  214. if (uhci->hc_inaccessible) /* Died */
  215. return;
  216. }
  217. if (!(inw(uhci->io_addr + USBSTS) & USBSTS_HCH))
  218. dev_warn(uhci_dev(uhci), "Controller not stopped yet!\n");
  219. uhci_get_current_frame_number(uhci);
  220. smp_wmb();
  221. uhci->rh_state = new_state;
  222. uhci->is_stopped = UHCI_IS_STOPPED;
  223. uhci_to_hcd(uhci)->poll_rh = !int_enable;
  224. uhci_scan_schedule(uhci, NULL);
  225. }
  226. static void start_rh(struct uhci_hcd *uhci)
  227. {
  228. uhci_to_hcd(uhci)->state = HC_STATE_RUNNING;
  229. uhci->is_stopped = 0;
  230. smp_wmb();
  231. /* Mark it configured and running with a 64-byte max packet.
  232. * All interrupts are enabled, even though RESUME won't do anything.
  233. */
  234. outw(USBCMD_RS | USBCMD_CF | USBCMD_MAXP, uhci->io_addr + USBCMD);
  235. outw(USBINTR_TIMEOUT | USBINTR_RESUME | USBINTR_IOC | USBINTR_SP,
  236. uhci->io_addr + USBINTR);
  237. mb();
  238. uhci->rh_state = UHCI_RH_RUNNING;
  239. uhci_to_hcd(uhci)->poll_rh = 1;
  240. }
  241. static void wakeup_rh(struct uhci_hcd *uhci)
  242. __releases(uhci->lock)
  243. __acquires(uhci->lock)
  244. {
  245. dev_dbg(uhci_dev(uhci), "%s%s\n", __FUNCTION__,
  246. uhci->rh_state == UHCI_RH_AUTO_STOPPED ?
  247. " (auto-start)" : "");
  248. /* If we are auto-stopped then no devices are attached so there's
  249. * no need for wakeup signals. Otherwise we send Global Resume
  250. * for 20 ms.
  251. */
  252. if (uhci->rh_state == UHCI_RH_SUSPENDED) {
  253. uhci->rh_state = UHCI_RH_RESUMING;
  254. outw(USBCMD_FGR | USBCMD_EGSM | USBCMD_CF,
  255. uhci->io_addr + USBCMD);
  256. spin_unlock_irq(&uhci->lock);
  257. msleep(20);
  258. spin_lock_irq(&uhci->lock);
  259. if (uhci->hc_inaccessible) /* Died */
  260. return;
  261. /* End Global Resume and wait for EOP to be sent */
  262. outw(USBCMD_CF, uhci->io_addr + USBCMD);
  263. mb();
  264. udelay(4);
  265. if (inw(uhci->io_addr + USBCMD) & USBCMD_FGR)
  266. dev_warn(uhci_dev(uhci), "FGR not stopped yet!\n");
  267. }
  268. start_rh(uhci);
  269. /* Restart root hub polling */
  270. mod_timer(&uhci_to_hcd(uhci)->rh_timer, jiffies);
  271. }
  272. static irqreturn_t uhci_irq(struct usb_hcd *hcd, struct pt_regs *regs)
  273. {
  274. struct uhci_hcd *uhci = hcd_to_uhci(hcd);
  275. unsigned short status;
  276. unsigned long flags;
  277. /*
  278. * Read the interrupt status, and write it back to clear the
  279. * interrupt cause. Contrary to the UHCI specification, the
  280. * "HC Halted" status bit is persistent: it is RO, not R/WC.
  281. */
  282. status = inw(uhci->io_addr + USBSTS);
  283. if (!(status & ~USBSTS_HCH)) /* shared interrupt, not mine */
  284. return IRQ_NONE;
  285. outw(status, uhci->io_addr + USBSTS); /* Clear it */
  286. if (status & ~(USBSTS_USBINT | USBSTS_ERROR | USBSTS_RD)) {
  287. if (status & USBSTS_HSE)
  288. dev_err(uhci_dev(uhci), "host system error, "
  289. "PCI problems?\n");
  290. if (status & USBSTS_HCPE)
  291. dev_err(uhci_dev(uhci), "host controller process "
  292. "error, something bad happened!\n");
  293. if (status & USBSTS_HCH) {
  294. spin_lock_irqsave(&uhci->lock, flags);
  295. if (uhci->rh_state >= UHCI_RH_RUNNING) {
  296. dev_err(uhci_dev(uhci),
  297. "host controller halted, "
  298. "very bad!\n");
  299. if (debug > 1 && errbuf) {
  300. /* Print the schedule for debugging */
  301. uhci_sprint_schedule(uhci,
  302. errbuf, ERRBUF_LEN);
  303. lprintk(errbuf);
  304. }
  305. hc_died(uhci);
  306. /* Force a callback in case there are
  307. * pending unlinks */
  308. mod_timer(&hcd->rh_timer, jiffies);
  309. }
  310. spin_unlock_irqrestore(&uhci->lock, flags);
  311. }
  312. }
  313. if (status & USBSTS_RD)
  314. usb_hcd_poll_rh_status(hcd);
  315. else {
  316. spin_lock_irqsave(&uhci->lock, flags);
  317. uhci_scan_schedule(uhci, regs);
  318. spin_unlock_irqrestore(&uhci->lock, flags);
  319. }
  320. return IRQ_HANDLED;
  321. }
  322. /*
  323. * Store the current frame number in uhci->frame_number if the controller
  324. * is runnning
  325. */
  326. static void uhci_get_current_frame_number(struct uhci_hcd *uhci)
  327. {
  328. if (!uhci->is_stopped)
  329. uhci->frame_number = inw(uhci->io_addr + USBFRNUM);
  330. }
  331. /*
  332. * De-allocate all resources
  333. */
  334. static void release_uhci(struct uhci_hcd *uhci)
  335. {
  336. int i;
  337. if (DEBUG_CONFIGURED) {
  338. spin_lock_irq(&uhci->lock);
  339. uhci->is_initialized = 0;
  340. spin_unlock_irq(&uhci->lock);
  341. debugfs_remove(uhci->dentry);
  342. }
  343. for (i = 0; i < UHCI_NUM_SKELQH; i++)
  344. uhci_free_qh(uhci, uhci->skelqh[i]);
  345. uhci_free_td(uhci, uhci->term_td);
  346. dma_pool_destroy(uhci->qh_pool);
  347. dma_pool_destroy(uhci->td_pool);
  348. kfree(uhci->frame_cpu);
  349. dma_free_coherent(uhci_dev(uhci),
  350. UHCI_NUMFRAMES * sizeof(*uhci->frame),
  351. uhci->frame, uhci->frame_dma_handle);
  352. }
  353. static int uhci_reset(struct usb_hcd *hcd)
  354. {
  355. struct uhci_hcd *uhci = hcd_to_uhci(hcd);
  356. unsigned io_size = (unsigned) hcd->rsrc_len;
  357. int port;
  358. uhci->io_addr = (unsigned long) hcd->rsrc_start;
  359. /* The UHCI spec says devices must have 2 ports, and goes on to say
  360. * they may have more but gives no way to determine how many there
  361. * are. However according to the UHCI spec, Bit 7 of the port
  362. * status and control register is always set to 1. So we try to
  363. * use this to our advantage. Another common failure mode when
  364. * a nonexistent register is addressed is to return all ones, so
  365. * we test for that also.
  366. */
  367. for (port = 0; port < (io_size - USBPORTSC1) / 2; port++) {
  368. unsigned int portstatus;
  369. portstatus = inw(uhci->io_addr + USBPORTSC1 + (port * 2));
  370. if (!(portstatus & 0x0080) || portstatus == 0xffff)
  371. break;
  372. }
  373. if (debug)
  374. dev_info(uhci_dev(uhci), "detected %d ports\n", port);
  375. /* Anything greater than 7 is weird so we'll ignore it. */
  376. if (port > UHCI_RH_MAXCHILD) {
  377. dev_info(uhci_dev(uhci), "port count misdetected? "
  378. "forcing to 2 ports\n");
  379. port = 2;
  380. }
  381. uhci->rh_numports = port;
  382. /* Kick BIOS off this hardware and reset if the controller
  383. * isn't already safely quiescent.
  384. */
  385. check_and_reset_hc(uhci);
  386. return 0;
  387. }
  388. /* Make sure the controller is quiescent and that we're not using it
  389. * any more. This is mainly for the benefit of programs which, like kexec,
  390. * expect the hardware to be idle: not doing DMA or generating IRQs.
  391. *
  392. * This routine may be called in a damaged or failing kernel. Hence we
  393. * do not acquire the spinlock before shutting down the controller.
  394. */
  395. static void uhci_shutdown(struct pci_dev *pdev)
  396. {
  397. struct usb_hcd *hcd = (struct usb_hcd *) pci_get_drvdata(pdev);
  398. hc_died(hcd_to_uhci(hcd));
  399. }
  400. /*
  401. * Allocate a frame list, and then setup the skeleton
  402. *
  403. * The hardware doesn't really know any difference
  404. * in the queues, but the order does matter for the
  405. * protocols higher up. The order is:
  406. *
  407. * - any isochronous events handled before any
  408. * of the queues. We don't do that here, because
  409. * we'll create the actual TD entries on demand.
  410. * - The first queue is the interrupt queue.
  411. * - The second queue is the control queue, split into low- and full-speed
  412. * - The third queue is bulk queue.
  413. * - The fourth queue is the bandwidth reclamation queue, which loops back
  414. * to the full-speed control queue.
  415. */
  416. static int uhci_start(struct usb_hcd *hcd)
  417. {
  418. struct uhci_hcd *uhci = hcd_to_uhci(hcd);
  419. int retval = -EBUSY;
  420. int i;
  421. struct dentry *dentry;
  422. hcd->uses_new_polling = 1;
  423. uhci->fsbr = 0;
  424. uhci->fsbrtimeout = 0;
  425. spin_lock_init(&uhci->lock);
  426. INIT_LIST_HEAD(&uhci->td_remove_list);
  427. INIT_LIST_HEAD(&uhci->idle_qh_list);
  428. init_waitqueue_head(&uhci->waitqh);
  429. if (DEBUG_CONFIGURED) {
  430. dentry = debugfs_create_file(hcd->self.bus_name,
  431. S_IFREG|S_IRUGO|S_IWUSR, uhci_debugfs_root,
  432. uhci, &uhci_debug_operations);
  433. if (!dentry) {
  434. dev_err(uhci_dev(uhci), "couldn't create uhci "
  435. "debugfs entry\n");
  436. retval = -ENOMEM;
  437. goto err_create_debug_entry;
  438. }
  439. uhci->dentry = dentry;
  440. }
  441. uhci->frame = dma_alloc_coherent(uhci_dev(uhci),
  442. UHCI_NUMFRAMES * sizeof(*uhci->frame),
  443. &uhci->frame_dma_handle, 0);
  444. if (!uhci->frame) {
  445. dev_err(uhci_dev(uhci), "unable to allocate "
  446. "consistent memory for frame list\n");
  447. goto err_alloc_frame;
  448. }
  449. memset(uhci->frame, 0, UHCI_NUMFRAMES * sizeof(*uhci->frame));
  450. uhci->frame_cpu = kcalloc(UHCI_NUMFRAMES, sizeof(*uhci->frame_cpu),
  451. GFP_KERNEL);
  452. if (!uhci->frame_cpu) {
  453. dev_err(uhci_dev(uhci), "unable to allocate "
  454. "memory for frame pointers\n");
  455. goto err_alloc_frame_cpu;
  456. }
  457. uhci->td_pool = dma_pool_create("uhci_td", uhci_dev(uhci),
  458. sizeof(struct uhci_td), 16, 0);
  459. if (!uhci->td_pool) {
  460. dev_err(uhci_dev(uhci), "unable to create td dma_pool\n");
  461. goto err_create_td_pool;
  462. }
  463. uhci->qh_pool = dma_pool_create("uhci_qh", uhci_dev(uhci),
  464. sizeof(struct uhci_qh), 16, 0);
  465. if (!uhci->qh_pool) {
  466. dev_err(uhci_dev(uhci), "unable to create qh dma_pool\n");
  467. goto err_create_qh_pool;
  468. }
  469. uhci->term_td = uhci_alloc_td(uhci);
  470. if (!uhci->term_td) {
  471. dev_err(uhci_dev(uhci), "unable to allocate terminating TD\n");
  472. goto err_alloc_term_td;
  473. }
  474. for (i = 0; i < UHCI_NUM_SKELQH; i++) {
  475. uhci->skelqh[i] = uhci_alloc_qh(uhci, NULL, NULL);
  476. if (!uhci->skelqh[i]) {
  477. dev_err(uhci_dev(uhci), "unable to allocate QH\n");
  478. goto err_alloc_skelqh;
  479. }
  480. }
  481. /*
  482. * 8 Interrupt queues; link all higher int queues to int1,
  483. * then link int1 to control and control to bulk
  484. */
  485. uhci->skel_int128_qh->link =
  486. uhci->skel_int64_qh->link =
  487. uhci->skel_int32_qh->link =
  488. uhci->skel_int16_qh->link =
  489. uhci->skel_int8_qh->link =
  490. uhci->skel_int4_qh->link =
  491. uhci->skel_int2_qh->link = UHCI_PTR_QH |
  492. cpu_to_le32(uhci->skel_int1_qh->dma_handle);
  493. uhci->skel_int1_qh->link = UHCI_PTR_QH |
  494. cpu_to_le32(uhci->skel_ls_control_qh->dma_handle);
  495. uhci->skel_ls_control_qh->link = UHCI_PTR_QH |
  496. cpu_to_le32(uhci->skel_fs_control_qh->dma_handle);
  497. uhci->skel_fs_control_qh->link = UHCI_PTR_QH |
  498. cpu_to_le32(uhci->skel_bulk_qh->dma_handle);
  499. uhci->skel_bulk_qh->link = UHCI_PTR_QH |
  500. cpu_to_le32(uhci->skel_term_qh->dma_handle);
  501. /* This dummy TD is to work around a bug in Intel PIIX controllers */
  502. uhci_fill_td(uhci->term_td, 0, uhci_explen(0) |
  503. (0x7f << TD_TOKEN_DEVADDR_SHIFT) | USB_PID_IN, 0);
  504. uhci->term_td->link = cpu_to_le32(uhci->term_td->dma_handle);
  505. uhci->skel_term_qh->link = UHCI_PTR_TERM;
  506. uhci->skel_term_qh->element = cpu_to_le32(uhci->term_td->dma_handle);
  507. /*
  508. * Fill the frame list: make all entries point to the proper
  509. * interrupt queue.
  510. *
  511. * The interrupt queues will be interleaved as evenly as possible.
  512. * There's not much to be done about period-1 interrupts; they have
  513. * to occur in every frame. But we can schedule period-2 interrupts
  514. * in odd-numbered frames, period-4 interrupts in frames congruent
  515. * to 2 (mod 4), and so on. This way each frame only has two
  516. * interrupt QHs, which will help spread out bandwidth utilization.
  517. */
  518. for (i = 0; i < UHCI_NUMFRAMES; i++) {
  519. int irq;
  520. /*
  521. * ffs (Find First bit Set) does exactly what we need:
  522. * 1,3,5,... => ffs = 0 => use skel_int2_qh = skelqh[8],
  523. * 2,6,10,... => ffs = 1 => use skel_int4_qh = skelqh[7], etc.
  524. * ffs >= 7 => not on any high-period queue, so use
  525. * skel_int1_qh = skelqh[9].
  526. * Add UHCI_NUMFRAMES to insure at least one bit is set.
  527. */
  528. irq = 8 - (int) __ffs(i + UHCI_NUMFRAMES);
  529. if (irq <= 1)
  530. irq = 9;
  531. /* Only place we don't use the frame list routines */
  532. uhci->frame[i] = UHCI_PTR_QH |
  533. cpu_to_le32(uhci->skelqh[irq]->dma_handle);
  534. }
  535. /*
  536. * Some architectures require a full mb() to enforce completion of
  537. * the memory writes above before the I/O transfers in configure_hc().
  538. */
  539. mb();
  540. configure_hc(uhci);
  541. uhci->is_initialized = 1;
  542. start_rh(uhci);
  543. return 0;
  544. /*
  545. * error exits:
  546. */
  547. err_alloc_skelqh:
  548. for (i = 0; i < UHCI_NUM_SKELQH; i++) {
  549. if (uhci->skelqh[i])
  550. uhci_free_qh(uhci, uhci->skelqh[i]);
  551. }
  552. uhci_free_td(uhci, uhci->term_td);
  553. err_alloc_term_td:
  554. dma_pool_destroy(uhci->qh_pool);
  555. err_create_qh_pool:
  556. dma_pool_destroy(uhci->td_pool);
  557. err_create_td_pool:
  558. kfree(uhci->frame_cpu);
  559. err_alloc_frame_cpu:
  560. dma_free_coherent(uhci_dev(uhci),
  561. UHCI_NUMFRAMES * sizeof(*uhci->frame),
  562. uhci->frame, uhci->frame_dma_handle);
  563. err_alloc_frame:
  564. debugfs_remove(uhci->dentry);
  565. err_create_debug_entry:
  566. return retval;
  567. }
  568. static void uhci_stop(struct usb_hcd *hcd)
  569. {
  570. struct uhci_hcd *uhci = hcd_to_uhci(hcd);
  571. spin_lock_irq(&uhci->lock);
  572. if (!uhci->hc_inaccessible)
  573. hc_died(uhci);
  574. uhci_scan_schedule(uhci, NULL);
  575. spin_unlock_irq(&uhci->lock);
  576. release_uhci(uhci);
  577. }
  578. #ifdef CONFIG_PM
  579. static int uhci_rh_suspend(struct usb_hcd *hcd)
  580. {
  581. struct uhci_hcd *uhci = hcd_to_uhci(hcd);
  582. spin_lock_irq(&uhci->lock);
  583. if (!uhci->hc_inaccessible) /* Not dead */
  584. suspend_rh(uhci, UHCI_RH_SUSPENDED);
  585. spin_unlock_irq(&uhci->lock);
  586. return 0;
  587. }
  588. static int uhci_rh_resume(struct usb_hcd *hcd)
  589. {
  590. struct uhci_hcd *uhci = hcd_to_uhci(hcd);
  591. int rc = 0;
  592. spin_lock_irq(&uhci->lock);
  593. if (uhci->hc_inaccessible) {
  594. if (uhci->rh_state == UHCI_RH_SUSPENDED) {
  595. dev_warn(uhci_dev(uhci), "HC isn't running!\n");
  596. rc = -ENODEV;
  597. }
  598. /* Otherwise the HC is dead */
  599. } else
  600. wakeup_rh(uhci);
  601. spin_unlock_irq(&uhci->lock);
  602. return rc;
  603. }
  604. static int uhci_suspend(struct usb_hcd *hcd, pm_message_t message)
  605. {
  606. struct uhci_hcd *uhci = hcd_to_uhci(hcd);
  607. int rc = 0;
  608. dev_dbg(uhci_dev(uhci), "%s\n", __FUNCTION__);
  609. spin_lock_irq(&uhci->lock);
  610. if (uhci->hc_inaccessible) /* Dead or already suspended */
  611. goto done;
  612. if (uhci->rh_state > UHCI_RH_SUSPENDED) {
  613. dev_warn(uhci_dev(uhci), "Root hub isn't suspended!\n");
  614. rc = -EBUSY;
  615. goto done;
  616. };
  617. /* All PCI host controllers are required to disable IRQ generation
  618. * at the source, so we must turn off PIRQ.
  619. */
  620. pci_write_config_word(to_pci_dev(uhci_dev(uhci)), USBLEGSUP, 0);
  621. mb();
  622. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  623. uhci->hc_inaccessible = 1;
  624. hcd->poll_rh = 0;
  625. /* FIXME: Enable non-PME# remote wakeup? */
  626. done:
  627. spin_unlock_irq(&uhci->lock);
  628. return rc;
  629. }
  630. static int uhci_resume(struct usb_hcd *hcd)
  631. {
  632. struct uhci_hcd *uhci = hcd_to_uhci(hcd);
  633. dev_dbg(uhci_dev(uhci), "%s\n", __FUNCTION__);
  634. /* Since we aren't in D3 any more, it's safe to set this flag
  635. * even if the controller was dead. It might not even be dead
  636. * any more, if the firmware or quirks code has reset it.
  637. */
  638. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  639. mb();
  640. if (uhci->rh_state == UHCI_RH_RESET) /* Dead */
  641. return 0;
  642. spin_lock_irq(&uhci->lock);
  643. /* FIXME: Disable non-PME# remote wakeup? */
  644. uhci->hc_inaccessible = 0;
  645. /* The BIOS may have changed the controller settings during a
  646. * system wakeup. Check it and reconfigure to avoid problems.
  647. */
  648. check_and_reset_hc(uhci);
  649. configure_hc(uhci);
  650. if (uhci->rh_state == UHCI_RH_RESET) {
  651. /* The controller had to be reset */
  652. usb_root_hub_lost_power(hcd->self.root_hub);
  653. suspend_rh(uhci, UHCI_RH_SUSPENDED);
  654. }
  655. spin_unlock_irq(&uhci->lock);
  656. if (!uhci->working_RD) {
  657. /* Suspended root hub needs to be polled */
  658. hcd->poll_rh = 1;
  659. usb_hcd_poll_rh_status(hcd);
  660. }
  661. return 0;
  662. }
  663. #endif
  664. /* Wait until a particular device/endpoint's QH is idle, and free it */
  665. static void uhci_hcd_endpoint_disable(struct usb_hcd *hcd,
  666. struct usb_host_endpoint *hep)
  667. {
  668. struct uhci_hcd *uhci = hcd_to_uhci(hcd);
  669. struct uhci_qh *qh;
  670. spin_lock_irq(&uhci->lock);
  671. qh = (struct uhci_qh *) hep->hcpriv;
  672. if (qh == NULL)
  673. goto done;
  674. while (qh->state != QH_STATE_IDLE) {
  675. ++uhci->num_waiting;
  676. spin_unlock_irq(&uhci->lock);
  677. wait_event_interruptible(uhci->waitqh,
  678. qh->state == QH_STATE_IDLE);
  679. spin_lock_irq(&uhci->lock);
  680. --uhci->num_waiting;
  681. }
  682. uhci_free_qh(uhci, qh);
  683. done:
  684. spin_unlock_irq(&uhci->lock);
  685. }
  686. static int uhci_hcd_get_frame_number(struct usb_hcd *hcd)
  687. {
  688. struct uhci_hcd *uhci = hcd_to_uhci(hcd);
  689. unsigned long flags;
  690. int is_stopped;
  691. int frame_number;
  692. /* Minimize latency by avoiding the spinlock */
  693. local_irq_save(flags);
  694. is_stopped = uhci->is_stopped;
  695. smp_rmb();
  696. frame_number = (is_stopped ? uhci->frame_number :
  697. inw(uhci->io_addr + USBFRNUM));
  698. local_irq_restore(flags);
  699. return frame_number;
  700. }
  701. static const char hcd_name[] = "uhci_hcd";
  702. static const struct hc_driver uhci_driver = {
  703. .description = hcd_name,
  704. .product_desc = "UHCI Host Controller",
  705. .hcd_priv_size = sizeof(struct uhci_hcd),
  706. /* Generic hardware linkage */
  707. .irq = uhci_irq,
  708. .flags = HCD_USB11,
  709. /* Basic lifecycle operations */
  710. .reset = uhci_reset,
  711. .start = uhci_start,
  712. #ifdef CONFIG_PM
  713. .suspend = uhci_suspend,
  714. .resume = uhci_resume,
  715. .bus_suspend = uhci_rh_suspend,
  716. .bus_resume = uhci_rh_resume,
  717. #endif
  718. .stop = uhci_stop,
  719. .urb_enqueue = uhci_urb_enqueue,
  720. .urb_dequeue = uhci_urb_dequeue,
  721. .endpoint_disable = uhci_hcd_endpoint_disable,
  722. .get_frame_number = uhci_hcd_get_frame_number,
  723. .hub_status_data = uhci_hub_status_data,
  724. .hub_control = uhci_hub_control,
  725. };
  726. static const struct pci_device_id uhci_pci_ids[] = { {
  727. /* handle any USB UHCI controller */
  728. PCI_DEVICE_CLASS(((PCI_CLASS_SERIAL_USB << 8) | 0x00), ~0),
  729. .driver_data = (unsigned long) &uhci_driver,
  730. }, { /* end: all zeroes */ }
  731. };
  732. MODULE_DEVICE_TABLE(pci, uhci_pci_ids);
  733. static struct pci_driver uhci_pci_driver = {
  734. .name = (char *)hcd_name,
  735. .id_table = uhci_pci_ids,
  736. .probe = usb_hcd_pci_probe,
  737. .remove = usb_hcd_pci_remove,
  738. .shutdown = uhci_shutdown,
  739. #ifdef CONFIG_PM
  740. .suspend = usb_hcd_pci_suspend,
  741. .resume = usb_hcd_pci_resume,
  742. #endif /* PM */
  743. };
  744. static int __init uhci_hcd_init(void)
  745. {
  746. int retval = -ENOMEM;
  747. printk(KERN_INFO DRIVER_DESC " " DRIVER_VERSION "\n");
  748. if (usb_disabled())
  749. return -ENODEV;
  750. if (DEBUG_CONFIGURED) {
  751. errbuf = kmalloc(ERRBUF_LEN, GFP_KERNEL);
  752. if (!errbuf)
  753. goto errbuf_failed;
  754. uhci_debugfs_root = debugfs_create_dir("uhci", NULL);
  755. if (!uhci_debugfs_root)
  756. goto debug_failed;
  757. }
  758. uhci_up_cachep = kmem_cache_create("uhci_urb_priv",
  759. sizeof(struct urb_priv), 0, 0, NULL, NULL);
  760. if (!uhci_up_cachep)
  761. goto up_failed;
  762. retval = pci_register_driver(&uhci_pci_driver);
  763. if (retval)
  764. goto init_failed;
  765. return 0;
  766. init_failed:
  767. if (kmem_cache_destroy(uhci_up_cachep))
  768. warn("not all urb_privs were freed!");
  769. up_failed:
  770. debugfs_remove(uhci_debugfs_root);
  771. debug_failed:
  772. kfree(errbuf);
  773. errbuf_failed:
  774. return retval;
  775. }
  776. static void __exit uhci_hcd_cleanup(void)
  777. {
  778. pci_unregister_driver(&uhci_pci_driver);
  779. if (kmem_cache_destroy(uhci_up_cachep))
  780. warn("not all urb_privs were freed!");
  781. debugfs_remove(uhci_debugfs_root);
  782. kfree(errbuf);
  783. }
  784. module_init(uhci_hcd_init);
  785. module_exit(uhci_hcd_cleanup);
  786. MODULE_AUTHOR(DRIVER_AUTHOR);
  787. MODULE_DESCRIPTION(DRIVER_DESC);
  788. MODULE_LICENSE("GPL");