tg3.c 364 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.100"
  63. #define DRV_MODULE_RELDATE "August 25, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  111. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  112. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  113. /* minimum number of free TX descriptors required to wake up TX process */
  114. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  115. #define TG3_RAW_IP_ALIGN 2
  116. /* number of ETHTOOL_GSTATS u64's */
  117. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  118. #define TG3_NUM_TEST 6
  119. #define FIRMWARE_TG3 "tigon/tg3.bin"
  120. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  121. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  122. static char version[] __devinitdata =
  123. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  124. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  125. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  126. MODULE_LICENSE("GPL");
  127. MODULE_VERSION(DRV_MODULE_VERSION);
  128. MODULE_FIRMWARE(FIRMWARE_TG3);
  129. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  130. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  131. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  132. module_param(tg3_debug, int, 0);
  133. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  134. static struct pci_device_id tg3_pci_tbl[] = {
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  208. {}
  209. };
  210. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  211. static const struct {
  212. const char string[ETH_GSTRING_LEN];
  213. } ethtool_stats_keys[TG3_NUM_STATS] = {
  214. { "rx_octets" },
  215. { "rx_fragments" },
  216. { "rx_ucast_packets" },
  217. { "rx_mcast_packets" },
  218. { "rx_bcast_packets" },
  219. { "rx_fcs_errors" },
  220. { "rx_align_errors" },
  221. { "rx_xon_pause_rcvd" },
  222. { "rx_xoff_pause_rcvd" },
  223. { "rx_mac_ctrl_rcvd" },
  224. { "rx_xoff_entered" },
  225. { "rx_frame_too_long_errors" },
  226. { "rx_jabbers" },
  227. { "rx_undersize_packets" },
  228. { "rx_in_length_errors" },
  229. { "rx_out_length_errors" },
  230. { "rx_64_or_less_octet_packets" },
  231. { "rx_65_to_127_octet_packets" },
  232. { "rx_128_to_255_octet_packets" },
  233. { "rx_256_to_511_octet_packets" },
  234. { "rx_512_to_1023_octet_packets" },
  235. { "rx_1024_to_1522_octet_packets" },
  236. { "rx_1523_to_2047_octet_packets" },
  237. { "rx_2048_to_4095_octet_packets" },
  238. { "rx_4096_to_8191_octet_packets" },
  239. { "rx_8192_to_9022_octet_packets" },
  240. { "tx_octets" },
  241. { "tx_collisions" },
  242. { "tx_xon_sent" },
  243. { "tx_xoff_sent" },
  244. { "tx_flow_control" },
  245. { "tx_mac_errors" },
  246. { "tx_single_collisions" },
  247. { "tx_mult_collisions" },
  248. { "tx_deferred" },
  249. { "tx_excessive_collisions" },
  250. { "tx_late_collisions" },
  251. { "tx_collide_2times" },
  252. { "tx_collide_3times" },
  253. { "tx_collide_4times" },
  254. { "tx_collide_5times" },
  255. { "tx_collide_6times" },
  256. { "tx_collide_7times" },
  257. { "tx_collide_8times" },
  258. { "tx_collide_9times" },
  259. { "tx_collide_10times" },
  260. { "tx_collide_11times" },
  261. { "tx_collide_12times" },
  262. { "tx_collide_13times" },
  263. { "tx_collide_14times" },
  264. { "tx_collide_15times" },
  265. { "tx_ucast_packets" },
  266. { "tx_mcast_packets" },
  267. { "tx_bcast_packets" },
  268. { "tx_carrier_sense_errors" },
  269. { "tx_discards" },
  270. { "tx_errors" },
  271. { "dma_writeq_full" },
  272. { "dma_write_prioq_full" },
  273. { "rxbds_empty" },
  274. { "rx_discards" },
  275. { "rx_errors" },
  276. { "rx_threshold_hit" },
  277. { "dma_readq_full" },
  278. { "dma_read_prioq_full" },
  279. { "tx_comp_queue_full" },
  280. { "ring_set_send_prod_index" },
  281. { "ring_status_update" },
  282. { "nic_irqs" },
  283. { "nic_avoided_irqs" },
  284. { "nic_tx_threshold_hit" }
  285. };
  286. static const struct {
  287. const char string[ETH_GSTRING_LEN];
  288. } ethtool_test_keys[TG3_NUM_TEST] = {
  289. { "nvram test (online) " },
  290. { "link test (online) " },
  291. { "register test (offline)" },
  292. { "memory test (offline)" },
  293. { "loopback test (offline)" },
  294. { "interrupt test (offline)" },
  295. };
  296. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  297. {
  298. writel(val, tp->regs + off);
  299. }
  300. static u32 tg3_read32(struct tg3 *tp, u32 off)
  301. {
  302. return (readl(tp->regs + off));
  303. }
  304. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  305. {
  306. writel(val, tp->aperegs + off);
  307. }
  308. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  309. {
  310. return (readl(tp->aperegs + off));
  311. }
  312. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  313. {
  314. unsigned long flags;
  315. spin_lock_irqsave(&tp->indirect_lock, flags);
  316. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  317. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  318. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  319. }
  320. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  321. {
  322. writel(val, tp->regs + off);
  323. readl(tp->regs + off);
  324. }
  325. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  326. {
  327. unsigned long flags;
  328. u32 val;
  329. spin_lock_irqsave(&tp->indirect_lock, flags);
  330. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  331. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  332. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  333. return val;
  334. }
  335. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  336. {
  337. unsigned long flags;
  338. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  339. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  340. TG3_64BIT_REG_LOW, val);
  341. return;
  342. }
  343. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  344. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  345. TG3_64BIT_REG_LOW, val);
  346. return;
  347. }
  348. spin_lock_irqsave(&tp->indirect_lock, flags);
  349. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  350. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  351. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  352. /* In indirect mode when disabling interrupts, we also need
  353. * to clear the interrupt bit in the GRC local ctrl register.
  354. */
  355. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  356. (val == 0x1)) {
  357. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  358. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  359. }
  360. }
  361. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  362. {
  363. unsigned long flags;
  364. u32 val;
  365. spin_lock_irqsave(&tp->indirect_lock, flags);
  366. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  367. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  368. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  369. return val;
  370. }
  371. /* usec_wait specifies the wait time in usec when writing to certain registers
  372. * where it is unsafe to read back the register without some delay.
  373. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  374. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  375. */
  376. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  377. {
  378. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  379. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  380. /* Non-posted methods */
  381. tp->write32(tp, off, val);
  382. else {
  383. /* Posted method */
  384. tg3_write32(tp, off, val);
  385. if (usec_wait)
  386. udelay(usec_wait);
  387. tp->read32(tp, off);
  388. }
  389. /* Wait again after the read for the posted method to guarantee that
  390. * the wait time is met.
  391. */
  392. if (usec_wait)
  393. udelay(usec_wait);
  394. }
  395. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  396. {
  397. tp->write32_mbox(tp, off, val);
  398. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  399. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  400. tp->read32_mbox(tp, off);
  401. }
  402. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  403. {
  404. void __iomem *mbox = tp->regs + off;
  405. writel(val, mbox);
  406. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  407. writel(val, mbox);
  408. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  409. readl(mbox);
  410. }
  411. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  412. {
  413. return (readl(tp->regs + off + GRCMBOX_BASE));
  414. }
  415. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  416. {
  417. writel(val, tp->regs + off + GRCMBOX_BASE);
  418. }
  419. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  420. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  421. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  422. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  423. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  424. #define tw32(reg,val) tp->write32(tp, reg, val)
  425. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  426. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  427. #define tr32(reg) tp->read32(tp, reg)
  428. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  429. {
  430. unsigned long flags;
  431. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  432. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  433. return;
  434. spin_lock_irqsave(&tp->indirect_lock, flags);
  435. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  436. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  437. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  438. /* Always leave this as zero. */
  439. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  440. } else {
  441. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  442. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  443. /* Always leave this as zero. */
  444. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  445. }
  446. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  447. }
  448. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  449. {
  450. unsigned long flags;
  451. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  452. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  453. *val = 0;
  454. return;
  455. }
  456. spin_lock_irqsave(&tp->indirect_lock, flags);
  457. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  458. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  459. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  460. /* Always leave this as zero. */
  461. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  462. } else {
  463. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  464. *val = tr32(TG3PCI_MEM_WIN_DATA);
  465. /* Always leave this as zero. */
  466. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  467. }
  468. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  469. }
  470. static void tg3_ape_lock_init(struct tg3 *tp)
  471. {
  472. int i;
  473. /* Make sure the driver hasn't any stale locks. */
  474. for (i = 0; i < 8; i++)
  475. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  476. APE_LOCK_GRANT_DRIVER);
  477. }
  478. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  479. {
  480. int i, off;
  481. int ret = 0;
  482. u32 status;
  483. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  484. return 0;
  485. switch (locknum) {
  486. case TG3_APE_LOCK_GRC:
  487. case TG3_APE_LOCK_MEM:
  488. break;
  489. default:
  490. return -EINVAL;
  491. }
  492. off = 4 * locknum;
  493. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  494. /* Wait for up to 1 millisecond to acquire lock. */
  495. for (i = 0; i < 100; i++) {
  496. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  497. if (status == APE_LOCK_GRANT_DRIVER)
  498. break;
  499. udelay(10);
  500. }
  501. if (status != APE_LOCK_GRANT_DRIVER) {
  502. /* Revoke the lock request. */
  503. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  504. APE_LOCK_GRANT_DRIVER);
  505. ret = -EBUSY;
  506. }
  507. return ret;
  508. }
  509. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  510. {
  511. int off;
  512. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  513. return;
  514. switch (locknum) {
  515. case TG3_APE_LOCK_GRC:
  516. case TG3_APE_LOCK_MEM:
  517. break;
  518. default:
  519. return;
  520. }
  521. off = 4 * locknum;
  522. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  523. }
  524. static void tg3_disable_ints(struct tg3 *tp)
  525. {
  526. tw32(TG3PCI_MISC_HOST_CTRL,
  527. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  528. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  529. }
  530. static inline void tg3_cond_int(struct tg3 *tp)
  531. {
  532. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  533. (tp->hw_status->status & SD_STATUS_UPDATED))
  534. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  535. else
  536. tw32(HOSTCC_MODE, tp->coalesce_mode |
  537. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  538. }
  539. static void tg3_enable_ints(struct tg3 *tp)
  540. {
  541. tp->irq_sync = 0;
  542. wmb();
  543. tw32(TG3PCI_MISC_HOST_CTRL,
  544. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  545. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  546. (tp->last_tag << 24));
  547. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  548. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  549. (tp->last_tag << 24));
  550. tg3_cond_int(tp);
  551. }
  552. static inline unsigned int tg3_has_work(struct tg3 *tp)
  553. {
  554. struct tg3_hw_status *sblk = tp->hw_status;
  555. unsigned int work_exists = 0;
  556. /* check for phy events */
  557. if (!(tp->tg3_flags &
  558. (TG3_FLAG_USE_LINKCHG_REG |
  559. TG3_FLAG_POLL_SERDES))) {
  560. if (sblk->status & SD_STATUS_LINK_CHG)
  561. work_exists = 1;
  562. }
  563. /* check for RX/TX work to do */
  564. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  565. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  566. work_exists = 1;
  567. return work_exists;
  568. }
  569. /* tg3_restart_ints
  570. * similar to tg3_enable_ints, but it accurately determines whether there
  571. * is new work pending and can return without flushing the PIO write
  572. * which reenables interrupts
  573. */
  574. static void tg3_restart_ints(struct tg3 *tp)
  575. {
  576. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  577. tp->last_tag << 24);
  578. mmiowb();
  579. /* When doing tagged status, this work check is unnecessary.
  580. * The last_tag we write above tells the chip which piece of
  581. * work we've completed.
  582. */
  583. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  584. tg3_has_work(tp))
  585. tw32(HOSTCC_MODE, tp->coalesce_mode |
  586. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  587. }
  588. static inline void tg3_netif_stop(struct tg3 *tp)
  589. {
  590. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  591. napi_disable(&tp->napi);
  592. netif_tx_disable(tp->dev);
  593. }
  594. static inline void tg3_netif_start(struct tg3 *tp)
  595. {
  596. netif_wake_queue(tp->dev);
  597. /* NOTE: unconditional netif_wake_queue is only appropriate
  598. * so long as all callers are assured to have free tx slots
  599. * (such as after tg3_init_hw)
  600. */
  601. napi_enable(&tp->napi);
  602. tp->hw_status->status |= SD_STATUS_UPDATED;
  603. tg3_enable_ints(tp);
  604. }
  605. static void tg3_switch_clocks(struct tg3 *tp)
  606. {
  607. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  608. u32 orig_clock_ctrl;
  609. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  610. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  611. return;
  612. orig_clock_ctrl = clock_ctrl;
  613. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  614. CLOCK_CTRL_CLKRUN_OENABLE |
  615. 0x1f);
  616. tp->pci_clock_ctrl = clock_ctrl;
  617. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  618. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  619. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  620. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  621. }
  622. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  623. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  624. clock_ctrl |
  625. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  626. 40);
  627. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  628. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  629. 40);
  630. }
  631. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  632. }
  633. #define PHY_BUSY_LOOPS 5000
  634. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  635. {
  636. u32 frame_val;
  637. unsigned int loops;
  638. int ret;
  639. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  640. tw32_f(MAC_MI_MODE,
  641. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  642. udelay(80);
  643. }
  644. *val = 0x0;
  645. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  646. MI_COM_PHY_ADDR_MASK);
  647. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  648. MI_COM_REG_ADDR_MASK);
  649. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  650. tw32_f(MAC_MI_COM, frame_val);
  651. loops = PHY_BUSY_LOOPS;
  652. while (loops != 0) {
  653. udelay(10);
  654. frame_val = tr32(MAC_MI_COM);
  655. if ((frame_val & MI_COM_BUSY) == 0) {
  656. udelay(5);
  657. frame_val = tr32(MAC_MI_COM);
  658. break;
  659. }
  660. loops -= 1;
  661. }
  662. ret = -EBUSY;
  663. if (loops != 0) {
  664. *val = frame_val & MI_COM_DATA_MASK;
  665. ret = 0;
  666. }
  667. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  668. tw32_f(MAC_MI_MODE, tp->mi_mode);
  669. udelay(80);
  670. }
  671. return ret;
  672. }
  673. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  674. {
  675. u32 frame_val;
  676. unsigned int loops;
  677. int ret;
  678. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  679. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  680. return 0;
  681. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  682. tw32_f(MAC_MI_MODE,
  683. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  684. udelay(80);
  685. }
  686. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  687. MI_COM_PHY_ADDR_MASK);
  688. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  689. MI_COM_REG_ADDR_MASK);
  690. frame_val |= (val & MI_COM_DATA_MASK);
  691. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  692. tw32_f(MAC_MI_COM, frame_val);
  693. loops = PHY_BUSY_LOOPS;
  694. while (loops != 0) {
  695. udelay(10);
  696. frame_val = tr32(MAC_MI_COM);
  697. if ((frame_val & MI_COM_BUSY) == 0) {
  698. udelay(5);
  699. frame_val = tr32(MAC_MI_COM);
  700. break;
  701. }
  702. loops -= 1;
  703. }
  704. ret = -EBUSY;
  705. if (loops != 0)
  706. ret = 0;
  707. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  708. tw32_f(MAC_MI_MODE, tp->mi_mode);
  709. udelay(80);
  710. }
  711. return ret;
  712. }
  713. static int tg3_bmcr_reset(struct tg3 *tp)
  714. {
  715. u32 phy_control;
  716. int limit, err;
  717. /* OK, reset it, and poll the BMCR_RESET bit until it
  718. * clears or we time out.
  719. */
  720. phy_control = BMCR_RESET;
  721. err = tg3_writephy(tp, MII_BMCR, phy_control);
  722. if (err != 0)
  723. return -EBUSY;
  724. limit = 5000;
  725. while (limit--) {
  726. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  727. if (err != 0)
  728. return -EBUSY;
  729. if ((phy_control & BMCR_RESET) == 0) {
  730. udelay(40);
  731. break;
  732. }
  733. udelay(10);
  734. }
  735. if (limit < 0)
  736. return -EBUSY;
  737. return 0;
  738. }
  739. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  740. {
  741. struct tg3 *tp = bp->priv;
  742. u32 val;
  743. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  744. return -EAGAIN;
  745. if (tg3_readphy(tp, reg, &val))
  746. return -EIO;
  747. return val;
  748. }
  749. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  750. {
  751. struct tg3 *tp = bp->priv;
  752. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  753. return -EAGAIN;
  754. if (tg3_writephy(tp, reg, val))
  755. return -EIO;
  756. return 0;
  757. }
  758. static int tg3_mdio_reset(struct mii_bus *bp)
  759. {
  760. return 0;
  761. }
  762. static void tg3_mdio_config_5785(struct tg3 *tp)
  763. {
  764. u32 val;
  765. struct phy_device *phydev;
  766. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  767. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  768. case TG3_PHY_ID_BCM50610:
  769. val = MAC_PHYCFG2_50610_LED_MODES;
  770. break;
  771. case TG3_PHY_ID_BCMAC131:
  772. val = MAC_PHYCFG2_AC131_LED_MODES;
  773. break;
  774. case TG3_PHY_ID_RTL8211C:
  775. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  776. break;
  777. case TG3_PHY_ID_RTL8201E:
  778. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  779. break;
  780. default:
  781. return;
  782. }
  783. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  784. tw32(MAC_PHYCFG2, val);
  785. val = tr32(MAC_PHYCFG1);
  786. val &= ~(MAC_PHYCFG1_RGMII_INT |
  787. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  788. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  789. tw32(MAC_PHYCFG1, val);
  790. return;
  791. }
  792. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  793. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  794. MAC_PHYCFG2_FMODE_MASK_MASK |
  795. MAC_PHYCFG2_GMODE_MASK_MASK |
  796. MAC_PHYCFG2_ACT_MASK_MASK |
  797. MAC_PHYCFG2_QUAL_MASK_MASK |
  798. MAC_PHYCFG2_INBAND_ENABLE;
  799. tw32(MAC_PHYCFG2, val);
  800. val = tr32(MAC_PHYCFG1);
  801. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  802. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  803. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  804. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  805. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  806. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  807. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  808. }
  809. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  810. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  811. tw32(MAC_PHYCFG1, val);
  812. val = tr32(MAC_EXT_RGMII_MODE);
  813. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  814. MAC_RGMII_MODE_RX_QUALITY |
  815. MAC_RGMII_MODE_RX_ACTIVITY |
  816. MAC_RGMII_MODE_RX_ENG_DET |
  817. MAC_RGMII_MODE_TX_ENABLE |
  818. MAC_RGMII_MODE_TX_LOWPWR |
  819. MAC_RGMII_MODE_TX_RESET);
  820. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  821. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  822. val |= MAC_RGMII_MODE_RX_INT_B |
  823. MAC_RGMII_MODE_RX_QUALITY |
  824. MAC_RGMII_MODE_RX_ACTIVITY |
  825. MAC_RGMII_MODE_RX_ENG_DET;
  826. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  827. val |= MAC_RGMII_MODE_TX_ENABLE |
  828. MAC_RGMII_MODE_TX_LOWPWR |
  829. MAC_RGMII_MODE_TX_RESET;
  830. }
  831. tw32(MAC_EXT_RGMII_MODE, val);
  832. }
  833. static void tg3_mdio_start(struct tg3 *tp)
  834. {
  835. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  836. mutex_lock(&tp->mdio_bus->mdio_lock);
  837. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  838. mutex_unlock(&tp->mdio_bus->mdio_lock);
  839. }
  840. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  841. tw32_f(MAC_MI_MODE, tp->mi_mode);
  842. udelay(80);
  843. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  844. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  845. tg3_mdio_config_5785(tp);
  846. }
  847. static void tg3_mdio_stop(struct tg3 *tp)
  848. {
  849. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  850. mutex_lock(&tp->mdio_bus->mdio_lock);
  851. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  852. mutex_unlock(&tp->mdio_bus->mdio_lock);
  853. }
  854. }
  855. static int tg3_mdio_init(struct tg3 *tp)
  856. {
  857. int i;
  858. u32 reg;
  859. struct phy_device *phydev;
  860. tg3_mdio_start(tp);
  861. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  862. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  863. return 0;
  864. tp->mdio_bus = mdiobus_alloc();
  865. if (tp->mdio_bus == NULL)
  866. return -ENOMEM;
  867. tp->mdio_bus->name = "tg3 mdio bus";
  868. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  869. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  870. tp->mdio_bus->priv = tp;
  871. tp->mdio_bus->parent = &tp->pdev->dev;
  872. tp->mdio_bus->read = &tg3_mdio_read;
  873. tp->mdio_bus->write = &tg3_mdio_write;
  874. tp->mdio_bus->reset = &tg3_mdio_reset;
  875. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  876. tp->mdio_bus->irq = &tp->mdio_irq[0];
  877. for (i = 0; i < PHY_MAX_ADDR; i++)
  878. tp->mdio_bus->irq[i] = PHY_POLL;
  879. /* The bus registration will look for all the PHYs on the mdio bus.
  880. * Unfortunately, it does not ensure the PHY is powered up before
  881. * accessing the PHY ID registers. A chip reset is the
  882. * quickest way to bring the device back to an operational state..
  883. */
  884. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  885. tg3_bmcr_reset(tp);
  886. i = mdiobus_register(tp->mdio_bus);
  887. if (i) {
  888. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  889. tp->dev->name, i);
  890. mdiobus_free(tp->mdio_bus);
  891. return i;
  892. }
  893. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  894. if (!phydev || !phydev->drv) {
  895. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  896. mdiobus_unregister(tp->mdio_bus);
  897. mdiobus_free(tp->mdio_bus);
  898. return -ENODEV;
  899. }
  900. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  901. case TG3_PHY_ID_BCM57780:
  902. phydev->interface = PHY_INTERFACE_MODE_GMII;
  903. break;
  904. case TG3_PHY_ID_BCM50610:
  905. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  906. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  907. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  908. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  909. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  910. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  911. /* fallthru */
  912. case TG3_PHY_ID_RTL8211C:
  913. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  914. break;
  915. case TG3_PHY_ID_RTL8201E:
  916. case TG3_PHY_ID_BCMAC131:
  917. phydev->interface = PHY_INTERFACE_MODE_MII;
  918. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  919. break;
  920. }
  921. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  922. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  923. tg3_mdio_config_5785(tp);
  924. return 0;
  925. }
  926. static void tg3_mdio_fini(struct tg3 *tp)
  927. {
  928. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  929. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  930. mdiobus_unregister(tp->mdio_bus);
  931. mdiobus_free(tp->mdio_bus);
  932. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  933. }
  934. }
  935. /* tp->lock is held. */
  936. static inline void tg3_generate_fw_event(struct tg3 *tp)
  937. {
  938. u32 val;
  939. val = tr32(GRC_RX_CPU_EVENT);
  940. val |= GRC_RX_CPU_DRIVER_EVENT;
  941. tw32_f(GRC_RX_CPU_EVENT, val);
  942. tp->last_event_jiffies = jiffies;
  943. }
  944. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  945. /* tp->lock is held. */
  946. static void tg3_wait_for_event_ack(struct tg3 *tp)
  947. {
  948. int i;
  949. unsigned int delay_cnt;
  950. long time_remain;
  951. /* If enough time has passed, no wait is necessary. */
  952. time_remain = (long)(tp->last_event_jiffies + 1 +
  953. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  954. (long)jiffies;
  955. if (time_remain < 0)
  956. return;
  957. /* Check if we can shorten the wait time. */
  958. delay_cnt = jiffies_to_usecs(time_remain);
  959. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  960. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  961. delay_cnt = (delay_cnt >> 3) + 1;
  962. for (i = 0; i < delay_cnt; i++) {
  963. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  964. break;
  965. udelay(8);
  966. }
  967. }
  968. /* tp->lock is held. */
  969. static void tg3_ump_link_report(struct tg3 *tp)
  970. {
  971. u32 reg;
  972. u32 val;
  973. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  974. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  975. return;
  976. tg3_wait_for_event_ack(tp);
  977. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  978. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  979. val = 0;
  980. if (!tg3_readphy(tp, MII_BMCR, &reg))
  981. val = reg << 16;
  982. if (!tg3_readphy(tp, MII_BMSR, &reg))
  983. val |= (reg & 0xffff);
  984. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  985. val = 0;
  986. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  987. val = reg << 16;
  988. if (!tg3_readphy(tp, MII_LPA, &reg))
  989. val |= (reg & 0xffff);
  990. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  991. val = 0;
  992. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  993. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  994. val = reg << 16;
  995. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  996. val |= (reg & 0xffff);
  997. }
  998. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  999. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1000. val = reg << 16;
  1001. else
  1002. val = 0;
  1003. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1004. tg3_generate_fw_event(tp);
  1005. }
  1006. static void tg3_link_report(struct tg3 *tp)
  1007. {
  1008. if (!netif_carrier_ok(tp->dev)) {
  1009. if (netif_msg_link(tp))
  1010. printk(KERN_INFO PFX "%s: Link is down.\n",
  1011. tp->dev->name);
  1012. tg3_ump_link_report(tp);
  1013. } else if (netif_msg_link(tp)) {
  1014. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1015. tp->dev->name,
  1016. (tp->link_config.active_speed == SPEED_1000 ?
  1017. 1000 :
  1018. (tp->link_config.active_speed == SPEED_100 ?
  1019. 100 : 10)),
  1020. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1021. "full" : "half"));
  1022. printk(KERN_INFO PFX
  1023. "%s: Flow control is %s for TX and %s for RX.\n",
  1024. tp->dev->name,
  1025. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1026. "on" : "off",
  1027. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1028. "on" : "off");
  1029. tg3_ump_link_report(tp);
  1030. }
  1031. }
  1032. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1033. {
  1034. u16 miireg;
  1035. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1036. miireg = ADVERTISE_PAUSE_CAP;
  1037. else if (flow_ctrl & FLOW_CTRL_TX)
  1038. miireg = ADVERTISE_PAUSE_ASYM;
  1039. else if (flow_ctrl & FLOW_CTRL_RX)
  1040. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1041. else
  1042. miireg = 0;
  1043. return miireg;
  1044. }
  1045. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1046. {
  1047. u16 miireg;
  1048. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1049. miireg = ADVERTISE_1000XPAUSE;
  1050. else if (flow_ctrl & FLOW_CTRL_TX)
  1051. miireg = ADVERTISE_1000XPSE_ASYM;
  1052. else if (flow_ctrl & FLOW_CTRL_RX)
  1053. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1054. else
  1055. miireg = 0;
  1056. return miireg;
  1057. }
  1058. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1059. {
  1060. u8 cap = 0;
  1061. if (lcladv & ADVERTISE_1000XPAUSE) {
  1062. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1063. if (rmtadv & LPA_1000XPAUSE)
  1064. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1065. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1066. cap = FLOW_CTRL_RX;
  1067. } else {
  1068. if (rmtadv & LPA_1000XPAUSE)
  1069. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1070. }
  1071. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1072. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1073. cap = FLOW_CTRL_TX;
  1074. }
  1075. return cap;
  1076. }
  1077. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1078. {
  1079. u8 autoneg;
  1080. u8 flowctrl = 0;
  1081. u32 old_rx_mode = tp->rx_mode;
  1082. u32 old_tx_mode = tp->tx_mode;
  1083. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1084. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1085. else
  1086. autoneg = tp->link_config.autoneg;
  1087. if (autoneg == AUTONEG_ENABLE &&
  1088. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1089. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1090. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1091. else
  1092. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1093. } else
  1094. flowctrl = tp->link_config.flowctrl;
  1095. tp->link_config.active_flowctrl = flowctrl;
  1096. if (flowctrl & FLOW_CTRL_RX)
  1097. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1098. else
  1099. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1100. if (old_rx_mode != tp->rx_mode)
  1101. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1102. if (flowctrl & FLOW_CTRL_TX)
  1103. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1104. else
  1105. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1106. if (old_tx_mode != tp->tx_mode)
  1107. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1108. }
  1109. static void tg3_adjust_link(struct net_device *dev)
  1110. {
  1111. u8 oldflowctrl, linkmesg = 0;
  1112. u32 mac_mode, lcl_adv, rmt_adv;
  1113. struct tg3 *tp = netdev_priv(dev);
  1114. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1115. spin_lock(&tp->lock);
  1116. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1117. MAC_MODE_HALF_DUPLEX);
  1118. oldflowctrl = tp->link_config.active_flowctrl;
  1119. if (phydev->link) {
  1120. lcl_adv = 0;
  1121. rmt_adv = 0;
  1122. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1123. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1124. else
  1125. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1126. if (phydev->duplex == DUPLEX_HALF)
  1127. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1128. else {
  1129. lcl_adv = tg3_advert_flowctrl_1000T(
  1130. tp->link_config.flowctrl);
  1131. if (phydev->pause)
  1132. rmt_adv = LPA_PAUSE_CAP;
  1133. if (phydev->asym_pause)
  1134. rmt_adv |= LPA_PAUSE_ASYM;
  1135. }
  1136. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1137. } else
  1138. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1139. if (mac_mode != tp->mac_mode) {
  1140. tp->mac_mode = mac_mode;
  1141. tw32_f(MAC_MODE, tp->mac_mode);
  1142. udelay(40);
  1143. }
  1144. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1145. if (phydev->speed == SPEED_10)
  1146. tw32(MAC_MI_STAT,
  1147. MAC_MI_STAT_10MBPS_MODE |
  1148. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1149. else
  1150. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1151. }
  1152. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1153. tw32(MAC_TX_LENGTHS,
  1154. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1155. (6 << TX_LENGTHS_IPG_SHIFT) |
  1156. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1157. else
  1158. tw32(MAC_TX_LENGTHS,
  1159. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1160. (6 << TX_LENGTHS_IPG_SHIFT) |
  1161. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1162. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1163. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1164. phydev->speed != tp->link_config.active_speed ||
  1165. phydev->duplex != tp->link_config.active_duplex ||
  1166. oldflowctrl != tp->link_config.active_flowctrl)
  1167. linkmesg = 1;
  1168. tp->link_config.active_speed = phydev->speed;
  1169. tp->link_config.active_duplex = phydev->duplex;
  1170. spin_unlock(&tp->lock);
  1171. if (linkmesg)
  1172. tg3_link_report(tp);
  1173. }
  1174. static int tg3_phy_init(struct tg3 *tp)
  1175. {
  1176. struct phy_device *phydev;
  1177. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1178. return 0;
  1179. /* Bring the PHY back to a known state. */
  1180. tg3_bmcr_reset(tp);
  1181. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1182. /* Attach the MAC to the PHY. */
  1183. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1184. phydev->dev_flags, phydev->interface);
  1185. if (IS_ERR(phydev)) {
  1186. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1187. return PTR_ERR(phydev);
  1188. }
  1189. /* Mask with MAC supported features. */
  1190. switch (phydev->interface) {
  1191. case PHY_INTERFACE_MODE_GMII:
  1192. case PHY_INTERFACE_MODE_RGMII:
  1193. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1194. phydev->supported &= (PHY_GBIT_FEATURES |
  1195. SUPPORTED_Pause |
  1196. SUPPORTED_Asym_Pause);
  1197. break;
  1198. }
  1199. /* fallthru */
  1200. case PHY_INTERFACE_MODE_MII:
  1201. phydev->supported &= (PHY_BASIC_FEATURES |
  1202. SUPPORTED_Pause |
  1203. SUPPORTED_Asym_Pause);
  1204. break;
  1205. default:
  1206. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1207. return -EINVAL;
  1208. }
  1209. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1210. phydev->advertising = phydev->supported;
  1211. return 0;
  1212. }
  1213. static void tg3_phy_start(struct tg3 *tp)
  1214. {
  1215. struct phy_device *phydev;
  1216. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1217. return;
  1218. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1219. if (tp->link_config.phy_is_low_power) {
  1220. tp->link_config.phy_is_low_power = 0;
  1221. phydev->speed = tp->link_config.orig_speed;
  1222. phydev->duplex = tp->link_config.orig_duplex;
  1223. phydev->autoneg = tp->link_config.orig_autoneg;
  1224. phydev->advertising = tp->link_config.orig_advertising;
  1225. }
  1226. phy_start(phydev);
  1227. phy_start_aneg(phydev);
  1228. }
  1229. static void tg3_phy_stop(struct tg3 *tp)
  1230. {
  1231. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1232. return;
  1233. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1234. }
  1235. static void tg3_phy_fini(struct tg3 *tp)
  1236. {
  1237. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1238. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1239. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1240. }
  1241. }
  1242. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1243. {
  1244. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1245. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1246. }
  1247. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1248. {
  1249. u32 phytest;
  1250. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1251. u32 phy;
  1252. tg3_writephy(tp, MII_TG3_FET_TEST,
  1253. phytest | MII_TG3_FET_SHADOW_EN);
  1254. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1255. if (enable)
  1256. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1257. else
  1258. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1259. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1260. }
  1261. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1262. }
  1263. }
  1264. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1265. {
  1266. u32 reg;
  1267. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1268. return;
  1269. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1270. tg3_phy_fet_toggle_apd(tp, enable);
  1271. return;
  1272. }
  1273. reg = MII_TG3_MISC_SHDW_WREN |
  1274. MII_TG3_MISC_SHDW_SCR5_SEL |
  1275. MII_TG3_MISC_SHDW_SCR5_LPED |
  1276. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1277. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1278. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1279. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1280. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1281. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1282. reg = MII_TG3_MISC_SHDW_WREN |
  1283. MII_TG3_MISC_SHDW_APD_SEL |
  1284. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1285. if (enable)
  1286. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1287. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1288. }
  1289. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1290. {
  1291. u32 phy;
  1292. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1293. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1294. return;
  1295. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1296. u32 ephy;
  1297. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1298. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1299. tg3_writephy(tp, MII_TG3_FET_TEST,
  1300. ephy | MII_TG3_FET_SHADOW_EN);
  1301. if (!tg3_readphy(tp, reg, &phy)) {
  1302. if (enable)
  1303. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1304. else
  1305. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1306. tg3_writephy(tp, reg, phy);
  1307. }
  1308. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1309. }
  1310. } else {
  1311. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1312. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1313. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1314. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1315. if (enable)
  1316. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1317. else
  1318. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1319. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1320. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1321. }
  1322. }
  1323. }
  1324. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1325. {
  1326. u32 val;
  1327. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1328. return;
  1329. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1330. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1331. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1332. (val | (1 << 15) | (1 << 4)));
  1333. }
  1334. static void tg3_phy_apply_otp(struct tg3 *tp)
  1335. {
  1336. u32 otp, phy;
  1337. if (!tp->phy_otp)
  1338. return;
  1339. otp = tp->phy_otp;
  1340. /* Enable SM_DSP clock and tx 6dB coding. */
  1341. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1342. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1343. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1344. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1345. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1346. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1347. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1348. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1349. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1350. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1351. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1352. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1353. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1354. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1355. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1356. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1357. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1358. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1359. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1360. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1361. /* Turn off SM_DSP clock. */
  1362. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1363. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1364. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1365. }
  1366. static int tg3_wait_macro_done(struct tg3 *tp)
  1367. {
  1368. int limit = 100;
  1369. while (limit--) {
  1370. u32 tmp32;
  1371. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1372. if ((tmp32 & 0x1000) == 0)
  1373. break;
  1374. }
  1375. }
  1376. if (limit < 0)
  1377. return -EBUSY;
  1378. return 0;
  1379. }
  1380. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1381. {
  1382. static const u32 test_pat[4][6] = {
  1383. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1384. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1385. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1386. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1387. };
  1388. int chan;
  1389. for (chan = 0; chan < 4; chan++) {
  1390. int i;
  1391. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1392. (chan * 0x2000) | 0x0200);
  1393. tg3_writephy(tp, 0x16, 0x0002);
  1394. for (i = 0; i < 6; i++)
  1395. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1396. test_pat[chan][i]);
  1397. tg3_writephy(tp, 0x16, 0x0202);
  1398. if (tg3_wait_macro_done(tp)) {
  1399. *resetp = 1;
  1400. return -EBUSY;
  1401. }
  1402. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1403. (chan * 0x2000) | 0x0200);
  1404. tg3_writephy(tp, 0x16, 0x0082);
  1405. if (tg3_wait_macro_done(tp)) {
  1406. *resetp = 1;
  1407. return -EBUSY;
  1408. }
  1409. tg3_writephy(tp, 0x16, 0x0802);
  1410. if (tg3_wait_macro_done(tp)) {
  1411. *resetp = 1;
  1412. return -EBUSY;
  1413. }
  1414. for (i = 0; i < 6; i += 2) {
  1415. u32 low, high;
  1416. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1417. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1418. tg3_wait_macro_done(tp)) {
  1419. *resetp = 1;
  1420. return -EBUSY;
  1421. }
  1422. low &= 0x7fff;
  1423. high &= 0x000f;
  1424. if (low != test_pat[chan][i] ||
  1425. high != test_pat[chan][i+1]) {
  1426. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1427. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1428. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1429. return -EBUSY;
  1430. }
  1431. }
  1432. }
  1433. return 0;
  1434. }
  1435. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1436. {
  1437. int chan;
  1438. for (chan = 0; chan < 4; chan++) {
  1439. int i;
  1440. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1441. (chan * 0x2000) | 0x0200);
  1442. tg3_writephy(tp, 0x16, 0x0002);
  1443. for (i = 0; i < 6; i++)
  1444. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1445. tg3_writephy(tp, 0x16, 0x0202);
  1446. if (tg3_wait_macro_done(tp))
  1447. return -EBUSY;
  1448. }
  1449. return 0;
  1450. }
  1451. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1452. {
  1453. u32 reg32, phy9_orig;
  1454. int retries, do_phy_reset, err;
  1455. retries = 10;
  1456. do_phy_reset = 1;
  1457. do {
  1458. if (do_phy_reset) {
  1459. err = tg3_bmcr_reset(tp);
  1460. if (err)
  1461. return err;
  1462. do_phy_reset = 0;
  1463. }
  1464. /* Disable transmitter and interrupt. */
  1465. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1466. continue;
  1467. reg32 |= 0x3000;
  1468. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1469. /* Set full-duplex, 1000 mbps. */
  1470. tg3_writephy(tp, MII_BMCR,
  1471. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1472. /* Set to master mode. */
  1473. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1474. continue;
  1475. tg3_writephy(tp, MII_TG3_CTRL,
  1476. (MII_TG3_CTRL_AS_MASTER |
  1477. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1478. /* Enable SM_DSP_CLOCK and 6dB. */
  1479. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1480. /* Block the PHY control access. */
  1481. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1482. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1483. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1484. if (!err)
  1485. break;
  1486. } while (--retries);
  1487. err = tg3_phy_reset_chanpat(tp);
  1488. if (err)
  1489. return err;
  1490. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1491. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1492. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1493. tg3_writephy(tp, 0x16, 0x0000);
  1494. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1495. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1496. /* Set Extended packet length bit for jumbo frames */
  1497. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1498. }
  1499. else {
  1500. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1501. }
  1502. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1503. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1504. reg32 &= ~0x3000;
  1505. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1506. } else if (!err)
  1507. err = -EBUSY;
  1508. return err;
  1509. }
  1510. /* This will reset the tigon3 PHY if there is no valid
  1511. * link unless the FORCE argument is non-zero.
  1512. */
  1513. static int tg3_phy_reset(struct tg3 *tp)
  1514. {
  1515. u32 cpmuctrl;
  1516. u32 phy_status;
  1517. int err;
  1518. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1519. u32 val;
  1520. val = tr32(GRC_MISC_CFG);
  1521. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1522. udelay(40);
  1523. }
  1524. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1525. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1526. if (err != 0)
  1527. return -EBUSY;
  1528. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1529. netif_carrier_off(tp->dev);
  1530. tg3_link_report(tp);
  1531. }
  1532. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1533. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1534. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1535. err = tg3_phy_reset_5703_4_5(tp);
  1536. if (err)
  1537. return err;
  1538. goto out;
  1539. }
  1540. cpmuctrl = 0;
  1541. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1542. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1543. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1544. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1545. tw32(TG3_CPMU_CTRL,
  1546. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1547. }
  1548. err = tg3_bmcr_reset(tp);
  1549. if (err)
  1550. return err;
  1551. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1552. u32 phy;
  1553. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1554. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1555. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1556. }
  1557. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1558. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1559. u32 val;
  1560. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1561. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1562. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1563. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1564. udelay(40);
  1565. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1566. }
  1567. }
  1568. tg3_phy_apply_otp(tp);
  1569. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1570. tg3_phy_toggle_apd(tp, true);
  1571. else
  1572. tg3_phy_toggle_apd(tp, false);
  1573. out:
  1574. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1575. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1576. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1577. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1578. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1579. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1580. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1581. }
  1582. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1583. tg3_writephy(tp, 0x1c, 0x8d68);
  1584. tg3_writephy(tp, 0x1c, 0x8d68);
  1585. }
  1586. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1587. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1588. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1589. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1590. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1591. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1592. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1593. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1594. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1595. }
  1596. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1597. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1598. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1599. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1600. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1601. tg3_writephy(tp, MII_TG3_TEST1,
  1602. MII_TG3_TEST1_TRIM_EN | 0x4);
  1603. } else
  1604. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1605. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1606. }
  1607. /* Set Extended packet length bit (bit 14) on all chips that */
  1608. /* support jumbo frames */
  1609. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1610. /* Cannot do read-modify-write on 5401 */
  1611. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1612. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1613. u32 phy_reg;
  1614. /* Set bit 14 with read-modify-write to preserve other bits */
  1615. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1616. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1617. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1618. }
  1619. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1620. * jumbo frames transmission.
  1621. */
  1622. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1623. u32 phy_reg;
  1624. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1625. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1626. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1627. }
  1628. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1629. /* adjust output voltage */
  1630. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1631. }
  1632. tg3_phy_toggle_automdix(tp, 1);
  1633. tg3_phy_set_wirespeed(tp);
  1634. return 0;
  1635. }
  1636. static void tg3_frob_aux_power(struct tg3 *tp)
  1637. {
  1638. struct tg3 *tp_peer = tp;
  1639. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1640. return;
  1641. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1642. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1643. struct net_device *dev_peer;
  1644. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1645. /* remove_one() may have been run on the peer. */
  1646. if (!dev_peer)
  1647. tp_peer = tp;
  1648. else
  1649. tp_peer = netdev_priv(dev_peer);
  1650. }
  1651. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1652. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1653. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1654. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1655. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1656. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1657. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1658. (GRC_LCLCTRL_GPIO_OE0 |
  1659. GRC_LCLCTRL_GPIO_OE1 |
  1660. GRC_LCLCTRL_GPIO_OE2 |
  1661. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1662. GRC_LCLCTRL_GPIO_OUTPUT1),
  1663. 100);
  1664. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1665. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1666. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1667. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1668. GRC_LCLCTRL_GPIO_OE1 |
  1669. GRC_LCLCTRL_GPIO_OE2 |
  1670. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1671. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1672. tp->grc_local_ctrl;
  1673. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1674. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1675. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1676. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1677. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1678. } else {
  1679. u32 no_gpio2;
  1680. u32 grc_local_ctrl = 0;
  1681. if (tp_peer != tp &&
  1682. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1683. return;
  1684. /* Workaround to prevent overdrawing Amps. */
  1685. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1686. ASIC_REV_5714) {
  1687. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1688. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1689. grc_local_ctrl, 100);
  1690. }
  1691. /* On 5753 and variants, GPIO2 cannot be used. */
  1692. no_gpio2 = tp->nic_sram_data_cfg &
  1693. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1694. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1695. GRC_LCLCTRL_GPIO_OE1 |
  1696. GRC_LCLCTRL_GPIO_OE2 |
  1697. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1698. GRC_LCLCTRL_GPIO_OUTPUT2;
  1699. if (no_gpio2) {
  1700. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1701. GRC_LCLCTRL_GPIO_OUTPUT2);
  1702. }
  1703. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1704. grc_local_ctrl, 100);
  1705. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1706. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1707. grc_local_ctrl, 100);
  1708. if (!no_gpio2) {
  1709. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1710. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1711. grc_local_ctrl, 100);
  1712. }
  1713. }
  1714. } else {
  1715. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1716. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1717. if (tp_peer != tp &&
  1718. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1719. return;
  1720. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1721. (GRC_LCLCTRL_GPIO_OE1 |
  1722. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1723. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1724. GRC_LCLCTRL_GPIO_OE1, 100);
  1725. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1726. (GRC_LCLCTRL_GPIO_OE1 |
  1727. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1728. }
  1729. }
  1730. }
  1731. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1732. {
  1733. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1734. return 1;
  1735. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1736. if (speed != SPEED_10)
  1737. return 1;
  1738. } else if (speed == SPEED_10)
  1739. return 1;
  1740. return 0;
  1741. }
  1742. static int tg3_setup_phy(struct tg3 *, int);
  1743. #define RESET_KIND_SHUTDOWN 0
  1744. #define RESET_KIND_INIT 1
  1745. #define RESET_KIND_SUSPEND 2
  1746. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1747. static int tg3_halt_cpu(struct tg3 *, u32);
  1748. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1749. {
  1750. u32 val;
  1751. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1752. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1753. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1754. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1755. sg_dig_ctrl |=
  1756. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1757. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1758. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1759. }
  1760. return;
  1761. }
  1762. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1763. tg3_bmcr_reset(tp);
  1764. val = tr32(GRC_MISC_CFG);
  1765. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1766. udelay(40);
  1767. return;
  1768. } else if (do_low_power) {
  1769. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1770. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1771. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1772. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1773. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1774. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1775. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1776. }
  1777. /* The PHY should not be powered down on some chips because
  1778. * of bugs.
  1779. */
  1780. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1781. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1782. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1783. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1784. return;
  1785. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1786. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1787. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1788. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1789. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1790. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1791. }
  1792. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1793. }
  1794. /* tp->lock is held. */
  1795. static int tg3_nvram_lock(struct tg3 *tp)
  1796. {
  1797. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1798. int i;
  1799. if (tp->nvram_lock_cnt == 0) {
  1800. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1801. for (i = 0; i < 8000; i++) {
  1802. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1803. break;
  1804. udelay(20);
  1805. }
  1806. if (i == 8000) {
  1807. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1808. return -ENODEV;
  1809. }
  1810. }
  1811. tp->nvram_lock_cnt++;
  1812. }
  1813. return 0;
  1814. }
  1815. /* tp->lock is held. */
  1816. static void tg3_nvram_unlock(struct tg3 *tp)
  1817. {
  1818. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1819. if (tp->nvram_lock_cnt > 0)
  1820. tp->nvram_lock_cnt--;
  1821. if (tp->nvram_lock_cnt == 0)
  1822. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1823. }
  1824. }
  1825. /* tp->lock is held. */
  1826. static void tg3_enable_nvram_access(struct tg3 *tp)
  1827. {
  1828. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1829. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1830. u32 nvaccess = tr32(NVRAM_ACCESS);
  1831. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1832. }
  1833. }
  1834. /* tp->lock is held. */
  1835. static void tg3_disable_nvram_access(struct tg3 *tp)
  1836. {
  1837. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1838. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1839. u32 nvaccess = tr32(NVRAM_ACCESS);
  1840. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1841. }
  1842. }
  1843. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1844. u32 offset, u32 *val)
  1845. {
  1846. u32 tmp;
  1847. int i;
  1848. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1849. return -EINVAL;
  1850. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1851. EEPROM_ADDR_DEVID_MASK |
  1852. EEPROM_ADDR_READ);
  1853. tw32(GRC_EEPROM_ADDR,
  1854. tmp |
  1855. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1856. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1857. EEPROM_ADDR_ADDR_MASK) |
  1858. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1859. for (i = 0; i < 1000; i++) {
  1860. tmp = tr32(GRC_EEPROM_ADDR);
  1861. if (tmp & EEPROM_ADDR_COMPLETE)
  1862. break;
  1863. msleep(1);
  1864. }
  1865. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1866. return -EBUSY;
  1867. tmp = tr32(GRC_EEPROM_DATA);
  1868. /*
  1869. * The data will always be opposite the native endian
  1870. * format. Perform a blind byteswap to compensate.
  1871. */
  1872. *val = swab32(tmp);
  1873. return 0;
  1874. }
  1875. #define NVRAM_CMD_TIMEOUT 10000
  1876. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1877. {
  1878. int i;
  1879. tw32(NVRAM_CMD, nvram_cmd);
  1880. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1881. udelay(10);
  1882. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1883. udelay(10);
  1884. break;
  1885. }
  1886. }
  1887. if (i == NVRAM_CMD_TIMEOUT)
  1888. return -EBUSY;
  1889. return 0;
  1890. }
  1891. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1892. {
  1893. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1894. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1895. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1896. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1897. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1898. addr = ((addr / tp->nvram_pagesize) <<
  1899. ATMEL_AT45DB0X1B_PAGE_POS) +
  1900. (addr % tp->nvram_pagesize);
  1901. return addr;
  1902. }
  1903. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1904. {
  1905. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1906. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1907. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1908. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1909. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1910. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1911. tp->nvram_pagesize) +
  1912. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1913. return addr;
  1914. }
  1915. /* NOTE: Data read in from NVRAM is byteswapped according to
  1916. * the byteswapping settings for all other register accesses.
  1917. * tg3 devices are BE devices, so on a BE machine, the data
  1918. * returned will be exactly as it is seen in NVRAM. On a LE
  1919. * machine, the 32-bit value will be byteswapped.
  1920. */
  1921. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1922. {
  1923. int ret;
  1924. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1925. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1926. offset = tg3_nvram_phys_addr(tp, offset);
  1927. if (offset > NVRAM_ADDR_MSK)
  1928. return -EINVAL;
  1929. ret = tg3_nvram_lock(tp);
  1930. if (ret)
  1931. return ret;
  1932. tg3_enable_nvram_access(tp);
  1933. tw32(NVRAM_ADDR, offset);
  1934. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1935. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1936. if (ret == 0)
  1937. *val = tr32(NVRAM_RDDATA);
  1938. tg3_disable_nvram_access(tp);
  1939. tg3_nvram_unlock(tp);
  1940. return ret;
  1941. }
  1942. /* Ensures NVRAM data is in bytestream format. */
  1943. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1944. {
  1945. u32 v;
  1946. int res = tg3_nvram_read(tp, offset, &v);
  1947. if (!res)
  1948. *val = cpu_to_be32(v);
  1949. return res;
  1950. }
  1951. /* tp->lock is held. */
  1952. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1953. {
  1954. u32 addr_high, addr_low;
  1955. int i;
  1956. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1957. tp->dev->dev_addr[1]);
  1958. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1959. (tp->dev->dev_addr[3] << 16) |
  1960. (tp->dev->dev_addr[4] << 8) |
  1961. (tp->dev->dev_addr[5] << 0));
  1962. for (i = 0; i < 4; i++) {
  1963. if (i == 1 && skip_mac_1)
  1964. continue;
  1965. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1966. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1967. }
  1968. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1969. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1970. for (i = 0; i < 12; i++) {
  1971. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1972. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1973. }
  1974. }
  1975. addr_high = (tp->dev->dev_addr[0] +
  1976. tp->dev->dev_addr[1] +
  1977. tp->dev->dev_addr[2] +
  1978. tp->dev->dev_addr[3] +
  1979. tp->dev->dev_addr[4] +
  1980. tp->dev->dev_addr[5]) &
  1981. TX_BACKOFF_SEED_MASK;
  1982. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  1983. }
  1984. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1985. {
  1986. u32 misc_host_ctrl;
  1987. bool device_should_wake, do_low_power;
  1988. /* Make sure register accesses (indirect or otherwise)
  1989. * will function correctly.
  1990. */
  1991. pci_write_config_dword(tp->pdev,
  1992. TG3PCI_MISC_HOST_CTRL,
  1993. tp->misc_host_ctrl);
  1994. switch (state) {
  1995. case PCI_D0:
  1996. pci_enable_wake(tp->pdev, state, false);
  1997. pci_set_power_state(tp->pdev, PCI_D0);
  1998. /* Switch out of Vaux if it is a NIC */
  1999. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2000. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2001. return 0;
  2002. case PCI_D1:
  2003. case PCI_D2:
  2004. case PCI_D3hot:
  2005. break;
  2006. default:
  2007. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2008. tp->dev->name, state);
  2009. return -EINVAL;
  2010. }
  2011. /* Restore the CLKREQ setting. */
  2012. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2013. u16 lnkctl;
  2014. pci_read_config_word(tp->pdev,
  2015. tp->pcie_cap + PCI_EXP_LNKCTL,
  2016. &lnkctl);
  2017. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2018. pci_write_config_word(tp->pdev,
  2019. tp->pcie_cap + PCI_EXP_LNKCTL,
  2020. lnkctl);
  2021. }
  2022. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2023. tw32(TG3PCI_MISC_HOST_CTRL,
  2024. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2025. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2026. device_may_wakeup(&tp->pdev->dev) &&
  2027. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2028. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2029. do_low_power = false;
  2030. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2031. !tp->link_config.phy_is_low_power) {
  2032. struct phy_device *phydev;
  2033. u32 phyid, advertising;
  2034. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  2035. tp->link_config.phy_is_low_power = 1;
  2036. tp->link_config.orig_speed = phydev->speed;
  2037. tp->link_config.orig_duplex = phydev->duplex;
  2038. tp->link_config.orig_autoneg = phydev->autoneg;
  2039. tp->link_config.orig_advertising = phydev->advertising;
  2040. advertising = ADVERTISED_TP |
  2041. ADVERTISED_Pause |
  2042. ADVERTISED_Autoneg |
  2043. ADVERTISED_10baseT_Half;
  2044. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2045. device_should_wake) {
  2046. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2047. advertising |=
  2048. ADVERTISED_100baseT_Half |
  2049. ADVERTISED_100baseT_Full |
  2050. ADVERTISED_10baseT_Full;
  2051. else
  2052. advertising |= ADVERTISED_10baseT_Full;
  2053. }
  2054. phydev->advertising = advertising;
  2055. phy_start_aneg(phydev);
  2056. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2057. if (phyid != TG3_PHY_ID_BCMAC131) {
  2058. phyid &= TG3_PHY_OUI_MASK;
  2059. if (phyid == TG3_PHY_OUI_1 ||
  2060. phyid == TG3_PHY_OUI_2 ||
  2061. phyid == TG3_PHY_OUI_3)
  2062. do_low_power = true;
  2063. }
  2064. }
  2065. } else {
  2066. do_low_power = true;
  2067. if (tp->link_config.phy_is_low_power == 0) {
  2068. tp->link_config.phy_is_low_power = 1;
  2069. tp->link_config.orig_speed = tp->link_config.speed;
  2070. tp->link_config.orig_duplex = tp->link_config.duplex;
  2071. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2072. }
  2073. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2074. tp->link_config.speed = SPEED_10;
  2075. tp->link_config.duplex = DUPLEX_HALF;
  2076. tp->link_config.autoneg = AUTONEG_ENABLE;
  2077. tg3_setup_phy(tp, 0);
  2078. }
  2079. }
  2080. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2081. u32 val;
  2082. val = tr32(GRC_VCPU_EXT_CTRL);
  2083. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2084. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2085. int i;
  2086. u32 val;
  2087. for (i = 0; i < 200; i++) {
  2088. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2089. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2090. break;
  2091. msleep(1);
  2092. }
  2093. }
  2094. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2095. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2096. WOL_DRV_STATE_SHUTDOWN |
  2097. WOL_DRV_WOL |
  2098. WOL_SET_MAGIC_PKT);
  2099. if (device_should_wake) {
  2100. u32 mac_mode;
  2101. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2102. if (do_low_power) {
  2103. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2104. udelay(40);
  2105. }
  2106. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2107. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2108. else
  2109. mac_mode = MAC_MODE_PORT_MODE_MII;
  2110. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2111. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2112. ASIC_REV_5700) {
  2113. u32 speed = (tp->tg3_flags &
  2114. TG3_FLAG_WOL_SPEED_100MB) ?
  2115. SPEED_100 : SPEED_10;
  2116. if (tg3_5700_link_polarity(tp, speed))
  2117. mac_mode |= MAC_MODE_LINK_POLARITY;
  2118. else
  2119. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2120. }
  2121. } else {
  2122. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2123. }
  2124. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2125. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2126. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2127. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2128. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2129. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2130. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2131. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2132. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2133. mac_mode |= tp->mac_mode &
  2134. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2135. if (mac_mode & MAC_MODE_APE_TX_EN)
  2136. mac_mode |= MAC_MODE_TDE_ENABLE;
  2137. }
  2138. tw32_f(MAC_MODE, mac_mode);
  2139. udelay(100);
  2140. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2141. udelay(10);
  2142. }
  2143. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2144. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2145. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2146. u32 base_val;
  2147. base_val = tp->pci_clock_ctrl;
  2148. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2149. CLOCK_CTRL_TXCLK_DISABLE);
  2150. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2151. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2152. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2153. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2154. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2155. /* do nothing */
  2156. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2157. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2158. u32 newbits1, newbits2;
  2159. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2160. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2161. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2162. CLOCK_CTRL_TXCLK_DISABLE |
  2163. CLOCK_CTRL_ALTCLK);
  2164. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2165. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2166. newbits1 = CLOCK_CTRL_625_CORE;
  2167. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2168. } else {
  2169. newbits1 = CLOCK_CTRL_ALTCLK;
  2170. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2171. }
  2172. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2173. 40);
  2174. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2175. 40);
  2176. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2177. u32 newbits3;
  2178. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2179. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2180. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2181. CLOCK_CTRL_TXCLK_DISABLE |
  2182. CLOCK_CTRL_44MHZ_CORE);
  2183. } else {
  2184. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2185. }
  2186. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2187. tp->pci_clock_ctrl | newbits3, 40);
  2188. }
  2189. }
  2190. if (!(device_should_wake) &&
  2191. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2192. tg3_power_down_phy(tp, do_low_power);
  2193. tg3_frob_aux_power(tp);
  2194. /* Workaround for unstable PLL clock */
  2195. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2196. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2197. u32 val = tr32(0x7d00);
  2198. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2199. tw32(0x7d00, val);
  2200. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2201. int err;
  2202. err = tg3_nvram_lock(tp);
  2203. tg3_halt_cpu(tp, RX_CPU_BASE);
  2204. if (!err)
  2205. tg3_nvram_unlock(tp);
  2206. }
  2207. }
  2208. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2209. if (device_should_wake)
  2210. pci_enable_wake(tp->pdev, state, true);
  2211. /* Finally, set the new power state. */
  2212. pci_set_power_state(tp->pdev, state);
  2213. return 0;
  2214. }
  2215. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2216. {
  2217. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2218. case MII_TG3_AUX_STAT_10HALF:
  2219. *speed = SPEED_10;
  2220. *duplex = DUPLEX_HALF;
  2221. break;
  2222. case MII_TG3_AUX_STAT_10FULL:
  2223. *speed = SPEED_10;
  2224. *duplex = DUPLEX_FULL;
  2225. break;
  2226. case MII_TG3_AUX_STAT_100HALF:
  2227. *speed = SPEED_100;
  2228. *duplex = DUPLEX_HALF;
  2229. break;
  2230. case MII_TG3_AUX_STAT_100FULL:
  2231. *speed = SPEED_100;
  2232. *duplex = DUPLEX_FULL;
  2233. break;
  2234. case MII_TG3_AUX_STAT_1000HALF:
  2235. *speed = SPEED_1000;
  2236. *duplex = DUPLEX_HALF;
  2237. break;
  2238. case MII_TG3_AUX_STAT_1000FULL:
  2239. *speed = SPEED_1000;
  2240. *duplex = DUPLEX_FULL;
  2241. break;
  2242. default:
  2243. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2244. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2245. SPEED_10;
  2246. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2247. DUPLEX_HALF;
  2248. break;
  2249. }
  2250. *speed = SPEED_INVALID;
  2251. *duplex = DUPLEX_INVALID;
  2252. break;
  2253. }
  2254. }
  2255. static void tg3_phy_copper_begin(struct tg3 *tp)
  2256. {
  2257. u32 new_adv;
  2258. int i;
  2259. if (tp->link_config.phy_is_low_power) {
  2260. /* Entering low power mode. Disable gigabit and
  2261. * 100baseT advertisements.
  2262. */
  2263. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2264. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2265. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2266. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2267. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2268. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2269. } else if (tp->link_config.speed == SPEED_INVALID) {
  2270. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2271. tp->link_config.advertising &=
  2272. ~(ADVERTISED_1000baseT_Half |
  2273. ADVERTISED_1000baseT_Full);
  2274. new_adv = ADVERTISE_CSMA;
  2275. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2276. new_adv |= ADVERTISE_10HALF;
  2277. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2278. new_adv |= ADVERTISE_10FULL;
  2279. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2280. new_adv |= ADVERTISE_100HALF;
  2281. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2282. new_adv |= ADVERTISE_100FULL;
  2283. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2284. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2285. if (tp->link_config.advertising &
  2286. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2287. new_adv = 0;
  2288. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2289. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2290. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2291. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2292. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2293. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2294. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2295. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2296. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2297. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2298. } else {
  2299. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2300. }
  2301. } else {
  2302. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2303. new_adv |= ADVERTISE_CSMA;
  2304. /* Asking for a specific link mode. */
  2305. if (tp->link_config.speed == SPEED_1000) {
  2306. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2307. if (tp->link_config.duplex == DUPLEX_FULL)
  2308. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2309. else
  2310. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2311. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2312. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2313. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2314. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2315. } else {
  2316. if (tp->link_config.speed == SPEED_100) {
  2317. if (tp->link_config.duplex == DUPLEX_FULL)
  2318. new_adv |= ADVERTISE_100FULL;
  2319. else
  2320. new_adv |= ADVERTISE_100HALF;
  2321. } else {
  2322. if (tp->link_config.duplex == DUPLEX_FULL)
  2323. new_adv |= ADVERTISE_10FULL;
  2324. else
  2325. new_adv |= ADVERTISE_10HALF;
  2326. }
  2327. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2328. new_adv = 0;
  2329. }
  2330. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2331. }
  2332. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2333. tp->link_config.speed != SPEED_INVALID) {
  2334. u32 bmcr, orig_bmcr;
  2335. tp->link_config.active_speed = tp->link_config.speed;
  2336. tp->link_config.active_duplex = tp->link_config.duplex;
  2337. bmcr = 0;
  2338. switch (tp->link_config.speed) {
  2339. default:
  2340. case SPEED_10:
  2341. break;
  2342. case SPEED_100:
  2343. bmcr |= BMCR_SPEED100;
  2344. break;
  2345. case SPEED_1000:
  2346. bmcr |= TG3_BMCR_SPEED1000;
  2347. break;
  2348. }
  2349. if (tp->link_config.duplex == DUPLEX_FULL)
  2350. bmcr |= BMCR_FULLDPLX;
  2351. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2352. (bmcr != orig_bmcr)) {
  2353. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2354. for (i = 0; i < 1500; i++) {
  2355. u32 tmp;
  2356. udelay(10);
  2357. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2358. tg3_readphy(tp, MII_BMSR, &tmp))
  2359. continue;
  2360. if (!(tmp & BMSR_LSTATUS)) {
  2361. udelay(40);
  2362. break;
  2363. }
  2364. }
  2365. tg3_writephy(tp, MII_BMCR, bmcr);
  2366. udelay(40);
  2367. }
  2368. } else {
  2369. tg3_writephy(tp, MII_BMCR,
  2370. BMCR_ANENABLE | BMCR_ANRESTART);
  2371. }
  2372. }
  2373. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2374. {
  2375. int err;
  2376. /* Turn off tap power management. */
  2377. /* Set Extended packet length bit */
  2378. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2379. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2380. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2381. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2382. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2383. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2384. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2385. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2386. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2387. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2388. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2389. udelay(40);
  2390. return err;
  2391. }
  2392. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2393. {
  2394. u32 adv_reg, all_mask = 0;
  2395. if (mask & ADVERTISED_10baseT_Half)
  2396. all_mask |= ADVERTISE_10HALF;
  2397. if (mask & ADVERTISED_10baseT_Full)
  2398. all_mask |= ADVERTISE_10FULL;
  2399. if (mask & ADVERTISED_100baseT_Half)
  2400. all_mask |= ADVERTISE_100HALF;
  2401. if (mask & ADVERTISED_100baseT_Full)
  2402. all_mask |= ADVERTISE_100FULL;
  2403. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2404. return 0;
  2405. if ((adv_reg & all_mask) != all_mask)
  2406. return 0;
  2407. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2408. u32 tg3_ctrl;
  2409. all_mask = 0;
  2410. if (mask & ADVERTISED_1000baseT_Half)
  2411. all_mask |= ADVERTISE_1000HALF;
  2412. if (mask & ADVERTISED_1000baseT_Full)
  2413. all_mask |= ADVERTISE_1000FULL;
  2414. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2415. return 0;
  2416. if ((tg3_ctrl & all_mask) != all_mask)
  2417. return 0;
  2418. }
  2419. return 1;
  2420. }
  2421. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2422. {
  2423. u32 curadv, reqadv;
  2424. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2425. return 1;
  2426. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2427. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2428. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2429. if (curadv != reqadv)
  2430. return 0;
  2431. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2432. tg3_readphy(tp, MII_LPA, rmtadv);
  2433. } else {
  2434. /* Reprogram the advertisement register, even if it
  2435. * does not affect the current link. If the link
  2436. * gets renegotiated in the future, we can save an
  2437. * additional renegotiation cycle by advertising
  2438. * it correctly in the first place.
  2439. */
  2440. if (curadv != reqadv) {
  2441. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2442. ADVERTISE_PAUSE_ASYM);
  2443. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2444. }
  2445. }
  2446. return 1;
  2447. }
  2448. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2449. {
  2450. int current_link_up;
  2451. u32 bmsr, dummy;
  2452. u32 lcl_adv, rmt_adv;
  2453. u16 current_speed;
  2454. u8 current_duplex;
  2455. int i, err;
  2456. tw32(MAC_EVENT, 0);
  2457. tw32_f(MAC_STATUS,
  2458. (MAC_STATUS_SYNC_CHANGED |
  2459. MAC_STATUS_CFG_CHANGED |
  2460. MAC_STATUS_MI_COMPLETION |
  2461. MAC_STATUS_LNKSTATE_CHANGED));
  2462. udelay(40);
  2463. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2464. tw32_f(MAC_MI_MODE,
  2465. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2466. udelay(80);
  2467. }
  2468. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2469. /* Some third-party PHYs need to be reset on link going
  2470. * down.
  2471. */
  2472. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2473. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2474. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2475. netif_carrier_ok(tp->dev)) {
  2476. tg3_readphy(tp, MII_BMSR, &bmsr);
  2477. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2478. !(bmsr & BMSR_LSTATUS))
  2479. force_reset = 1;
  2480. }
  2481. if (force_reset)
  2482. tg3_phy_reset(tp);
  2483. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2484. tg3_readphy(tp, MII_BMSR, &bmsr);
  2485. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2486. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2487. bmsr = 0;
  2488. if (!(bmsr & BMSR_LSTATUS)) {
  2489. err = tg3_init_5401phy_dsp(tp);
  2490. if (err)
  2491. return err;
  2492. tg3_readphy(tp, MII_BMSR, &bmsr);
  2493. for (i = 0; i < 1000; i++) {
  2494. udelay(10);
  2495. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2496. (bmsr & BMSR_LSTATUS)) {
  2497. udelay(40);
  2498. break;
  2499. }
  2500. }
  2501. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2502. !(bmsr & BMSR_LSTATUS) &&
  2503. tp->link_config.active_speed == SPEED_1000) {
  2504. err = tg3_phy_reset(tp);
  2505. if (!err)
  2506. err = tg3_init_5401phy_dsp(tp);
  2507. if (err)
  2508. return err;
  2509. }
  2510. }
  2511. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2512. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2513. /* 5701 {A0,B0} CRC bug workaround */
  2514. tg3_writephy(tp, 0x15, 0x0a75);
  2515. tg3_writephy(tp, 0x1c, 0x8c68);
  2516. tg3_writephy(tp, 0x1c, 0x8d68);
  2517. tg3_writephy(tp, 0x1c, 0x8c68);
  2518. }
  2519. /* Clear pending interrupts... */
  2520. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2521. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2522. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2523. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2524. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2525. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2526. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2527. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2528. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2529. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2530. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2531. else
  2532. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2533. }
  2534. current_link_up = 0;
  2535. current_speed = SPEED_INVALID;
  2536. current_duplex = DUPLEX_INVALID;
  2537. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2538. u32 val;
  2539. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2540. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2541. if (!(val & (1 << 10))) {
  2542. val |= (1 << 10);
  2543. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2544. goto relink;
  2545. }
  2546. }
  2547. bmsr = 0;
  2548. for (i = 0; i < 100; i++) {
  2549. tg3_readphy(tp, MII_BMSR, &bmsr);
  2550. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2551. (bmsr & BMSR_LSTATUS))
  2552. break;
  2553. udelay(40);
  2554. }
  2555. if (bmsr & BMSR_LSTATUS) {
  2556. u32 aux_stat, bmcr;
  2557. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2558. for (i = 0; i < 2000; i++) {
  2559. udelay(10);
  2560. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2561. aux_stat)
  2562. break;
  2563. }
  2564. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2565. &current_speed,
  2566. &current_duplex);
  2567. bmcr = 0;
  2568. for (i = 0; i < 200; i++) {
  2569. tg3_readphy(tp, MII_BMCR, &bmcr);
  2570. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2571. continue;
  2572. if (bmcr && bmcr != 0x7fff)
  2573. break;
  2574. udelay(10);
  2575. }
  2576. lcl_adv = 0;
  2577. rmt_adv = 0;
  2578. tp->link_config.active_speed = current_speed;
  2579. tp->link_config.active_duplex = current_duplex;
  2580. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2581. if ((bmcr & BMCR_ANENABLE) &&
  2582. tg3_copper_is_advertising_all(tp,
  2583. tp->link_config.advertising)) {
  2584. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2585. &rmt_adv))
  2586. current_link_up = 1;
  2587. }
  2588. } else {
  2589. if (!(bmcr & BMCR_ANENABLE) &&
  2590. tp->link_config.speed == current_speed &&
  2591. tp->link_config.duplex == current_duplex &&
  2592. tp->link_config.flowctrl ==
  2593. tp->link_config.active_flowctrl) {
  2594. current_link_up = 1;
  2595. }
  2596. }
  2597. if (current_link_up == 1 &&
  2598. tp->link_config.active_duplex == DUPLEX_FULL)
  2599. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2600. }
  2601. relink:
  2602. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2603. u32 tmp;
  2604. tg3_phy_copper_begin(tp);
  2605. tg3_readphy(tp, MII_BMSR, &tmp);
  2606. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2607. (tmp & BMSR_LSTATUS))
  2608. current_link_up = 1;
  2609. }
  2610. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2611. if (current_link_up == 1) {
  2612. if (tp->link_config.active_speed == SPEED_100 ||
  2613. tp->link_config.active_speed == SPEED_10)
  2614. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2615. else
  2616. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2617. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2618. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2619. else
  2620. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2621. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2622. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2623. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2624. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2625. if (current_link_up == 1 &&
  2626. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2627. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2628. else
  2629. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2630. }
  2631. /* ??? Without this setting Netgear GA302T PHY does not
  2632. * ??? send/receive packets...
  2633. */
  2634. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2635. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2636. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2637. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2638. udelay(80);
  2639. }
  2640. tw32_f(MAC_MODE, tp->mac_mode);
  2641. udelay(40);
  2642. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2643. /* Polled via timer. */
  2644. tw32_f(MAC_EVENT, 0);
  2645. } else {
  2646. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2647. }
  2648. udelay(40);
  2649. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2650. current_link_up == 1 &&
  2651. tp->link_config.active_speed == SPEED_1000 &&
  2652. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2653. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2654. udelay(120);
  2655. tw32_f(MAC_STATUS,
  2656. (MAC_STATUS_SYNC_CHANGED |
  2657. MAC_STATUS_CFG_CHANGED));
  2658. udelay(40);
  2659. tg3_write_mem(tp,
  2660. NIC_SRAM_FIRMWARE_MBOX,
  2661. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2662. }
  2663. /* Prevent send BD corruption. */
  2664. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2665. u16 oldlnkctl, newlnkctl;
  2666. pci_read_config_word(tp->pdev,
  2667. tp->pcie_cap + PCI_EXP_LNKCTL,
  2668. &oldlnkctl);
  2669. if (tp->link_config.active_speed == SPEED_100 ||
  2670. tp->link_config.active_speed == SPEED_10)
  2671. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2672. else
  2673. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2674. if (newlnkctl != oldlnkctl)
  2675. pci_write_config_word(tp->pdev,
  2676. tp->pcie_cap + PCI_EXP_LNKCTL,
  2677. newlnkctl);
  2678. } else if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  2679. u32 newreg, oldreg = tr32(TG3_PCIE_LNKCTL);
  2680. if (tp->link_config.active_speed == SPEED_100 ||
  2681. tp->link_config.active_speed == SPEED_10)
  2682. newreg = oldreg & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2683. else
  2684. newreg = oldreg | TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2685. if (newreg != oldreg)
  2686. tw32(TG3_PCIE_LNKCTL, newreg);
  2687. }
  2688. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2689. if (current_link_up)
  2690. netif_carrier_on(tp->dev);
  2691. else
  2692. netif_carrier_off(tp->dev);
  2693. tg3_link_report(tp);
  2694. }
  2695. return 0;
  2696. }
  2697. struct tg3_fiber_aneginfo {
  2698. int state;
  2699. #define ANEG_STATE_UNKNOWN 0
  2700. #define ANEG_STATE_AN_ENABLE 1
  2701. #define ANEG_STATE_RESTART_INIT 2
  2702. #define ANEG_STATE_RESTART 3
  2703. #define ANEG_STATE_DISABLE_LINK_OK 4
  2704. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2705. #define ANEG_STATE_ABILITY_DETECT 6
  2706. #define ANEG_STATE_ACK_DETECT_INIT 7
  2707. #define ANEG_STATE_ACK_DETECT 8
  2708. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2709. #define ANEG_STATE_COMPLETE_ACK 10
  2710. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2711. #define ANEG_STATE_IDLE_DETECT 12
  2712. #define ANEG_STATE_LINK_OK 13
  2713. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2714. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2715. u32 flags;
  2716. #define MR_AN_ENABLE 0x00000001
  2717. #define MR_RESTART_AN 0x00000002
  2718. #define MR_AN_COMPLETE 0x00000004
  2719. #define MR_PAGE_RX 0x00000008
  2720. #define MR_NP_LOADED 0x00000010
  2721. #define MR_TOGGLE_TX 0x00000020
  2722. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2723. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2724. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2725. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2726. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2727. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2728. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2729. #define MR_TOGGLE_RX 0x00002000
  2730. #define MR_NP_RX 0x00004000
  2731. #define MR_LINK_OK 0x80000000
  2732. unsigned long link_time, cur_time;
  2733. u32 ability_match_cfg;
  2734. int ability_match_count;
  2735. char ability_match, idle_match, ack_match;
  2736. u32 txconfig, rxconfig;
  2737. #define ANEG_CFG_NP 0x00000080
  2738. #define ANEG_CFG_ACK 0x00000040
  2739. #define ANEG_CFG_RF2 0x00000020
  2740. #define ANEG_CFG_RF1 0x00000010
  2741. #define ANEG_CFG_PS2 0x00000001
  2742. #define ANEG_CFG_PS1 0x00008000
  2743. #define ANEG_CFG_HD 0x00004000
  2744. #define ANEG_CFG_FD 0x00002000
  2745. #define ANEG_CFG_INVAL 0x00001f06
  2746. };
  2747. #define ANEG_OK 0
  2748. #define ANEG_DONE 1
  2749. #define ANEG_TIMER_ENAB 2
  2750. #define ANEG_FAILED -1
  2751. #define ANEG_STATE_SETTLE_TIME 10000
  2752. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2753. struct tg3_fiber_aneginfo *ap)
  2754. {
  2755. u16 flowctrl;
  2756. unsigned long delta;
  2757. u32 rx_cfg_reg;
  2758. int ret;
  2759. if (ap->state == ANEG_STATE_UNKNOWN) {
  2760. ap->rxconfig = 0;
  2761. ap->link_time = 0;
  2762. ap->cur_time = 0;
  2763. ap->ability_match_cfg = 0;
  2764. ap->ability_match_count = 0;
  2765. ap->ability_match = 0;
  2766. ap->idle_match = 0;
  2767. ap->ack_match = 0;
  2768. }
  2769. ap->cur_time++;
  2770. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2771. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2772. if (rx_cfg_reg != ap->ability_match_cfg) {
  2773. ap->ability_match_cfg = rx_cfg_reg;
  2774. ap->ability_match = 0;
  2775. ap->ability_match_count = 0;
  2776. } else {
  2777. if (++ap->ability_match_count > 1) {
  2778. ap->ability_match = 1;
  2779. ap->ability_match_cfg = rx_cfg_reg;
  2780. }
  2781. }
  2782. if (rx_cfg_reg & ANEG_CFG_ACK)
  2783. ap->ack_match = 1;
  2784. else
  2785. ap->ack_match = 0;
  2786. ap->idle_match = 0;
  2787. } else {
  2788. ap->idle_match = 1;
  2789. ap->ability_match_cfg = 0;
  2790. ap->ability_match_count = 0;
  2791. ap->ability_match = 0;
  2792. ap->ack_match = 0;
  2793. rx_cfg_reg = 0;
  2794. }
  2795. ap->rxconfig = rx_cfg_reg;
  2796. ret = ANEG_OK;
  2797. switch(ap->state) {
  2798. case ANEG_STATE_UNKNOWN:
  2799. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2800. ap->state = ANEG_STATE_AN_ENABLE;
  2801. /* fallthru */
  2802. case ANEG_STATE_AN_ENABLE:
  2803. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2804. if (ap->flags & MR_AN_ENABLE) {
  2805. ap->link_time = 0;
  2806. ap->cur_time = 0;
  2807. ap->ability_match_cfg = 0;
  2808. ap->ability_match_count = 0;
  2809. ap->ability_match = 0;
  2810. ap->idle_match = 0;
  2811. ap->ack_match = 0;
  2812. ap->state = ANEG_STATE_RESTART_INIT;
  2813. } else {
  2814. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2815. }
  2816. break;
  2817. case ANEG_STATE_RESTART_INIT:
  2818. ap->link_time = ap->cur_time;
  2819. ap->flags &= ~(MR_NP_LOADED);
  2820. ap->txconfig = 0;
  2821. tw32(MAC_TX_AUTO_NEG, 0);
  2822. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2823. tw32_f(MAC_MODE, tp->mac_mode);
  2824. udelay(40);
  2825. ret = ANEG_TIMER_ENAB;
  2826. ap->state = ANEG_STATE_RESTART;
  2827. /* fallthru */
  2828. case ANEG_STATE_RESTART:
  2829. delta = ap->cur_time - ap->link_time;
  2830. if (delta > ANEG_STATE_SETTLE_TIME) {
  2831. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2832. } else {
  2833. ret = ANEG_TIMER_ENAB;
  2834. }
  2835. break;
  2836. case ANEG_STATE_DISABLE_LINK_OK:
  2837. ret = ANEG_DONE;
  2838. break;
  2839. case ANEG_STATE_ABILITY_DETECT_INIT:
  2840. ap->flags &= ~(MR_TOGGLE_TX);
  2841. ap->txconfig = ANEG_CFG_FD;
  2842. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2843. if (flowctrl & ADVERTISE_1000XPAUSE)
  2844. ap->txconfig |= ANEG_CFG_PS1;
  2845. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2846. ap->txconfig |= ANEG_CFG_PS2;
  2847. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2848. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2849. tw32_f(MAC_MODE, tp->mac_mode);
  2850. udelay(40);
  2851. ap->state = ANEG_STATE_ABILITY_DETECT;
  2852. break;
  2853. case ANEG_STATE_ABILITY_DETECT:
  2854. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2855. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2856. }
  2857. break;
  2858. case ANEG_STATE_ACK_DETECT_INIT:
  2859. ap->txconfig |= ANEG_CFG_ACK;
  2860. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2861. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2862. tw32_f(MAC_MODE, tp->mac_mode);
  2863. udelay(40);
  2864. ap->state = ANEG_STATE_ACK_DETECT;
  2865. /* fallthru */
  2866. case ANEG_STATE_ACK_DETECT:
  2867. if (ap->ack_match != 0) {
  2868. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2869. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2870. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2871. } else {
  2872. ap->state = ANEG_STATE_AN_ENABLE;
  2873. }
  2874. } else if (ap->ability_match != 0 &&
  2875. ap->rxconfig == 0) {
  2876. ap->state = ANEG_STATE_AN_ENABLE;
  2877. }
  2878. break;
  2879. case ANEG_STATE_COMPLETE_ACK_INIT:
  2880. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2881. ret = ANEG_FAILED;
  2882. break;
  2883. }
  2884. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2885. MR_LP_ADV_HALF_DUPLEX |
  2886. MR_LP_ADV_SYM_PAUSE |
  2887. MR_LP_ADV_ASYM_PAUSE |
  2888. MR_LP_ADV_REMOTE_FAULT1 |
  2889. MR_LP_ADV_REMOTE_FAULT2 |
  2890. MR_LP_ADV_NEXT_PAGE |
  2891. MR_TOGGLE_RX |
  2892. MR_NP_RX);
  2893. if (ap->rxconfig & ANEG_CFG_FD)
  2894. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2895. if (ap->rxconfig & ANEG_CFG_HD)
  2896. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2897. if (ap->rxconfig & ANEG_CFG_PS1)
  2898. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2899. if (ap->rxconfig & ANEG_CFG_PS2)
  2900. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2901. if (ap->rxconfig & ANEG_CFG_RF1)
  2902. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2903. if (ap->rxconfig & ANEG_CFG_RF2)
  2904. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2905. if (ap->rxconfig & ANEG_CFG_NP)
  2906. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2907. ap->link_time = ap->cur_time;
  2908. ap->flags ^= (MR_TOGGLE_TX);
  2909. if (ap->rxconfig & 0x0008)
  2910. ap->flags |= MR_TOGGLE_RX;
  2911. if (ap->rxconfig & ANEG_CFG_NP)
  2912. ap->flags |= MR_NP_RX;
  2913. ap->flags |= MR_PAGE_RX;
  2914. ap->state = ANEG_STATE_COMPLETE_ACK;
  2915. ret = ANEG_TIMER_ENAB;
  2916. break;
  2917. case ANEG_STATE_COMPLETE_ACK:
  2918. if (ap->ability_match != 0 &&
  2919. ap->rxconfig == 0) {
  2920. ap->state = ANEG_STATE_AN_ENABLE;
  2921. break;
  2922. }
  2923. delta = ap->cur_time - ap->link_time;
  2924. if (delta > ANEG_STATE_SETTLE_TIME) {
  2925. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2926. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2927. } else {
  2928. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2929. !(ap->flags & MR_NP_RX)) {
  2930. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2931. } else {
  2932. ret = ANEG_FAILED;
  2933. }
  2934. }
  2935. }
  2936. break;
  2937. case ANEG_STATE_IDLE_DETECT_INIT:
  2938. ap->link_time = ap->cur_time;
  2939. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2940. tw32_f(MAC_MODE, tp->mac_mode);
  2941. udelay(40);
  2942. ap->state = ANEG_STATE_IDLE_DETECT;
  2943. ret = ANEG_TIMER_ENAB;
  2944. break;
  2945. case ANEG_STATE_IDLE_DETECT:
  2946. if (ap->ability_match != 0 &&
  2947. ap->rxconfig == 0) {
  2948. ap->state = ANEG_STATE_AN_ENABLE;
  2949. break;
  2950. }
  2951. delta = ap->cur_time - ap->link_time;
  2952. if (delta > ANEG_STATE_SETTLE_TIME) {
  2953. /* XXX another gem from the Broadcom driver :( */
  2954. ap->state = ANEG_STATE_LINK_OK;
  2955. }
  2956. break;
  2957. case ANEG_STATE_LINK_OK:
  2958. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2959. ret = ANEG_DONE;
  2960. break;
  2961. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2962. /* ??? unimplemented */
  2963. break;
  2964. case ANEG_STATE_NEXT_PAGE_WAIT:
  2965. /* ??? unimplemented */
  2966. break;
  2967. default:
  2968. ret = ANEG_FAILED;
  2969. break;
  2970. }
  2971. return ret;
  2972. }
  2973. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2974. {
  2975. int res = 0;
  2976. struct tg3_fiber_aneginfo aninfo;
  2977. int status = ANEG_FAILED;
  2978. unsigned int tick;
  2979. u32 tmp;
  2980. tw32_f(MAC_TX_AUTO_NEG, 0);
  2981. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2982. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2983. udelay(40);
  2984. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2985. udelay(40);
  2986. memset(&aninfo, 0, sizeof(aninfo));
  2987. aninfo.flags |= MR_AN_ENABLE;
  2988. aninfo.state = ANEG_STATE_UNKNOWN;
  2989. aninfo.cur_time = 0;
  2990. tick = 0;
  2991. while (++tick < 195000) {
  2992. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2993. if (status == ANEG_DONE || status == ANEG_FAILED)
  2994. break;
  2995. udelay(1);
  2996. }
  2997. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2998. tw32_f(MAC_MODE, tp->mac_mode);
  2999. udelay(40);
  3000. *txflags = aninfo.txconfig;
  3001. *rxflags = aninfo.flags;
  3002. if (status == ANEG_DONE &&
  3003. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3004. MR_LP_ADV_FULL_DUPLEX)))
  3005. res = 1;
  3006. return res;
  3007. }
  3008. static void tg3_init_bcm8002(struct tg3 *tp)
  3009. {
  3010. u32 mac_status = tr32(MAC_STATUS);
  3011. int i;
  3012. /* Reset when initting first time or we have a link. */
  3013. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3014. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3015. return;
  3016. /* Set PLL lock range. */
  3017. tg3_writephy(tp, 0x16, 0x8007);
  3018. /* SW reset */
  3019. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3020. /* Wait for reset to complete. */
  3021. /* XXX schedule_timeout() ... */
  3022. for (i = 0; i < 500; i++)
  3023. udelay(10);
  3024. /* Config mode; select PMA/Ch 1 regs. */
  3025. tg3_writephy(tp, 0x10, 0x8411);
  3026. /* Enable auto-lock and comdet, select txclk for tx. */
  3027. tg3_writephy(tp, 0x11, 0x0a10);
  3028. tg3_writephy(tp, 0x18, 0x00a0);
  3029. tg3_writephy(tp, 0x16, 0x41ff);
  3030. /* Assert and deassert POR. */
  3031. tg3_writephy(tp, 0x13, 0x0400);
  3032. udelay(40);
  3033. tg3_writephy(tp, 0x13, 0x0000);
  3034. tg3_writephy(tp, 0x11, 0x0a50);
  3035. udelay(40);
  3036. tg3_writephy(tp, 0x11, 0x0a10);
  3037. /* Wait for signal to stabilize */
  3038. /* XXX schedule_timeout() ... */
  3039. for (i = 0; i < 15000; i++)
  3040. udelay(10);
  3041. /* Deselect the channel register so we can read the PHYID
  3042. * later.
  3043. */
  3044. tg3_writephy(tp, 0x10, 0x8011);
  3045. }
  3046. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3047. {
  3048. u16 flowctrl;
  3049. u32 sg_dig_ctrl, sg_dig_status;
  3050. u32 serdes_cfg, expected_sg_dig_ctrl;
  3051. int workaround, port_a;
  3052. int current_link_up;
  3053. serdes_cfg = 0;
  3054. expected_sg_dig_ctrl = 0;
  3055. workaround = 0;
  3056. port_a = 1;
  3057. current_link_up = 0;
  3058. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3059. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3060. workaround = 1;
  3061. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3062. port_a = 0;
  3063. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3064. /* preserve bits 20-23 for voltage regulator */
  3065. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3066. }
  3067. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3068. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3069. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3070. if (workaround) {
  3071. u32 val = serdes_cfg;
  3072. if (port_a)
  3073. val |= 0xc010000;
  3074. else
  3075. val |= 0x4010000;
  3076. tw32_f(MAC_SERDES_CFG, val);
  3077. }
  3078. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3079. }
  3080. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3081. tg3_setup_flow_control(tp, 0, 0);
  3082. current_link_up = 1;
  3083. }
  3084. goto out;
  3085. }
  3086. /* Want auto-negotiation. */
  3087. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3088. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3089. if (flowctrl & ADVERTISE_1000XPAUSE)
  3090. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3091. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3092. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3093. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3094. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3095. tp->serdes_counter &&
  3096. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3097. MAC_STATUS_RCVD_CFG)) ==
  3098. MAC_STATUS_PCS_SYNCED)) {
  3099. tp->serdes_counter--;
  3100. current_link_up = 1;
  3101. goto out;
  3102. }
  3103. restart_autoneg:
  3104. if (workaround)
  3105. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3106. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3107. udelay(5);
  3108. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3109. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3110. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3111. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3112. MAC_STATUS_SIGNAL_DET)) {
  3113. sg_dig_status = tr32(SG_DIG_STATUS);
  3114. mac_status = tr32(MAC_STATUS);
  3115. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3116. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3117. u32 local_adv = 0, remote_adv = 0;
  3118. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3119. local_adv |= ADVERTISE_1000XPAUSE;
  3120. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3121. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3122. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3123. remote_adv |= LPA_1000XPAUSE;
  3124. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3125. remote_adv |= LPA_1000XPAUSE_ASYM;
  3126. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3127. current_link_up = 1;
  3128. tp->serdes_counter = 0;
  3129. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3130. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3131. if (tp->serdes_counter)
  3132. tp->serdes_counter--;
  3133. else {
  3134. if (workaround) {
  3135. u32 val = serdes_cfg;
  3136. if (port_a)
  3137. val |= 0xc010000;
  3138. else
  3139. val |= 0x4010000;
  3140. tw32_f(MAC_SERDES_CFG, val);
  3141. }
  3142. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3143. udelay(40);
  3144. /* Link parallel detection - link is up */
  3145. /* only if we have PCS_SYNC and not */
  3146. /* receiving config code words */
  3147. mac_status = tr32(MAC_STATUS);
  3148. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3149. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3150. tg3_setup_flow_control(tp, 0, 0);
  3151. current_link_up = 1;
  3152. tp->tg3_flags2 |=
  3153. TG3_FLG2_PARALLEL_DETECT;
  3154. tp->serdes_counter =
  3155. SERDES_PARALLEL_DET_TIMEOUT;
  3156. } else
  3157. goto restart_autoneg;
  3158. }
  3159. }
  3160. } else {
  3161. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3162. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3163. }
  3164. out:
  3165. return current_link_up;
  3166. }
  3167. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3168. {
  3169. int current_link_up = 0;
  3170. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3171. goto out;
  3172. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3173. u32 txflags, rxflags;
  3174. int i;
  3175. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3176. u32 local_adv = 0, remote_adv = 0;
  3177. if (txflags & ANEG_CFG_PS1)
  3178. local_adv |= ADVERTISE_1000XPAUSE;
  3179. if (txflags & ANEG_CFG_PS2)
  3180. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3181. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3182. remote_adv |= LPA_1000XPAUSE;
  3183. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3184. remote_adv |= LPA_1000XPAUSE_ASYM;
  3185. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3186. current_link_up = 1;
  3187. }
  3188. for (i = 0; i < 30; i++) {
  3189. udelay(20);
  3190. tw32_f(MAC_STATUS,
  3191. (MAC_STATUS_SYNC_CHANGED |
  3192. MAC_STATUS_CFG_CHANGED));
  3193. udelay(40);
  3194. if ((tr32(MAC_STATUS) &
  3195. (MAC_STATUS_SYNC_CHANGED |
  3196. MAC_STATUS_CFG_CHANGED)) == 0)
  3197. break;
  3198. }
  3199. mac_status = tr32(MAC_STATUS);
  3200. if (current_link_up == 0 &&
  3201. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3202. !(mac_status & MAC_STATUS_RCVD_CFG))
  3203. current_link_up = 1;
  3204. } else {
  3205. tg3_setup_flow_control(tp, 0, 0);
  3206. /* Forcing 1000FD link up. */
  3207. current_link_up = 1;
  3208. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3209. udelay(40);
  3210. tw32_f(MAC_MODE, tp->mac_mode);
  3211. udelay(40);
  3212. }
  3213. out:
  3214. return current_link_up;
  3215. }
  3216. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3217. {
  3218. u32 orig_pause_cfg;
  3219. u16 orig_active_speed;
  3220. u8 orig_active_duplex;
  3221. u32 mac_status;
  3222. int current_link_up;
  3223. int i;
  3224. orig_pause_cfg = tp->link_config.active_flowctrl;
  3225. orig_active_speed = tp->link_config.active_speed;
  3226. orig_active_duplex = tp->link_config.active_duplex;
  3227. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3228. netif_carrier_ok(tp->dev) &&
  3229. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3230. mac_status = tr32(MAC_STATUS);
  3231. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3232. MAC_STATUS_SIGNAL_DET |
  3233. MAC_STATUS_CFG_CHANGED |
  3234. MAC_STATUS_RCVD_CFG);
  3235. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3236. MAC_STATUS_SIGNAL_DET)) {
  3237. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3238. MAC_STATUS_CFG_CHANGED));
  3239. return 0;
  3240. }
  3241. }
  3242. tw32_f(MAC_TX_AUTO_NEG, 0);
  3243. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3244. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3245. tw32_f(MAC_MODE, tp->mac_mode);
  3246. udelay(40);
  3247. if (tp->phy_id == PHY_ID_BCM8002)
  3248. tg3_init_bcm8002(tp);
  3249. /* Enable link change event even when serdes polling. */
  3250. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3251. udelay(40);
  3252. current_link_up = 0;
  3253. mac_status = tr32(MAC_STATUS);
  3254. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3255. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3256. else
  3257. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3258. tp->hw_status->status =
  3259. (SD_STATUS_UPDATED |
  3260. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  3261. for (i = 0; i < 100; i++) {
  3262. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3263. MAC_STATUS_CFG_CHANGED));
  3264. udelay(5);
  3265. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3266. MAC_STATUS_CFG_CHANGED |
  3267. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3268. break;
  3269. }
  3270. mac_status = tr32(MAC_STATUS);
  3271. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3272. current_link_up = 0;
  3273. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3274. tp->serdes_counter == 0) {
  3275. tw32_f(MAC_MODE, (tp->mac_mode |
  3276. MAC_MODE_SEND_CONFIGS));
  3277. udelay(1);
  3278. tw32_f(MAC_MODE, tp->mac_mode);
  3279. }
  3280. }
  3281. if (current_link_up == 1) {
  3282. tp->link_config.active_speed = SPEED_1000;
  3283. tp->link_config.active_duplex = DUPLEX_FULL;
  3284. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3285. LED_CTRL_LNKLED_OVERRIDE |
  3286. LED_CTRL_1000MBPS_ON));
  3287. } else {
  3288. tp->link_config.active_speed = SPEED_INVALID;
  3289. tp->link_config.active_duplex = DUPLEX_INVALID;
  3290. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3291. LED_CTRL_LNKLED_OVERRIDE |
  3292. LED_CTRL_TRAFFIC_OVERRIDE));
  3293. }
  3294. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3295. if (current_link_up)
  3296. netif_carrier_on(tp->dev);
  3297. else
  3298. netif_carrier_off(tp->dev);
  3299. tg3_link_report(tp);
  3300. } else {
  3301. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3302. if (orig_pause_cfg != now_pause_cfg ||
  3303. orig_active_speed != tp->link_config.active_speed ||
  3304. orig_active_duplex != tp->link_config.active_duplex)
  3305. tg3_link_report(tp);
  3306. }
  3307. return 0;
  3308. }
  3309. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3310. {
  3311. int current_link_up, err = 0;
  3312. u32 bmsr, bmcr;
  3313. u16 current_speed;
  3314. u8 current_duplex;
  3315. u32 local_adv, remote_adv;
  3316. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3317. tw32_f(MAC_MODE, tp->mac_mode);
  3318. udelay(40);
  3319. tw32(MAC_EVENT, 0);
  3320. tw32_f(MAC_STATUS,
  3321. (MAC_STATUS_SYNC_CHANGED |
  3322. MAC_STATUS_CFG_CHANGED |
  3323. MAC_STATUS_MI_COMPLETION |
  3324. MAC_STATUS_LNKSTATE_CHANGED));
  3325. udelay(40);
  3326. if (force_reset)
  3327. tg3_phy_reset(tp);
  3328. current_link_up = 0;
  3329. current_speed = SPEED_INVALID;
  3330. current_duplex = DUPLEX_INVALID;
  3331. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3332. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3333. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3334. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3335. bmsr |= BMSR_LSTATUS;
  3336. else
  3337. bmsr &= ~BMSR_LSTATUS;
  3338. }
  3339. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3340. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3341. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3342. /* do nothing, just check for link up at the end */
  3343. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3344. u32 adv, new_adv;
  3345. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3346. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3347. ADVERTISE_1000XPAUSE |
  3348. ADVERTISE_1000XPSE_ASYM |
  3349. ADVERTISE_SLCT);
  3350. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3351. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3352. new_adv |= ADVERTISE_1000XHALF;
  3353. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3354. new_adv |= ADVERTISE_1000XFULL;
  3355. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3356. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3357. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3358. tg3_writephy(tp, MII_BMCR, bmcr);
  3359. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3360. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3361. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3362. return err;
  3363. }
  3364. } else {
  3365. u32 new_bmcr;
  3366. bmcr &= ~BMCR_SPEED1000;
  3367. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3368. if (tp->link_config.duplex == DUPLEX_FULL)
  3369. new_bmcr |= BMCR_FULLDPLX;
  3370. if (new_bmcr != bmcr) {
  3371. /* BMCR_SPEED1000 is a reserved bit that needs
  3372. * to be set on write.
  3373. */
  3374. new_bmcr |= BMCR_SPEED1000;
  3375. /* Force a linkdown */
  3376. if (netif_carrier_ok(tp->dev)) {
  3377. u32 adv;
  3378. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3379. adv &= ~(ADVERTISE_1000XFULL |
  3380. ADVERTISE_1000XHALF |
  3381. ADVERTISE_SLCT);
  3382. tg3_writephy(tp, MII_ADVERTISE, adv);
  3383. tg3_writephy(tp, MII_BMCR, bmcr |
  3384. BMCR_ANRESTART |
  3385. BMCR_ANENABLE);
  3386. udelay(10);
  3387. netif_carrier_off(tp->dev);
  3388. }
  3389. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3390. bmcr = new_bmcr;
  3391. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3392. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3393. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3394. ASIC_REV_5714) {
  3395. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3396. bmsr |= BMSR_LSTATUS;
  3397. else
  3398. bmsr &= ~BMSR_LSTATUS;
  3399. }
  3400. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3401. }
  3402. }
  3403. if (bmsr & BMSR_LSTATUS) {
  3404. current_speed = SPEED_1000;
  3405. current_link_up = 1;
  3406. if (bmcr & BMCR_FULLDPLX)
  3407. current_duplex = DUPLEX_FULL;
  3408. else
  3409. current_duplex = DUPLEX_HALF;
  3410. local_adv = 0;
  3411. remote_adv = 0;
  3412. if (bmcr & BMCR_ANENABLE) {
  3413. u32 common;
  3414. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3415. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3416. common = local_adv & remote_adv;
  3417. if (common & (ADVERTISE_1000XHALF |
  3418. ADVERTISE_1000XFULL)) {
  3419. if (common & ADVERTISE_1000XFULL)
  3420. current_duplex = DUPLEX_FULL;
  3421. else
  3422. current_duplex = DUPLEX_HALF;
  3423. }
  3424. else
  3425. current_link_up = 0;
  3426. }
  3427. }
  3428. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3429. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3430. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3431. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3432. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3433. tw32_f(MAC_MODE, tp->mac_mode);
  3434. udelay(40);
  3435. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3436. tp->link_config.active_speed = current_speed;
  3437. tp->link_config.active_duplex = current_duplex;
  3438. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3439. if (current_link_up)
  3440. netif_carrier_on(tp->dev);
  3441. else {
  3442. netif_carrier_off(tp->dev);
  3443. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3444. }
  3445. tg3_link_report(tp);
  3446. }
  3447. return err;
  3448. }
  3449. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3450. {
  3451. if (tp->serdes_counter) {
  3452. /* Give autoneg time to complete. */
  3453. tp->serdes_counter--;
  3454. return;
  3455. }
  3456. if (!netif_carrier_ok(tp->dev) &&
  3457. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3458. u32 bmcr;
  3459. tg3_readphy(tp, MII_BMCR, &bmcr);
  3460. if (bmcr & BMCR_ANENABLE) {
  3461. u32 phy1, phy2;
  3462. /* Select shadow register 0x1f */
  3463. tg3_writephy(tp, 0x1c, 0x7c00);
  3464. tg3_readphy(tp, 0x1c, &phy1);
  3465. /* Select expansion interrupt status register */
  3466. tg3_writephy(tp, 0x17, 0x0f01);
  3467. tg3_readphy(tp, 0x15, &phy2);
  3468. tg3_readphy(tp, 0x15, &phy2);
  3469. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3470. /* We have signal detect and not receiving
  3471. * config code words, link is up by parallel
  3472. * detection.
  3473. */
  3474. bmcr &= ~BMCR_ANENABLE;
  3475. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3476. tg3_writephy(tp, MII_BMCR, bmcr);
  3477. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3478. }
  3479. }
  3480. }
  3481. else if (netif_carrier_ok(tp->dev) &&
  3482. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3483. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3484. u32 phy2;
  3485. /* Select expansion interrupt status register */
  3486. tg3_writephy(tp, 0x17, 0x0f01);
  3487. tg3_readphy(tp, 0x15, &phy2);
  3488. if (phy2 & 0x20) {
  3489. u32 bmcr;
  3490. /* Config code words received, turn on autoneg. */
  3491. tg3_readphy(tp, MII_BMCR, &bmcr);
  3492. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3493. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3494. }
  3495. }
  3496. }
  3497. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3498. {
  3499. int err;
  3500. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3501. err = tg3_setup_fiber_phy(tp, force_reset);
  3502. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3503. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3504. } else {
  3505. err = tg3_setup_copper_phy(tp, force_reset);
  3506. }
  3507. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3508. u32 val, scale;
  3509. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3510. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3511. scale = 65;
  3512. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3513. scale = 6;
  3514. else
  3515. scale = 12;
  3516. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3517. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3518. tw32(GRC_MISC_CFG, val);
  3519. }
  3520. if (tp->link_config.active_speed == SPEED_1000 &&
  3521. tp->link_config.active_duplex == DUPLEX_HALF)
  3522. tw32(MAC_TX_LENGTHS,
  3523. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3524. (6 << TX_LENGTHS_IPG_SHIFT) |
  3525. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3526. else
  3527. tw32(MAC_TX_LENGTHS,
  3528. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3529. (6 << TX_LENGTHS_IPG_SHIFT) |
  3530. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3531. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3532. if (netif_carrier_ok(tp->dev)) {
  3533. tw32(HOSTCC_STAT_COAL_TICKS,
  3534. tp->coal.stats_block_coalesce_usecs);
  3535. } else {
  3536. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3537. }
  3538. }
  3539. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3540. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3541. if (!netif_carrier_ok(tp->dev))
  3542. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3543. tp->pwrmgmt_thresh;
  3544. else
  3545. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3546. tw32(PCIE_PWR_MGMT_THRESH, val);
  3547. }
  3548. return err;
  3549. }
  3550. /* This is called whenever we suspect that the system chipset is re-
  3551. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3552. * is bogus tx completions. We try to recover by setting the
  3553. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3554. * in the workqueue.
  3555. */
  3556. static void tg3_tx_recover(struct tg3 *tp)
  3557. {
  3558. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3559. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3560. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3561. "mapped I/O cycles to the network device, attempting to "
  3562. "recover. Please report the problem to the driver maintainer "
  3563. "and include system chipset information.\n", tp->dev->name);
  3564. spin_lock(&tp->lock);
  3565. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3566. spin_unlock(&tp->lock);
  3567. }
  3568. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3569. {
  3570. smp_mb();
  3571. return (tp->tx_pending -
  3572. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3573. }
  3574. /* Tigon3 never reports partial packet sends. So we do not
  3575. * need special logic to handle SKBs that have not had all
  3576. * of their frags sent yet, like SunGEM does.
  3577. */
  3578. static void tg3_tx(struct tg3 *tp)
  3579. {
  3580. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3581. u32 sw_idx = tp->tx_cons;
  3582. while (sw_idx != hw_idx) {
  3583. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3584. struct sk_buff *skb = ri->skb;
  3585. int i, tx_bug = 0;
  3586. if (unlikely(skb == NULL)) {
  3587. tg3_tx_recover(tp);
  3588. return;
  3589. }
  3590. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3591. ri->skb = NULL;
  3592. sw_idx = NEXT_TX(sw_idx);
  3593. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3594. ri = &tp->tx_buffers[sw_idx];
  3595. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3596. tx_bug = 1;
  3597. sw_idx = NEXT_TX(sw_idx);
  3598. }
  3599. dev_kfree_skb(skb);
  3600. if (unlikely(tx_bug)) {
  3601. tg3_tx_recover(tp);
  3602. return;
  3603. }
  3604. }
  3605. tp->tx_cons = sw_idx;
  3606. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3607. * before checking for netif_queue_stopped(). Without the
  3608. * memory barrier, there is a small possibility that tg3_start_xmit()
  3609. * will miss it and cause the queue to be stopped forever.
  3610. */
  3611. smp_mb();
  3612. if (unlikely(netif_queue_stopped(tp->dev) &&
  3613. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3614. netif_tx_lock(tp->dev);
  3615. if (netif_queue_stopped(tp->dev) &&
  3616. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3617. netif_wake_queue(tp->dev);
  3618. netif_tx_unlock(tp->dev);
  3619. }
  3620. }
  3621. /* Returns size of skb allocated or < 0 on error.
  3622. *
  3623. * We only need to fill in the address because the other members
  3624. * of the RX descriptor are invariant, see tg3_init_rings.
  3625. *
  3626. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3627. * posting buffers we only dirty the first cache line of the RX
  3628. * descriptor (containing the address). Whereas for the RX status
  3629. * buffers the cpu only reads the last cacheline of the RX descriptor
  3630. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3631. */
  3632. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3633. int src_idx, u32 dest_idx_unmasked)
  3634. {
  3635. struct tg3_rx_buffer_desc *desc;
  3636. struct ring_info *map, *src_map;
  3637. struct sk_buff *skb;
  3638. dma_addr_t mapping;
  3639. int skb_size, dest_idx;
  3640. src_map = NULL;
  3641. switch (opaque_key) {
  3642. case RXD_OPAQUE_RING_STD:
  3643. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3644. desc = &tp->rx_std[dest_idx];
  3645. map = &tp->rx_std_buffers[dest_idx];
  3646. if (src_idx >= 0)
  3647. src_map = &tp->rx_std_buffers[src_idx];
  3648. skb_size = tp->rx_pkt_buf_sz;
  3649. break;
  3650. case RXD_OPAQUE_RING_JUMBO:
  3651. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3652. desc = &tp->rx_jumbo[dest_idx];
  3653. map = &tp->rx_jumbo_buffers[dest_idx];
  3654. if (src_idx >= 0)
  3655. src_map = &tp->rx_jumbo_buffers[src_idx];
  3656. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3657. break;
  3658. default:
  3659. return -EINVAL;
  3660. }
  3661. /* Do not overwrite any of the map or rp information
  3662. * until we are sure we can commit to a new buffer.
  3663. *
  3664. * Callers depend upon this behavior and assume that
  3665. * we leave everything unchanged if we fail.
  3666. */
  3667. skb = netdev_alloc_skb(tp->dev, skb_size);
  3668. if (skb == NULL)
  3669. return -ENOMEM;
  3670. skb_reserve(skb, tp->rx_offset);
  3671. mapping = pci_map_single(tp->pdev, skb->data,
  3672. skb_size - tp->rx_offset,
  3673. PCI_DMA_FROMDEVICE);
  3674. map->skb = skb;
  3675. pci_unmap_addr_set(map, mapping, mapping);
  3676. if (src_map != NULL)
  3677. src_map->skb = NULL;
  3678. desc->addr_hi = ((u64)mapping >> 32);
  3679. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3680. return skb_size;
  3681. }
  3682. /* We only need to move over in the address because the other
  3683. * members of the RX descriptor are invariant. See notes above
  3684. * tg3_alloc_rx_skb for full details.
  3685. */
  3686. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3687. int src_idx, u32 dest_idx_unmasked)
  3688. {
  3689. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3690. struct ring_info *src_map, *dest_map;
  3691. int dest_idx;
  3692. switch (opaque_key) {
  3693. case RXD_OPAQUE_RING_STD:
  3694. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3695. dest_desc = &tp->rx_std[dest_idx];
  3696. dest_map = &tp->rx_std_buffers[dest_idx];
  3697. src_desc = &tp->rx_std[src_idx];
  3698. src_map = &tp->rx_std_buffers[src_idx];
  3699. break;
  3700. case RXD_OPAQUE_RING_JUMBO:
  3701. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3702. dest_desc = &tp->rx_jumbo[dest_idx];
  3703. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3704. src_desc = &tp->rx_jumbo[src_idx];
  3705. src_map = &tp->rx_jumbo_buffers[src_idx];
  3706. break;
  3707. default:
  3708. return;
  3709. }
  3710. dest_map->skb = src_map->skb;
  3711. pci_unmap_addr_set(dest_map, mapping,
  3712. pci_unmap_addr(src_map, mapping));
  3713. dest_desc->addr_hi = src_desc->addr_hi;
  3714. dest_desc->addr_lo = src_desc->addr_lo;
  3715. src_map->skb = NULL;
  3716. }
  3717. #if TG3_VLAN_TAG_USED
  3718. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3719. {
  3720. return vlan_gro_receive(&tp->napi, tp->vlgrp, vlan_tag, skb);
  3721. }
  3722. #endif
  3723. /* The RX ring scheme is composed of multiple rings which post fresh
  3724. * buffers to the chip, and one special ring the chip uses to report
  3725. * status back to the host.
  3726. *
  3727. * The special ring reports the status of received packets to the
  3728. * host. The chip does not write into the original descriptor the
  3729. * RX buffer was obtained from. The chip simply takes the original
  3730. * descriptor as provided by the host, updates the status and length
  3731. * field, then writes this into the next status ring entry.
  3732. *
  3733. * Each ring the host uses to post buffers to the chip is described
  3734. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3735. * it is first placed into the on-chip ram. When the packet's length
  3736. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3737. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3738. * which is within the range of the new packet's length is chosen.
  3739. *
  3740. * The "separate ring for rx status" scheme may sound queer, but it makes
  3741. * sense from a cache coherency perspective. If only the host writes
  3742. * to the buffer post rings, and only the chip writes to the rx status
  3743. * rings, then cache lines never move beyond shared-modified state.
  3744. * If both the host and chip were to write into the same ring, cache line
  3745. * eviction could occur since both entities want it in an exclusive state.
  3746. */
  3747. static int tg3_rx(struct tg3 *tp, int budget)
  3748. {
  3749. u32 work_mask, rx_std_posted = 0;
  3750. u32 sw_idx = tp->rx_rcb_ptr;
  3751. u16 hw_idx;
  3752. int received;
  3753. hw_idx = tp->hw_status->idx[0].rx_producer;
  3754. /*
  3755. * We need to order the read of hw_idx and the read of
  3756. * the opaque cookie.
  3757. */
  3758. rmb();
  3759. work_mask = 0;
  3760. received = 0;
  3761. while (sw_idx != hw_idx && budget > 0) {
  3762. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3763. unsigned int len;
  3764. struct sk_buff *skb;
  3765. dma_addr_t dma_addr;
  3766. u32 opaque_key, desc_idx, *post_ptr;
  3767. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3768. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3769. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3770. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3771. mapping);
  3772. skb = tp->rx_std_buffers[desc_idx].skb;
  3773. post_ptr = &tp->rx_std_ptr;
  3774. rx_std_posted++;
  3775. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3776. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3777. mapping);
  3778. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3779. post_ptr = &tp->rx_jumbo_ptr;
  3780. }
  3781. else {
  3782. goto next_pkt_nopost;
  3783. }
  3784. work_mask |= opaque_key;
  3785. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3786. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3787. drop_it:
  3788. tg3_recycle_rx(tp, opaque_key,
  3789. desc_idx, *post_ptr);
  3790. drop_it_no_recycle:
  3791. /* Other statistics kept track of by card. */
  3792. tp->net_stats.rx_dropped++;
  3793. goto next_pkt;
  3794. }
  3795. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3796. ETH_FCS_LEN;
  3797. if (len > RX_COPY_THRESHOLD
  3798. && tp->rx_offset == NET_IP_ALIGN
  3799. /* rx_offset will likely not equal NET_IP_ALIGN
  3800. * if this is a 5701 card running in PCI-X mode
  3801. * [see tg3_get_invariants()]
  3802. */
  3803. ) {
  3804. int skb_size;
  3805. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3806. desc_idx, *post_ptr);
  3807. if (skb_size < 0)
  3808. goto drop_it;
  3809. pci_unmap_single(tp->pdev, dma_addr,
  3810. skb_size - tp->rx_offset,
  3811. PCI_DMA_FROMDEVICE);
  3812. skb_put(skb, len);
  3813. } else {
  3814. struct sk_buff *copy_skb;
  3815. tg3_recycle_rx(tp, opaque_key,
  3816. desc_idx, *post_ptr);
  3817. copy_skb = netdev_alloc_skb(tp->dev,
  3818. len + TG3_RAW_IP_ALIGN);
  3819. if (copy_skb == NULL)
  3820. goto drop_it_no_recycle;
  3821. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3822. skb_put(copy_skb, len);
  3823. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3824. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3825. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3826. /* We'll reuse the original ring buffer. */
  3827. skb = copy_skb;
  3828. }
  3829. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3830. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3831. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3832. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3833. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3834. else
  3835. skb->ip_summed = CHECKSUM_NONE;
  3836. skb->protocol = eth_type_trans(skb, tp->dev);
  3837. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3838. skb->protocol != htons(ETH_P_8021Q)) {
  3839. dev_kfree_skb(skb);
  3840. goto next_pkt;
  3841. }
  3842. #if TG3_VLAN_TAG_USED
  3843. if (tp->vlgrp != NULL &&
  3844. desc->type_flags & RXD_FLAG_VLAN) {
  3845. tg3_vlan_rx(tp, skb,
  3846. desc->err_vlan & RXD_VLAN_MASK);
  3847. } else
  3848. #endif
  3849. napi_gro_receive(&tp->napi, skb);
  3850. received++;
  3851. budget--;
  3852. next_pkt:
  3853. (*post_ptr)++;
  3854. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3855. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3856. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3857. TG3_64BIT_REG_LOW, idx);
  3858. work_mask &= ~RXD_OPAQUE_RING_STD;
  3859. rx_std_posted = 0;
  3860. }
  3861. next_pkt_nopost:
  3862. sw_idx++;
  3863. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3864. /* Refresh hw_idx to see if there is new work */
  3865. if (sw_idx == hw_idx) {
  3866. hw_idx = tp->hw_status->idx[0].rx_producer;
  3867. rmb();
  3868. }
  3869. }
  3870. /* ACK the status ring. */
  3871. tp->rx_rcb_ptr = sw_idx;
  3872. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3873. /* Refill RX ring(s). */
  3874. if (work_mask & RXD_OPAQUE_RING_STD) {
  3875. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3876. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3877. sw_idx);
  3878. }
  3879. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3880. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3881. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3882. sw_idx);
  3883. }
  3884. mmiowb();
  3885. return received;
  3886. }
  3887. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3888. {
  3889. struct tg3_hw_status *sblk = tp->hw_status;
  3890. /* handle link change and other phy events */
  3891. if (!(tp->tg3_flags &
  3892. (TG3_FLAG_USE_LINKCHG_REG |
  3893. TG3_FLAG_POLL_SERDES))) {
  3894. if (sblk->status & SD_STATUS_LINK_CHG) {
  3895. sblk->status = SD_STATUS_UPDATED |
  3896. (sblk->status & ~SD_STATUS_LINK_CHG);
  3897. spin_lock(&tp->lock);
  3898. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3899. tw32_f(MAC_STATUS,
  3900. (MAC_STATUS_SYNC_CHANGED |
  3901. MAC_STATUS_CFG_CHANGED |
  3902. MAC_STATUS_MI_COMPLETION |
  3903. MAC_STATUS_LNKSTATE_CHANGED));
  3904. udelay(40);
  3905. } else
  3906. tg3_setup_phy(tp, 0);
  3907. spin_unlock(&tp->lock);
  3908. }
  3909. }
  3910. /* run TX completion thread */
  3911. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3912. tg3_tx(tp);
  3913. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3914. return work_done;
  3915. }
  3916. /* run RX thread, within the bounds set by NAPI.
  3917. * All RX "locking" is done by ensuring outside
  3918. * code synchronizes with tg3->napi.poll()
  3919. */
  3920. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3921. work_done += tg3_rx(tp, budget - work_done);
  3922. return work_done;
  3923. }
  3924. static int tg3_poll(struct napi_struct *napi, int budget)
  3925. {
  3926. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3927. int work_done = 0;
  3928. struct tg3_hw_status *sblk = tp->hw_status;
  3929. while (1) {
  3930. work_done = tg3_poll_work(tp, work_done, budget);
  3931. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3932. goto tx_recovery;
  3933. if (unlikely(work_done >= budget))
  3934. break;
  3935. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3936. /* tp->last_tag is used in tg3_restart_ints() below
  3937. * to tell the hw how much work has been processed,
  3938. * so we must read it before checking for more work.
  3939. */
  3940. tp->last_tag = sblk->status_tag;
  3941. tp->last_irq_tag = tp->last_tag;
  3942. rmb();
  3943. } else
  3944. sblk->status &= ~SD_STATUS_UPDATED;
  3945. if (likely(!tg3_has_work(tp))) {
  3946. napi_complete(napi);
  3947. tg3_restart_ints(tp);
  3948. break;
  3949. }
  3950. }
  3951. return work_done;
  3952. tx_recovery:
  3953. /* work_done is guaranteed to be less than budget. */
  3954. napi_complete(napi);
  3955. schedule_work(&tp->reset_task);
  3956. return work_done;
  3957. }
  3958. static void tg3_irq_quiesce(struct tg3 *tp)
  3959. {
  3960. BUG_ON(tp->irq_sync);
  3961. tp->irq_sync = 1;
  3962. smp_mb();
  3963. synchronize_irq(tp->pdev->irq);
  3964. }
  3965. static inline int tg3_irq_sync(struct tg3 *tp)
  3966. {
  3967. return tp->irq_sync;
  3968. }
  3969. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3970. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3971. * with as well. Most of the time, this is not necessary except when
  3972. * shutting down the device.
  3973. */
  3974. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3975. {
  3976. spin_lock_bh(&tp->lock);
  3977. if (irq_sync)
  3978. tg3_irq_quiesce(tp);
  3979. }
  3980. static inline void tg3_full_unlock(struct tg3 *tp)
  3981. {
  3982. spin_unlock_bh(&tp->lock);
  3983. }
  3984. /* One-shot MSI handler - Chip automatically disables interrupt
  3985. * after sending MSI so driver doesn't have to do it.
  3986. */
  3987. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3988. {
  3989. struct net_device *dev = dev_id;
  3990. struct tg3 *tp = netdev_priv(dev);
  3991. prefetch(tp->hw_status);
  3992. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3993. if (likely(!tg3_irq_sync(tp)))
  3994. napi_schedule(&tp->napi);
  3995. return IRQ_HANDLED;
  3996. }
  3997. /* MSI ISR - No need to check for interrupt sharing and no need to
  3998. * flush status block and interrupt mailbox. PCI ordering rules
  3999. * guarantee that MSI will arrive after the status block.
  4000. */
  4001. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4002. {
  4003. struct net_device *dev = dev_id;
  4004. struct tg3 *tp = netdev_priv(dev);
  4005. prefetch(tp->hw_status);
  4006. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4007. /*
  4008. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4009. * chip-internal interrupt pending events.
  4010. * Writing non-zero to intr-mbox-0 additional tells the
  4011. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4012. * event coalescing.
  4013. */
  4014. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4015. if (likely(!tg3_irq_sync(tp)))
  4016. napi_schedule(&tp->napi);
  4017. return IRQ_RETVAL(1);
  4018. }
  4019. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4020. {
  4021. struct net_device *dev = dev_id;
  4022. struct tg3 *tp = netdev_priv(dev);
  4023. struct tg3_hw_status *sblk = tp->hw_status;
  4024. unsigned int handled = 1;
  4025. /* In INTx mode, it is possible for the interrupt to arrive at
  4026. * the CPU before the status block posted prior to the interrupt.
  4027. * Reading the PCI State register will confirm whether the
  4028. * interrupt is ours and will flush the status block.
  4029. */
  4030. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4031. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4032. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4033. handled = 0;
  4034. goto out;
  4035. }
  4036. }
  4037. /*
  4038. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4039. * chip-internal interrupt pending events.
  4040. * Writing non-zero to intr-mbox-0 additional tells the
  4041. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4042. * event coalescing.
  4043. *
  4044. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4045. * spurious interrupts. The flush impacts performance but
  4046. * excessive spurious interrupts can be worse in some cases.
  4047. */
  4048. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4049. if (tg3_irq_sync(tp))
  4050. goto out;
  4051. sblk->status &= ~SD_STATUS_UPDATED;
  4052. if (likely(tg3_has_work(tp))) {
  4053. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4054. napi_schedule(&tp->napi);
  4055. } else {
  4056. /* No work, shared interrupt perhaps? re-enable
  4057. * interrupts, and flush that PCI write
  4058. */
  4059. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4060. 0x00000000);
  4061. }
  4062. out:
  4063. return IRQ_RETVAL(handled);
  4064. }
  4065. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4066. {
  4067. struct net_device *dev = dev_id;
  4068. struct tg3 *tp = netdev_priv(dev);
  4069. struct tg3_hw_status *sblk = tp->hw_status;
  4070. unsigned int handled = 1;
  4071. /* In INTx mode, it is possible for the interrupt to arrive at
  4072. * the CPU before the status block posted prior to the interrupt.
  4073. * Reading the PCI State register will confirm whether the
  4074. * interrupt is ours and will flush the status block.
  4075. */
  4076. if (unlikely(sblk->status_tag == tp->last_irq_tag)) {
  4077. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4078. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4079. handled = 0;
  4080. goto out;
  4081. }
  4082. }
  4083. /*
  4084. * writing any value to intr-mbox-0 clears PCI INTA# and
  4085. * chip-internal interrupt pending events.
  4086. * writing non-zero to intr-mbox-0 additional tells the
  4087. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4088. * event coalescing.
  4089. *
  4090. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4091. * spurious interrupts. The flush impacts performance but
  4092. * excessive spurious interrupts can be worse in some cases.
  4093. */
  4094. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4095. /*
  4096. * In a shared interrupt configuration, sometimes other devices'
  4097. * interrupts will scream. We record the current status tag here
  4098. * so that the above check can report that the screaming interrupts
  4099. * are unhandled. Eventually they will be silenced.
  4100. */
  4101. tp->last_irq_tag = sblk->status_tag;
  4102. if (tg3_irq_sync(tp))
  4103. goto out;
  4104. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4105. napi_schedule(&tp->napi);
  4106. out:
  4107. return IRQ_RETVAL(handled);
  4108. }
  4109. /* ISR for interrupt test */
  4110. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4111. {
  4112. struct net_device *dev = dev_id;
  4113. struct tg3 *tp = netdev_priv(dev);
  4114. struct tg3_hw_status *sblk = tp->hw_status;
  4115. if ((sblk->status & SD_STATUS_UPDATED) ||
  4116. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4117. tg3_disable_ints(tp);
  4118. return IRQ_RETVAL(1);
  4119. }
  4120. return IRQ_RETVAL(0);
  4121. }
  4122. static int tg3_init_hw(struct tg3 *, int);
  4123. static int tg3_halt(struct tg3 *, int, int);
  4124. /* Restart hardware after configuration changes, self-test, etc.
  4125. * Invoked with tp->lock held.
  4126. */
  4127. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4128. __releases(tp->lock)
  4129. __acquires(tp->lock)
  4130. {
  4131. int err;
  4132. err = tg3_init_hw(tp, reset_phy);
  4133. if (err) {
  4134. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4135. "aborting.\n", tp->dev->name);
  4136. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4137. tg3_full_unlock(tp);
  4138. del_timer_sync(&tp->timer);
  4139. tp->irq_sync = 0;
  4140. napi_enable(&tp->napi);
  4141. dev_close(tp->dev);
  4142. tg3_full_lock(tp, 0);
  4143. }
  4144. return err;
  4145. }
  4146. #ifdef CONFIG_NET_POLL_CONTROLLER
  4147. static void tg3_poll_controller(struct net_device *dev)
  4148. {
  4149. struct tg3 *tp = netdev_priv(dev);
  4150. tg3_interrupt(tp->pdev->irq, dev);
  4151. }
  4152. #endif
  4153. static void tg3_reset_task(struct work_struct *work)
  4154. {
  4155. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4156. int err;
  4157. unsigned int restart_timer;
  4158. tg3_full_lock(tp, 0);
  4159. if (!netif_running(tp->dev)) {
  4160. tg3_full_unlock(tp);
  4161. return;
  4162. }
  4163. tg3_full_unlock(tp);
  4164. tg3_phy_stop(tp);
  4165. tg3_netif_stop(tp);
  4166. tg3_full_lock(tp, 1);
  4167. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4168. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4169. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4170. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4171. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4172. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4173. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4174. }
  4175. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4176. err = tg3_init_hw(tp, 1);
  4177. if (err)
  4178. goto out;
  4179. tg3_netif_start(tp);
  4180. if (restart_timer)
  4181. mod_timer(&tp->timer, jiffies + 1);
  4182. out:
  4183. tg3_full_unlock(tp);
  4184. if (!err)
  4185. tg3_phy_start(tp);
  4186. }
  4187. static void tg3_dump_short_state(struct tg3 *tp)
  4188. {
  4189. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4190. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4191. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4192. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4193. }
  4194. static void tg3_tx_timeout(struct net_device *dev)
  4195. {
  4196. struct tg3 *tp = netdev_priv(dev);
  4197. if (netif_msg_tx_err(tp)) {
  4198. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4199. dev->name);
  4200. tg3_dump_short_state(tp);
  4201. }
  4202. schedule_work(&tp->reset_task);
  4203. }
  4204. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4205. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4206. {
  4207. u32 base = (u32) mapping & 0xffffffff;
  4208. return ((base > 0xffffdcc0) &&
  4209. (base + len + 8 < base));
  4210. }
  4211. /* Test for DMA addresses > 40-bit */
  4212. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4213. int len)
  4214. {
  4215. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4216. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4217. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4218. return 0;
  4219. #else
  4220. return 0;
  4221. #endif
  4222. }
  4223. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  4224. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4225. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4226. u32 last_plus_one, u32 *start,
  4227. u32 base_flags, u32 mss)
  4228. {
  4229. struct sk_buff *new_skb;
  4230. dma_addr_t new_addr = 0;
  4231. u32 entry = *start;
  4232. int i, ret = 0;
  4233. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4234. new_skb = skb_copy(skb, GFP_ATOMIC);
  4235. else {
  4236. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4237. new_skb = skb_copy_expand(skb,
  4238. skb_headroom(skb) + more_headroom,
  4239. skb_tailroom(skb), GFP_ATOMIC);
  4240. }
  4241. if (!new_skb) {
  4242. ret = -1;
  4243. } else {
  4244. /* New SKB is guaranteed to be linear. */
  4245. entry = *start;
  4246. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4247. new_addr = skb_shinfo(new_skb)->dma_head;
  4248. /* Make sure new skb does not cross any 4G boundaries.
  4249. * Drop the packet if it does.
  4250. */
  4251. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4252. if (!ret)
  4253. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4254. DMA_TO_DEVICE);
  4255. ret = -1;
  4256. dev_kfree_skb(new_skb);
  4257. new_skb = NULL;
  4258. } else {
  4259. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  4260. base_flags, 1 | (mss << 1));
  4261. *start = NEXT_TX(entry);
  4262. }
  4263. }
  4264. /* Now clean up the sw ring entries. */
  4265. i = 0;
  4266. while (entry != last_plus_one) {
  4267. if (i == 0) {
  4268. tp->tx_buffers[entry].skb = new_skb;
  4269. } else {
  4270. tp->tx_buffers[entry].skb = NULL;
  4271. }
  4272. entry = NEXT_TX(entry);
  4273. i++;
  4274. }
  4275. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4276. dev_kfree_skb(skb);
  4277. return ret;
  4278. }
  4279. static void tg3_set_txd(struct tg3 *tp, int entry,
  4280. dma_addr_t mapping, int len, u32 flags,
  4281. u32 mss_and_is_end)
  4282. {
  4283. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  4284. int is_end = (mss_and_is_end & 0x1);
  4285. u32 mss = (mss_and_is_end >> 1);
  4286. u32 vlan_tag = 0;
  4287. if (is_end)
  4288. flags |= TXD_FLAG_END;
  4289. if (flags & TXD_FLAG_VLAN) {
  4290. vlan_tag = flags >> 16;
  4291. flags &= 0xffff;
  4292. }
  4293. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4294. txd->addr_hi = ((u64) mapping >> 32);
  4295. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4296. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4297. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4298. }
  4299. /* hard_start_xmit for devices that don't have any bugs and
  4300. * support TG3_FLG2_HW_TSO_2 only.
  4301. */
  4302. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4303. {
  4304. struct tg3 *tp = netdev_priv(dev);
  4305. u32 len, entry, base_flags, mss;
  4306. struct skb_shared_info *sp;
  4307. dma_addr_t mapping;
  4308. len = skb_headlen(skb);
  4309. /* We are running in BH disabled context with netif_tx_lock
  4310. * and TX reclaim runs via tp->napi.poll inside of a software
  4311. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4312. * no IRQ context deadlocks to worry about either. Rejoice!
  4313. */
  4314. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4315. if (!netif_queue_stopped(dev)) {
  4316. netif_stop_queue(dev);
  4317. /* This is a hard error, log it. */
  4318. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4319. "queue awake!\n", dev->name);
  4320. }
  4321. return NETDEV_TX_BUSY;
  4322. }
  4323. entry = tp->tx_prod;
  4324. base_flags = 0;
  4325. mss = 0;
  4326. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4327. int tcp_opt_len, ip_tcp_len;
  4328. if (skb_header_cloned(skb) &&
  4329. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4330. dev_kfree_skb(skb);
  4331. goto out_unlock;
  4332. }
  4333. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4334. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  4335. else {
  4336. struct iphdr *iph = ip_hdr(skb);
  4337. tcp_opt_len = tcp_optlen(skb);
  4338. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4339. iph->check = 0;
  4340. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4341. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  4342. }
  4343. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4344. TXD_FLAG_CPU_POST_DMA);
  4345. tcp_hdr(skb)->check = 0;
  4346. }
  4347. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4348. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4349. #if TG3_VLAN_TAG_USED
  4350. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4351. base_flags |= (TXD_FLAG_VLAN |
  4352. (vlan_tx_tag_get(skb) << 16));
  4353. #endif
  4354. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4355. dev_kfree_skb(skb);
  4356. goto out_unlock;
  4357. }
  4358. sp = skb_shinfo(skb);
  4359. mapping = sp->dma_head;
  4360. tp->tx_buffers[entry].skb = skb;
  4361. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4362. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4363. entry = NEXT_TX(entry);
  4364. /* Now loop through additional data fragments, and queue them. */
  4365. if (skb_shinfo(skb)->nr_frags > 0) {
  4366. unsigned int i, last;
  4367. last = skb_shinfo(skb)->nr_frags - 1;
  4368. for (i = 0; i <= last; i++) {
  4369. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4370. len = frag->size;
  4371. mapping = sp->dma_maps[i];
  4372. tp->tx_buffers[entry].skb = NULL;
  4373. tg3_set_txd(tp, entry, mapping, len,
  4374. base_flags, (i == last) | (mss << 1));
  4375. entry = NEXT_TX(entry);
  4376. }
  4377. }
  4378. /* Packets are ready, update Tx producer idx local and on card. */
  4379. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4380. tp->tx_prod = entry;
  4381. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4382. netif_stop_queue(dev);
  4383. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4384. netif_wake_queue(tp->dev);
  4385. }
  4386. out_unlock:
  4387. mmiowb();
  4388. return NETDEV_TX_OK;
  4389. }
  4390. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4391. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4392. * TSO header is greater than 80 bytes.
  4393. */
  4394. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4395. {
  4396. struct sk_buff *segs, *nskb;
  4397. /* Estimate the number of fragments in the worst case */
  4398. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4399. netif_stop_queue(tp->dev);
  4400. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4401. return NETDEV_TX_BUSY;
  4402. netif_wake_queue(tp->dev);
  4403. }
  4404. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4405. if (IS_ERR(segs))
  4406. goto tg3_tso_bug_end;
  4407. do {
  4408. nskb = segs;
  4409. segs = segs->next;
  4410. nskb->next = NULL;
  4411. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4412. } while (segs);
  4413. tg3_tso_bug_end:
  4414. dev_kfree_skb(skb);
  4415. return NETDEV_TX_OK;
  4416. }
  4417. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4418. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4419. */
  4420. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4421. {
  4422. struct tg3 *tp = netdev_priv(dev);
  4423. u32 len, entry, base_flags, mss;
  4424. struct skb_shared_info *sp;
  4425. int would_hit_hwbug;
  4426. dma_addr_t mapping;
  4427. len = skb_headlen(skb);
  4428. /* We are running in BH disabled context with netif_tx_lock
  4429. * and TX reclaim runs via tp->napi.poll inside of a software
  4430. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4431. * no IRQ context deadlocks to worry about either. Rejoice!
  4432. */
  4433. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4434. if (!netif_queue_stopped(dev)) {
  4435. netif_stop_queue(dev);
  4436. /* This is a hard error, log it. */
  4437. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4438. "queue awake!\n", dev->name);
  4439. }
  4440. return NETDEV_TX_BUSY;
  4441. }
  4442. entry = tp->tx_prod;
  4443. base_flags = 0;
  4444. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4445. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4446. mss = 0;
  4447. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4448. struct iphdr *iph;
  4449. int tcp_opt_len, ip_tcp_len, hdr_len;
  4450. if (skb_header_cloned(skb) &&
  4451. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4452. dev_kfree_skb(skb);
  4453. goto out_unlock;
  4454. }
  4455. tcp_opt_len = tcp_optlen(skb);
  4456. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4457. hdr_len = ip_tcp_len + tcp_opt_len;
  4458. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4459. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4460. return (tg3_tso_bug(tp, skb));
  4461. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4462. TXD_FLAG_CPU_POST_DMA);
  4463. iph = ip_hdr(skb);
  4464. iph->check = 0;
  4465. iph->tot_len = htons(mss + hdr_len);
  4466. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4467. tcp_hdr(skb)->check = 0;
  4468. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4469. } else
  4470. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4471. iph->daddr, 0,
  4472. IPPROTO_TCP,
  4473. 0);
  4474. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4475. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4476. if (tcp_opt_len || iph->ihl > 5) {
  4477. int tsflags;
  4478. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4479. mss |= (tsflags << 11);
  4480. }
  4481. } else {
  4482. if (tcp_opt_len || iph->ihl > 5) {
  4483. int tsflags;
  4484. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4485. base_flags |= tsflags << 12;
  4486. }
  4487. }
  4488. }
  4489. #if TG3_VLAN_TAG_USED
  4490. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4491. base_flags |= (TXD_FLAG_VLAN |
  4492. (vlan_tx_tag_get(skb) << 16));
  4493. #endif
  4494. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4495. dev_kfree_skb(skb);
  4496. goto out_unlock;
  4497. }
  4498. sp = skb_shinfo(skb);
  4499. mapping = sp->dma_head;
  4500. tp->tx_buffers[entry].skb = skb;
  4501. would_hit_hwbug = 0;
  4502. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4503. would_hit_hwbug = 1;
  4504. else if (tg3_4g_overflow_test(mapping, len))
  4505. would_hit_hwbug = 1;
  4506. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4507. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4508. entry = NEXT_TX(entry);
  4509. /* Now loop through additional data fragments, and queue them. */
  4510. if (skb_shinfo(skb)->nr_frags > 0) {
  4511. unsigned int i, last;
  4512. last = skb_shinfo(skb)->nr_frags - 1;
  4513. for (i = 0; i <= last; i++) {
  4514. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4515. len = frag->size;
  4516. mapping = sp->dma_maps[i];
  4517. tp->tx_buffers[entry].skb = NULL;
  4518. if (tg3_4g_overflow_test(mapping, len))
  4519. would_hit_hwbug = 1;
  4520. if (tg3_40bit_overflow_test(tp, mapping, len))
  4521. would_hit_hwbug = 1;
  4522. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4523. tg3_set_txd(tp, entry, mapping, len,
  4524. base_flags, (i == last)|(mss << 1));
  4525. else
  4526. tg3_set_txd(tp, entry, mapping, len,
  4527. base_flags, (i == last));
  4528. entry = NEXT_TX(entry);
  4529. }
  4530. }
  4531. if (would_hit_hwbug) {
  4532. u32 last_plus_one = entry;
  4533. u32 start;
  4534. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4535. start &= (TG3_TX_RING_SIZE - 1);
  4536. /* If the workaround fails due to memory/mapping
  4537. * failure, silently drop this packet.
  4538. */
  4539. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4540. &start, base_flags, mss))
  4541. goto out_unlock;
  4542. entry = start;
  4543. }
  4544. /* Packets are ready, update Tx producer idx local and on card. */
  4545. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4546. tp->tx_prod = entry;
  4547. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4548. netif_stop_queue(dev);
  4549. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4550. netif_wake_queue(tp->dev);
  4551. }
  4552. out_unlock:
  4553. mmiowb();
  4554. return NETDEV_TX_OK;
  4555. }
  4556. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4557. int new_mtu)
  4558. {
  4559. dev->mtu = new_mtu;
  4560. if (new_mtu > ETH_DATA_LEN) {
  4561. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4562. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4563. ethtool_op_set_tso(dev, 0);
  4564. }
  4565. else
  4566. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4567. } else {
  4568. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4569. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4570. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4571. }
  4572. }
  4573. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4574. {
  4575. struct tg3 *tp = netdev_priv(dev);
  4576. int err;
  4577. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4578. return -EINVAL;
  4579. if (!netif_running(dev)) {
  4580. /* We'll just catch it later when the
  4581. * device is up'd.
  4582. */
  4583. tg3_set_mtu(dev, tp, new_mtu);
  4584. return 0;
  4585. }
  4586. tg3_phy_stop(tp);
  4587. tg3_netif_stop(tp);
  4588. tg3_full_lock(tp, 1);
  4589. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4590. tg3_set_mtu(dev, tp, new_mtu);
  4591. err = tg3_restart_hw(tp, 0);
  4592. if (!err)
  4593. tg3_netif_start(tp);
  4594. tg3_full_unlock(tp);
  4595. if (!err)
  4596. tg3_phy_start(tp);
  4597. return err;
  4598. }
  4599. /* Free up pending packets in all rx/tx rings.
  4600. *
  4601. * The chip has been shut down and the driver detached from
  4602. * the networking, so no interrupts or new tx packets will
  4603. * end up in the driver. tp->{tx,}lock is not held and we are not
  4604. * in an interrupt context and thus may sleep.
  4605. */
  4606. static void tg3_free_rings(struct tg3 *tp)
  4607. {
  4608. struct ring_info *rxp;
  4609. int i;
  4610. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4611. rxp = &tp->rx_std_buffers[i];
  4612. if (rxp->skb == NULL)
  4613. continue;
  4614. pci_unmap_single(tp->pdev,
  4615. pci_unmap_addr(rxp, mapping),
  4616. tp->rx_pkt_buf_sz - tp->rx_offset,
  4617. PCI_DMA_FROMDEVICE);
  4618. dev_kfree_skb_any(rxp->skb);
  4619. rxp->skb = NULL;
  4620. }
  4621. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4622. rxp = &tp->rx_jumbo_buffers[i];
  4623. if (rxp->skb == NULL)
  4624. continue;
  4625. pci_unmap_single(tp->pdev,
  4626. pci_unmap_addr(rxp, mapping),
  4627. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4628. PCI_DMA_FROMDEVICE);
  4629. dev_kfree_skb_any(rxp->skb);
  4630. rxp->skb = NULL;
  4631. }
  4632. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4633. struct tx_ring_info *txp;
  4634. struct sk_buff *skb;
  4635. txp = &tp->tx_buffers[i];
  4636. skb = txp->skb;
  4637. if (skb == NULL) {
  4638. i++;
  4639. continue;
  4640. }
  4641. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4642. txp->skb = NULL;
  4643. i += skb_shinfo(skb)->nr_frags + 1;
  4644. dev_kfree_skb_any(skb);
  4645. }
  4646. }
  4647. /* Initialize tx/rx rings for packet processing.
  4648. *
  4649. * The chip has been shut down and the driver detached from
  4650. * the networking, so no interrupts or new tx packets will
  4651. * end up in the driver. tp->{tx,}lock are held and thus
  4652. * we may not sleep.
  4653. */
  4654. static int tg3_init_rings(struct tg3 *tp)
  4655. {
  4656. u32 i;
  4657. /* Free up all the SKBs. */
  4658. tg3_free_rings(tp);
  4659. /* Zero out all descriptors. */
  4660. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4661. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4662. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4663. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4664. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4665. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4666. (tp->dev->mtu > ETH_DATA_LEN))
  4667. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4668. /* Initialize invariants of the rings, we only set this
  4669. * stuff once. This works because the card does not
  4670. * write into the rx buffer posting rings.
  4671. */
  4672. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4673. struct tg3_rx_buffer_desc *rxd;
  4674. rxd = &tp->rx_std[i];
  4675. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4676. << RXD_LEN_SHIFT;
  4677. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4678. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4679. (i << RXD_OPAQUE_INDEX_SHIFT));
  4680. }
  4681. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4682. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4683. struct tg3_rx_buffer_desc *rxd;
  4684. rxd = &tp->rx_jumbo[i];
  4685. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4686. << RXD_LEN_SHIFT;
  4687. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4688. RXD_FLAG_JUMBO;
  4689. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4690. (i << RXD_OPAQUE_INDEX_SHIFT));
  4691. }
  4692. }
  4693. /* Now allocate fresh SKBs for each rx ring. */
  4694. for (i = 0; i < tp->rx_pending; i++) {
  4695. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4696. printk(KERN_WARNING PFX
  4697. "%s: Using a smaller RX standard ring, "
  4698. "only %d out of %d buffers were allocated "
  4699. "successfully.\n",
  4700. tp->dev->name, i, tp->rx_pending);
  4701. if (i == 0)
  4702. return -ENOMEM;
  4703. tp->rx_pending = i;
  4704. break;
  4705. }
  4706. }
  4707. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4708. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4709. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4710. -1, i) < 0) {
  4711. printk(KERN_WARNING PFX
  4712. "%s: Using a smaller RX jumbo ring, "
  4713. "only %d out of %d buffers were "
  4714. "allocated successfully.\n",
  4715. tp->dev->name, i, tp->rx_jumbo_pending);
  4716. if (i == 0) {
  4717. tg3_free_rings(tp);
  4718. return -ENOMEM;
  4719. }
  4720. tp->rx_jumbo_pending = i;
  4721. break;
  4722. }
  4723. }
  4724. }
  4725. return 0;
  4726. }
  4727. /*
  4728. * Must not be invoked with interrupt sources disabled and
  4729. * the hardware shutdown down.
  4730. */
  4731. static void tg3_free_consistent(struct tg3 *tp)
  4732. {
  4733. kfree(tp->rx_std_buffers);
  4734. tp->rx_std_buffers = NULL;
  4735. if (tp->rx_std) {
  4736. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4737. tp->rx_std, tp->rx_std_mapping);
  4738. tp->rx_std = NULL;
  4739. }
  4740. if (tp->rx_jumbo) {
  4741. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4742. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4743. tp->rx_jumbo = NULL;
  4744. }
  4745. if (tp->rx_rcb) {
  4746. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4747. tp->rx_rcb, tp->rx_rcb_mapping);
  4748. tp->rx_rcb = NULL;
  4749. }
  4750. if (tp->tx_ring) {
  4751. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4752. tp->tx_ring, tp->tx_desc_mapping);
  4753. tp->tx_ring = NULL;
  4754. }
  4755. if (tp->hw_status) {
  4756. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4757. tp->hw_status, tp->status_mapping);
  4758. tp->hw_status = NULL;
  4759. }
  4760. if (tp->hw_stats) {
  4761. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4762. tp->hw_stats, tp->stats_mapping);
  4763. tp->hw_stats = NULL;
  4764. }
  4765. }
  4766. /*
  4767. * Must not be invoked with interrupt sources disabled and
  4768. * the hardware shutdown down. Can sleep.
  4769. */
  4770. static int tg3_alloc_consistent(struct tg3 *tp)
  4771. {
  4772. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4773. (TG3_RX_RING_SIZE +
  4774. TG3_RX_JUMBO_RING_SIZE)) +
  4775. (sizeof(struct tx_ring_info) *
  4776. TG3_TX_RING_SIZE),
  4777. GFP_KERNEL);
  4778. if (!tp->rx_std_buffers)
  4779. return -ENOMEM;
  4780. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4781. tp->tx_buffers = (struct tx_ring_info *)
  4782. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4783. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4784. &tp->rx_std_mapping);
  4785. if (!tp->rx_std)
  4786. goto err_out;
  4787. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4788. &tp->rx_jumbo_mapping);
  4789. if (!tp->rx_jumbo)
  4790. goto err_out;
  4791. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4792. &tp->rx_rcb_mapping);
  4793. if (!tp->rx_rcb)
  4794. goto err_out;
  4795. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4796. &tp->tx_desc_mapping);
  4797. if (!tp->tx_ring)
  4798. goto err_out;
  4799. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4800. TG3_HW_STATUS_SIZE,
  4801. &tp->status_mapping);
  4802. if (!tp->hw_status)
  4803. goto err_out;
  4804. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4805. sizeof(struct tg3_hw_stats),
  4806. &tp->stats_mapping);
  4807. if (!tp->hw_stats)
  4808. goto err_out;
  4809. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4810. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4811. return 0;
  4812. err_out:
  4813. tg3_free_consistent(tp);
  4814. return -ENOMEM;
  4815. }
  4816. #define MAX_WAIT_CNT 1000
  4817. /* To stop a block, clear the enable bit and poll till it
  4818. * clears. tp->lock is held.
  4819. */
  4820. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4821. {
  4822. unsigned int i;
  4823. u32 val;
  4824. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4825. switch (ofs) {
  4826. case RCVLSC_MODE:
  4827. case DMAC_MODE:
  4828. case MBFREE_MODE:
  4829. case BUFMGR_MODE:
  4830. case MEMARB_MODE:
  4831. /* We can't enable/disable these bits of the
  4832. * 5705/5750, just say success.
  4833. */
  4834. return 0;
  4835. default:
  4836. break;
  4837. }
  4838. }
  4839. val = tr32(ofs);
  4840. val &= ~enable_bit;
  4841. tw32_f(ofs, val);
  4842. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4843. udelay(100);
  4844. val = tr32(ofs);
  4845. if ((val & enable_bit) == 0)
  4846. break;
  4847. }
  4848. if (i == MAX_WAIT_CNT && !silent) {
  4849. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4850. "ofs=%lx enable_bit=%x\n",
  4851. ofs, enable_bit);
  4852. return -ENODEV;
  4853. }
  4854. return 0;
  4855. }
  4856. /* tp->lock is held. */
  4857. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4858. {
  4859. int i, err;
  4860. tg3_disable_ints(tp);
  4861. tp->rx_mode &= ~RX_MODE_ENABLE;
  4862. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4863. udelay(10);
  4864. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4865. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4866. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4867. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4868. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4869. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4870. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4871. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4872. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4873. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4874. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4875. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4876. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4877. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4878. tw32_f(MAC_MODE, tp->mac_mode);
  4879. udelay(40);
  4880. tp->tx_mode &= ~TX_MODE_ENABLE;
  4881. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4882. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4883. udelay(100);
  4884. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4885. break;
  4886. }
  4887. if (i >= MAX_WAIT_CNT) {
  4888. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4889. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4890. tp->dev->name, tr32(MAC_TX_MODE));
  4891. err |= -ENODEV;
  4892. }
  4893. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4894. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4895. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4896. tw32(FTQ_RESET, 0xffffffff);
  4897. tw32(FTQ_RESET, 0x00000000);
  4898. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4899. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4900. if (tp->hw_status)
  4901. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4902. if (tp->hw_stats)
  4903. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4904. return err;
  4905. }
  4906. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4907. {
  4908. int i;
  4909. u32 apedata;
  4910. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4911. if (apedata != APE_SEG_SIG_MAGIC)
  4912. return;
  4913. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4914. if (!(apedata & APE_FW_STATUS_READY))
  4915. return;
  4916. /* Wait for up to 1 millisecond for APE to service previous event. */
  4917. for (i = 0; i < 10; i++) {
  4918. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4919. return;
  4920. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4921. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4922. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4923. event | APE_EVENT_STATUS_EVENT_PENDING);
  4924. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4925. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4926. break;
  4927. udelay(100);
  4928. }
  4929. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4930. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4931. }
  4932. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4933. {
  4934. u32 event;
  4935. u32 apedata;
  4936. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4937. return;
  4938. switch (kind) {
  4939. case RESET_KIND_INIT:
  4940. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4941. APE_HOST_SEG_SIG_MAGIC);
  4942. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4943. APE_HOST_SEG_LEN_MAGIC);
  4944. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4945. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4946. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4947. APE_HOST_DRIVER_ID_MAGIC);
  4948. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4949. APE_HOST_BEHAV_NO_PHYLOCK);
  4950. event = APE_EVENT_STATUS_STATE_START;
  4951. break;
  4952. case RESET_KIND_SHUTDOWN:
  4953. /* With the interface we are currently using,
  4954. * APE does not track driver state. Wiping
  4955. * out the HOST SEGMENT SIGNATURE forces
  4956. * the APE to assume OS absent status.
  4957. */
  4958. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  4959. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4960. break;
  4961. case RESET_KIND_SUSPEND:
  4962. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4963. break;
  4964. default:
  4965. return;
  4966. }
  4967. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4968. tg3_ape_send_event(tp, event);
  4969. }
  4970. /* tp->lock is held. */
  4971. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4972. {
  4973. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4974. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4975. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4976. switch (kind) {
  4977. case RESET_KIND_INIT:
  4978. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4979. DRV_STATE_START);
  4980. break;
  4981. case RESET_KIND_SHUTDOWN:
  4982. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4983. DRV_STATE_UNLOAD);
  4984. break;
  4985. case RESET_KIND_SUSPEND:
  4986. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4987. DRV_STATE_SUSPEND);
  4988. break;
  4989. default:
  4990. break;
  4991. }
  4992. }
  4993. if (kind == RESET_KIND_INIT ||
  4994. kind == RESET_KIND_SUSPEND)
  4995. tg3_ape_driver_state_change(tp, kind);
  4996. }
  4997. /* tp->lock is held. */
  4998. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4999. {
  5000. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5001. switch (kind) {
  5002. case RESET_KIND_INIT:
  5003. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5004. DRV_STATE_START_DONE);
  5005. break;
  5006. case RESET_KIND_SHUTDOWN:
  5007. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5008. DRV_STATE_UNLOAD_DONE);
  5009. break;
  5010. default:
  5011. break;
  5012. }
  5013. }
  5014. if (kind == RESET_KIND_SHUTDOWN)
  5015. tg3_ape_driver_state_change(tp, kind);
  5016. }
  5017. /* tp->lock is held. */
  5018. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5019. {
  5020. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5021. switch (kind) {
  5022. case RESET_KIND_INIT:
  5023. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5024. DRV_STATE_START);
  5025. break;
  5026. case RESET_KIND_SHUTDOWN:
  5027. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5028. DRV_STATE_UNLOAD);
  5029. break;
  5030. case RESET_KIND_SUSPEND:
  5031. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5032. DRV_STATE_SUSPEND);
  5033. break;
  5034. default:
  5035. break;
  5036. }
  5037. }
  5038. }
  5039. static int tg3_poll_fw(struct tg3 *tp)
  5040. {
  5041. int i;
  5042. u32 val;
  5043. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5044. /* Wait up to 20ms for init done. */
  5045. for (i = 0; i < 200; i++) {
  5046. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5047. return 0;
  5048. udelay(100);
  5049. }
  5050. return -ENODEV;
  5051. }
  5052. /* Wait for firmware initialization to complete. */
  5053. for (i = 0; i < 100000; i++) {
  5054. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5055. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5056. break;
  5057. udelay(10);
  5058. }
  5059. /* Chip might not be fitted with firmware. Some Sun onboard
  5060. * parts are configured like that. So don't signal the timeout
  5061. * of the above loop as an error, but do report the lack of
  5062. * running firmware once.
  5063. */
  5064. if (i >= 100000 &&
  5065. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5066. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5067. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5068. tp->dev->name);
  5069. }
  5070. return 0;
  5071. }
  5072. /* Save PCI command register before chip reset */
  5073. static void tg3_save_pci_state(struct tg3 *tp)
  5074. {
  5075. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5076. }
  5077. /* Restore PCI state after chip reset */
  5078. static void tg3_restore_pci_state(struct tg3 *tp)
  5079. {
  5080. u32 val;
  5081. /* Re-enable indirect register accesses. */
  5082. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5083. tp->misc_host_ctrl);
  5084. /* Set MAX PCI retry to zero. */
  5085. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5086. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5087. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5088. val |= PCISTATE_RETRY_SAME_DMA;
  5089. /* Allow reads and writes to the APE register and memory space. */
  5090. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5091. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5092. PCISTATE_ALLOW_APE_SHMEM_WR;
  5093. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5094. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5095. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5096. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5097. pcie_set_readrq(tp->pdev, 4096);
  5098. else {
  5099. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5100. tp->pci_cacheline_sz);
  5101. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5102. tp->pci_lat_timer);
  5103. }
  5104. }
  5105. /* Make sure PCI-X relaxed ordering bit is clear. */
  5106. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5107. u16 pcix_cmd;
  5108. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5109. &pcix_cmd);
  5110. pcix_cmd &= ~PCI_X_CMD_ERO;
  5111. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5112. pcix_cmd);
  5113. }
  5114. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5115. /* Chip reset on 5780 will reset MSI enable bit,
  5116. * so need to restore it.
  5117. */
  5118. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5119. u16 ctrl;
  5120. pci_read_config_word(tp->pdev,
  5121. tp->msi_cap + PCI_MSI_FLAGS,
  5122. &ctrl);
  5123. pci_write_config_word(tp->pdev,
  5124. tp->msi_cap + PCI_MSI_FLAGS,
  5125. ctrl | PCI_MSI_FLAGS_ENABLE);
  5126. val = tr32(MSGINT_MODE);
  5127. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5128. }
  5129. }
  5130. }
  5131. static void tg3_stop_fw(struct tg3 *);
  5132. /* tp->lock is held. */
  5133. static int tg3_chip_reset(struct tg3 *tp)
  5134. {
  5135. u32 val;
  5136. void (*write_op)(struct tg3 *, u32, u32);
  5137. int err;
  5138. tg3_nvram_lock(tp);
  5139. tg3_mdio_stop(tp);
  5140. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5141. /* No matching tg3_nvram_unlock() after this because
  5142. * chip reset below will undo the nvram lock.
  5143. */
  5144. tp->nvram_lock_cnt = 0;
  5145. /* GRC_MISC_CFG core clock reset will clear the memory
  5146. * enable bit in PCI register 4 and the MSI enable bit
  5147. * on some chips, so we save relevant registers here.
  5148. */
  5149. tg3_save_pci_state(tp);
  5150. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5151. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5152. tw32(GRC_FASTBOOT_PC, 0);
  5153. /*
  5154. * We must avoid the readl() that normally takes place.
  5155. * It locks machines, causes machine checks, and other
  5156. * fun things. So, temporarily disable the 5701
  5157. * hardware workaround, while we do the reset.
  5158. */
  5159. write_op = tp->write32;
  5160. if (write_op == tg3_write_flush_reg32)
  5161. tp->write32 = tg3_write32;
  5162. /* Prevent the irq handler from reading or writing PCI registers
  5163. * during chip reset when the memory enable bit in the PCI command
  5164. * register may be cleared. The chip does not generate interrupt
  5165. * at this time, but the irq handler may still be called due to irq
  5166. * sharing or irqpoll.
  5167. */
  5168. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5169. if (tp->hw_status) {
  5170. tp->hw_status->status = 0;
  5171. tp->hw_status->status_tag = 0;
  5172. }
  5173. tp->last_tag = 0;
  5174. tp->last_irq_tag = 0;
  5175. smp_mb();
  5176. synchronize_irq(tp->pdev->irq);
  5177. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5178. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5179. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5180. }
  5181. /* do the reset */
  5182. val = GRC_MISC_CFG_CORECLK_RESET;
  5183. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5184. if (tr32(0x7e2c) == 0x60) {
  5185. tw32(0x7e2c, 0x20);
  5186. }
  5187. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5188. tw32(GRC_MISC_CFG, (1 << 29));
  5189. val |= (1 << 29);
  5190. }
  5191. }
  5192. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5193. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5194. tw32(GRC_VCPU_EXT_CTRL,
  5195. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5196. }
  5197. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5198. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5199. tw32(GRC_MISC_CFG, val);
  5200. /* restore 5701 hardware bug workaround write method */
  5201. tp->write32 = write_op;
  5202. /* Unfortunately, we have to delay before the PCI read back.
  5203. * Some 575X chips even will not respond to a PCI cfg access
  5204. * when the reset command is given to the chip.
  5205. *
  5206. * How do these hardware designers expect things to work
  5207. * properly if the PCI write is posted for a long period
  5208. * of time? It is always necessary to have some method by
  5209. * which a register read back can occur to push the write
  5210. * out which does the reset.
  5211. *
  5212. * For most tg3 variants the trick below was working.
  5213. * Ho hum...
  5214. */
  5215. udelay(120);
  5216. /* Flush PCI posted writes. The normal MMIO registers
  5217. * are inaccessible at this time so this is the only
  5218. * way to make this reliably (actually, this is no longer
  5219. * the case, see above). I tried to use indirect
  5220. * register read/write but this upset some 5701 variants.
  5221. */
  5222. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5223. udelay(120);
  5224. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5225. u16 val16;
  5226. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5227. int i;
  5228. u32 cfg_val;
  5229. /* Wait for link training to complete. */
  5230. for (i = 0; i < 5000; i++)
  5231. udelay(100);
  5232. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5233. pci_write_config_dword(tp->pdev, 0xc4,
  5234. cfg_val | (1 << 15));
  5235. }
  5236. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5237. pci_read_config_word(tp->pdev,
  5238. tp->pcie_cap + PCI_EXP_DEVCTL,
  5239. &val16);
  5240. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5241. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5242. /*
  5243. * Older PCIe devices only support the 128 byte
  5244. * MPS setting. Enforce the restriction.
  5245. */
  5246. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5247. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5248. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5249. pci_write_config_word(tp->pdev,
  5250. tp->pcie_cap + PCI_EXP_DEVCTL,
  5251. val16);
  5252. pcie_set_readrq(tp->pdev, 4096);
  5253. /* Clear error status */
  5254. pci_write_config_word(tp->pdev,
  5255. tp->pcie_cap + PCI_EXP_DEVSTA,
  5256. PCI_EXP_DEVSTA_CED |
  5257. PCI_EXP_DEVSTA_NFED |
  5258. PCI_EXP_DEVSTA_FED |
  5259. PCI_EXP_DEVSTA_URD);
  5260. }
  5261. tg3_restore_pci_state(tp);
  5262. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5263. val = 0;
  5264. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5265. val = tr32(MEMARB_MODE);
  5266. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5267. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5268. tg3_stop_fw(tp);
  5269. tw32(0x5000, 0x400);
  5270. }
  5271. tw32(GRC_MODE, tp->grc_mode);
  5272. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5273. val = tr32(0xc4);
  5274. tw32(0xc4, val | (1 << 15));
  5275. }
  5276. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5277. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5278. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5279. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5280. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5281. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5282. }
  5283. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5284. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5285. tw32_f(MAC_MODE, tp->mac_mode);
  5286. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5287. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5288. tw32_f(MAC_MODE, tp->mac_mode);
  5289. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5290. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5291. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5292. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5293. tw32_f(MAC_MODE, tp->mac_mode);
  5294. } else
  5295. tw32_f(MAC_MODE, 0);
  5296. udelay(40);
  5297. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5298. err = tg3_poll_fw(tp);
  5299. if (err)
  5300. return err;
  5301. tg3_mdio_start(tp);
  5302. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5303. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5304. val = tr32(0x7c00);
  5305. tw32(0x7c00, val | (1 << 25));
  5306. }
  5307. /* Reprobe ASF enable state. */
  5308. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5309. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5310. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5311. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5312. u32 nic_cfg;
  5313. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5314. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5315. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5316. tp->last_event_jiffies = jiffies;
  5317. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5318. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5319. }
  5320. }
  5321. return 0;
  5322. }
  5323. /* tp->lock is held. */
  5324. static void tg3_stop_fw(struct tg3 *tp)
  5325. {
  5326. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5327. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5328. /* Wait for RX cpu to ACK the previous event. */
  5329. tg3_wait_for_event_ack(tp);
  5330. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5331. tg3_generate_fw_event(tp);
  5332. /* Wait for RX cpu to ACK this event. */
  5333. tg3_wait_for_event_ack(tp);
  5334. }
  5335. }
  5336. /* tp->lock is held. */
  5337. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5338. {
  5339. int err;
  5340. tg3_stop_fw(tp);
  5341. tg3_write_sig_pre_reset(tp, kind);
  5342. tg3_abort_hw(tp, silent);
  5343. err = tg3_chip_reset(tp);
  5344. __tg3_set_mac_addr(tp, 0);
  5345. tg3_write_sig_legacy(tp, kind);
  5346. tg3_write_sig_post_reset(tp, kind);
  5347. if (err)
  5348. return err;
  5349. return 0;
  5350. }
  5351. #define RX_CPU_SCRATCH_BASE 0x30000
  5352. #define RX_CPU_SCRATCH_SIZE 0x04000
  5353. #define TX_CPU_SCRATCH_BASE 0x34000
  5354. #define TX_CPU_SCRATCH_SIZE 0x04000
  5355. /* tp->lock is held. */
  5356. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5357. {
  5358. int i;
  5359. BUG_ON(offset == TX_CPU_BASE &&
  5360. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5361. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5362. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5363. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5364. return 0;
  5365. }
  5366. if (offset == RX_CPU_BASE) {
  5367. for (i = 0; i < 10000; i++) {
  5368. tw32(offset + CPU_STATE, 0xffffffff);
  5369. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5370. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5371. break;
  5372. }
  5373. tw32(offset + CPU_STATE, 0xffffffff);
  5374. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5375. udelay(10);
  5376. } else {
  5377. for (i = 0; i < 10000; i++) {
  5378. tw32(offset + CPU_STATE, 0xffffffff);
  5379. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5380. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5381. break;
  5382. }
  5383. }
  5384. if (i >= 10000) {
  5385. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5386. "and %s CPU\n",
  5387. tp->dev->name,
  5388. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5389. return -ENODEV;
  5390. }
  5391. /* Clear firmware's nvram arbitration. */
  5392. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5393. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5394. return 0;
  5395. }
  5396. struct fw_info {
  5397. unsigned int fw_base;
  5398. unsigned int fw_len;
  5399. const __be32 *fw_data;
  5400. };
  5401. /* tp->lock is held. */
  5402. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5403. int cpu_scratch_size, struct fw_info *info)
  5404. {
  5405. int err, lock_err, i;
  5406. void (*write_op)(struct tg3 *, u32, u32);
  5407. if (cpu_base == TX_CPU_BASE &&
  5408. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5409. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5410. "TX cpu firmware on %s which is 5705.\n",
  5411. tp->dev->name);
  5412. return -EINVAL;
  5413. }
  5414. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5415. write_op = tg3_write_mem;
  5416. else
  5417. write_op = tg3_write_indirect_reg32;
  5418. /* It is possible that bootcode is still loading at this point.
  5419. * Get the nvram lock first before halting the cpu.
  5420. */
  5421. lock_err = tg3_nvram_lock(tp);
  5422. err = tg3_halt_cpu(tp, cpu_base);
  5423. if (!lock_err)
  5424. tg3_nvram_unlock(tp);
  5425. if (err)
  5426. goto out;
  5427. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5428. write_op(tp, cpu_scratch_base + i, 0);
  5429. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5430. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5431. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5432. write_op(tp, (cpu_scratch_base +
  5433. (info->fw_base & 0xffff) +
  5434. (i * sizeof(u32))),
  5435. be32_to_cpu(info->fw_data[i]));
  5436. err = 0;
  5437. out:
  5438. return err;
  5439. }
  5440. /* tp->lock is held. */
  5441. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5442. {
  5443. struct fw_info info;
  5444. const __be32 *fw_data;
  5445. int err, i;
  5446. fw_data = (void *)tp->fw->data;
  5447. /* Firmware blob starts with version numbers, followed by
  5448. start address and length. We are setting complete length.
  5449. length = end_address_of_bss - start_address_of_text.
  5450. Remainder is the blob to be loaded contiguously
  5451. from start address. */
  5452. info.fw_base = be32_to_cpu(fw_data[1]);
  5453. info.fw_len = tp->fw->size - 12;
  5454. info.fw_data = &fw_data[3];
  5455. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5456. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5457. &info);
  5458. if (err)
  5459. return err;
  5460. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5461. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5462. &info);
  5463. if (err)
  5464. return err;
  5465. /* Now startup only the RX cpu. */
  5466. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5467. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5468. for (i = 0; i < 5; i++) {
  5469. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5470. break;
  5471. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5472. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5473. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5474. udelay(1000);
  5475. }
  5476. if (i >= 5) {
  5477. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5478. "to set RX CPU PC, is %08x should be %08x\n",
  5479. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5480. info.fw_base);
  5481. return -ENODEV;
  5482. }
  5483. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5484. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5485. return 0;
  5486. }
  5487. /* 5705 needs a special version of the TSO firmware. */
  5488. /* tp->lock is held. */
  5489. static int tg3_load_tso_firmware(struct tg3 *tp)
  5490. {
  5491. struct fw_info info;
  5492. const __be32 *fw_data;
  5493. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5494. int err, i;
  5495. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5496. return 0;
  5497. fw_data = (void *)tp->fw->data;
  5498. /* Firmware blob starts with version numbers, followed by
  5499. start address and length. We are setting complete length.
  5500. length = end_address_of_bss - start_address_of_text.
  5501. Remainder is the blob to be loaded contiguously
  5502. from start address. */
  5503. info.fw_base = be32_to_cpu(fw_data[1]);
  5504. cpu_scratch_size = tp->fw_len;
  5505. info.fw_len = tp->fw->size - 12;
  5506. info.fw_data = &fw_data[3];
  5507. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5508. cpu_base = RX_CPU_BASE;
  5509. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5510. } else {
  5511. cpu_base = TX_CPU_BASE;
  5512. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5513. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5514. }
  5515. err = tg3_load_firmware_cpu(tp, cpu_base,
  5516. cpu_scratch_base, cpu_scratch_size,
  5517. &info);
  5518. if (err)
  5519. return err;
  5520. /* Now startup the cpu. */
  5521. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5522. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5523. for (i = 0; i < 5; i++) {
  5524. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5525. break;
  5526. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5527. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5528. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5529. udelay(1000);
  5530. }
  5531. if (i >= 5) {
  5532. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5533. "to set CPU PC, is %08x should be %08x\n",
  5534. tp->dev->name, tr32(cpu_base + CPU_PC),
  5535. info.fw_base);
  5536. return -ENODEV;
  5537. }
  5538. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5539. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5540. return 0;
  5541. }
  5542. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5543. {
  5544. struct tg3 *tp = netdev_priv(dev);
  5545. struct sockaddr *addr = p;
  5546. int err = 0, skip_mac_1 = 0;
  5547. if (!is_valid_ether_addr(addr->sa_data))
  5548. return -EINVAL;
  5549. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5550. if (!netif_running(dev))
  5551. return 0;
  5552. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5553. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5554. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5555. addr0_low = tr32(MAC_ADDR_0_LOW);
  5556. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5557. addr1_low = tr32(MAC_ADDR_1_LOW);
  5558. /* Skip MAC addr 1 if ASF is using it. */
  5559. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5560. !(addr1_high == 0 && addr1_low == 0))
  5561. skip_mac_1 = 1;
  5562. }
  5563. spin_lock_bh(&tp->lock);
  5564. __tg3_set_mac_addr(tp, skip_mac_1);
  5565. spin_unlock_bh(&tp->lock);
  5566. return err;
  5567. }
  5568. /* tp->lock is held. */
  5569. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5570. dma_addr_t mapping, u32 maxlen_flags,
  5571. u32 nic_addr)
  5572. {
  5573. tg3_write_mem(tp,
  5574. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5575. ((u64) mapping >> 32));
  5576. tg3_write_mem(tp,
  5577. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5578. ((u64) mapping & 0xffffffff));
  5579. tg3_write_mem(tp,
  5580. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5581. maxlen_flags);
  5582. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5583. tg3_write_mem(tp,
  5584. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5585. nic_addr);
  5586. }
  5587. static void __tg3_set_rx_mode(struct net_device *);
  5588. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5589. {
  5590. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5591. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5592. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5593. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5594. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5595. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5596. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5597. }
  5598. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5599. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5600. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5601. u32 val = ec->stats_block_coalesce_usecs;
  5602. if (!netif_carrier_ok(tp->dev))
  5603. val = 0;
  5604. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5605. }
  5606. }
  5607. /* tp->lock is held. */
  5608. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5609. {
  5610. u32 val, rdmac_mode;
  5611. int i, err, limit;
  5612. tg3_disable_ints(tp);
  5613. tg3_stop_fw(tp);
  5614. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5615. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5616. tg3_abort_hw(tp, 1);
  5617. }
  5618. if (reset_phy &&
  5619. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5620. tg3_phy_reset(tp);
  5621. err = tg3_chip_reset(tp);
  5622. if (err)
  5623. return err;
  5624. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5625. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5626. val = tr32(TG3_CPMU_CTRL);
  5627. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5628. tw32(TG3_CPMU_CTRL, val);
  5629. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5630. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5631. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5632. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5633. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5634. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5635. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5636. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5637. val = tr32(TG3_CPMU_HST_ACC);
  5638. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5639. val |= CPMU_HST_ACC_MACCLK_6_25;
  5640. tw32(TG3_CPMU_HST_ACC, val);
  5641. }
  5642. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5643. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  5644. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  5645. PCIE_PWR_MGMT_L1_THRESH_4MS;
  5646. tw32(PCIE_PWR_MGMT_THRESH, val);
  5647. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  5648. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  5649. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  5650. }
  5651. if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  5652. val = tr32(TG3_PCIE_LNKCTL);
  5653. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG)
  5654. val |= TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5655. else
  5656. val &= ~TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5657. tw32(TG3_PCIE_LNKCTL, val);
  5658. }
  5659. /* This works around an issue with Athlon chipsets on
  5660. * B3 tigon3 silicon. This bit has no effect on any
  5661. * other revision. But do not set this on PCI Express
  5662. * chips and don't even touch the clocks if the CPMU is present.
  5663. */
  5664. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5665. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5666. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5667. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5668. }
  5669. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5670. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5671. val = tr32(TG3PCI_PCISTATE);
  5672. val |= PCISTATE_RETRY_SAME_DMA;
  5673. tw32(TG3PCI_PCISTATE, val);
  5674. }
  5675. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5676. /* Allow reads and writes to the
  5677. * APE register and memory space.
  5678. */
  5679. val = tr32(TG3PCI_PCISTATE);
  5680. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5681. PCISTATE_ALLOW_APE_SHMEM_WR;
  5682. tw32(TG3PCI_PCISTATE, val);
  5683. }
  5684. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5685. /* Enable some hw fixes. */
  5686. val = tr32(TG3PCI_MSI_DATA);
  5687. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5688. tw32(TG3PCI_MSI_DATA, val);
  5689. }
  5690. /* Descriptor ring init may make accesses to the
  5691. * NIC SRAM area to setup the TX descriptors, so we
  5692. * can only do this after the hardware has been
  5693. * successfully reset.
  5694. */
  5695. err = tg3_init_rings(tp);
  5696. if (err)
  5697. return err;
  5698. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5699. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5700. /* This value is determined during the probe time DMA
  5701. * engine test, tg3_test_dma.
  5702. */
  5703. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5704. }
  5705. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5706. GRC_MODE_4X_NIC_SEND_RINGS |
  5707. GRC_MODE_NO_TX_PHDR_CSUM |
  5708. GRC_MODE_NO_RX_PHDR_CSUM);
  5709. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5710. /* Pseudo-header checksum is done by hardware logic and not
  5711. * the offload processers, so make the chip do the pseudo-
  5712. * header checksums on receive. For transmit it is more
  5713. * convenient to do the pseudo-header checksum in software
  5714. * as Linux does that on transmit for us in all cases.
  5715. */
  5716. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5717. tw32(GRC_MODE,
  5718. tp->grc_mode |
  5719. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5720. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5721. val = tr32(GRC_MISC_CFG);
  5722. val &= ~0xff;
  5723. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5724. tw32(GRC_MISC_CFG, val);
  5725. /* Initialize MBUF/DESC pool. */
  5726. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5727. /* Do nothing. */
  5728. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5729. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5730. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5731. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5732. else
  5733. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5734. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5735. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5736. }
  5737. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5738. int fw_len;
  5739. fw_len = tp->fw_len;
  5740. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5741. tw32(BUFMGR_MB_POOL_ADDR,
  5742. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5743. tw32(BUFMGR_MB_POOL_SIZE,
  5744. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5745. }
  5746. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5747. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5748. tp->bufmgr_config.mbuf_read_dma_low_water);
  5749. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5750. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5751. tw32(BUFMGR_MB_HIGH_WATER,
  5752. tp->bufmgr_config.mbuf_high_water);
  5753. } else {
  5754. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5755. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5756. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5757. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5758. tw32(BUFMGR_MB_HIGH_WATER,
  5759. tp->bufmgr_config.mbuf_high_water_jumbo);
  5760. }
  5761. tw32(BUFMGR_DMA_LOW_WATER,
  5762. tp->bufmgr_config.dma_low_water);
  5763. tw32(BUFMGR_DMA_HIGH_WATER,
  5764. tp->bufmgr_config.dma_high_water);
  5765. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5766. for (i = 0; i < 2000; i++) {
  5767. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5768. break;
  5769. udelay(10);
  5770. }
  5771. if (i >= 2000) {
  5772. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5773. tp->dev->name);
  5774. return -ENODEV;
  5775. }
  5776. /* Setup replenish threshold. */
  5777. val = tp->rx_pending / 8;
  5778. if (val == 0)
  5779. val = 1;
  5780. else if (val > tp->rx_std_max_post)
  5781. val = tp->rx_std_max_post;
  5782. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5783. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5784. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5785. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5786. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5787. }
  5788. tw32(RCVBDI_STD_THRESH, val);
  5789. /* Initialize TG3_BDINFO's at:
  5790. * RCVDBDI_STD_BD: standard eth size rx ring
  5791. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5792. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5793. *
  5794. * like so:
  5795. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5796. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5797. * ring attribute flags
  5798. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5799. *
  5800. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5801. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5802. *
  5803. * The size of each ring is fixed in the firmware, but the location is
  5804. * configurable.
  5805. */
  5806. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5807. ((u64) tp->rx_std_mapping >> 32));
  5808. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5809. ((u64) tp->rx_std_mapping & 0xffffffff));
  5810. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5811. NIC_SRAM_RX_BUFFER_DESC);
  5812. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5813. * configs on 5705.
  5814. */
  5815. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5816. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5817. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5818. } else {
  5819. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5820. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5821. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5822. BDINFO_FLAGS_DISABLED);
  5823. /* Setup replenish threshold. */
  5824. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5825. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5826. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5827. ((u64) tp->rx_jumbo_mapping >> 32));
  5828. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5829. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5830. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5831. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5832. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5833. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5834. } else {
  5835. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5836. BDINFO_FLAGS_DISABLED);
  5837. }
  5838. }
  5839. /* There is only one send ring on 5705/5750, no need to explicitly
  5840. * disable the others.
  5841. */
  5842. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5843. /* Clear out send RCB ring in SRAM. */
  5844. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5845. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5846. BDINFO_FLAGS_DISABLED);
  5847. }
  5848. tp->tx_prod = 0;
  5849. tp->tx_cons = 0;
  5850. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5851. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5852. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5853. tp->tx_desc_mapping,
  5854. (TG3_TX_RING_SIZE <<
  5855. BDINFO_FLAGS_MAXLEN_SHIFT),
  5856. NIC_SRAM_TX_BUFFER_DESC);
  5857. /* There is only one receive return ring on 5705/5750, no need
  5858. * to explicitly disable the others.
  5859. */
  5860. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5861. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5862. i += TG3_BDINFO_SIZE) {
  5863. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5864. BDINFO_FLAGS_DISABLED);
  5865. }
  5866. }
  5867. tp->rx_rcb_ptr = 0;
  5868. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5869. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5870. tp->rx_rcb_mapping,
  5871. (TG3_RX_RCB_RING_SIZE(tp) <<
  5872. BDINFO_FLAGS_MAXLEN_SHIFT),
  5873. 0);
  5874. tp->rx_std_ptr = tp->rx_pending;
  5875. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5876. tp->rx_std_ptr);
  5877. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5878. tp->rx_jumbo_pending : 0;
  5879. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5880. tp->rx_jumbo_ptr);
  5881. /* Initialize MAC address and backoff seed. */
  5882. __tg3_set_mac_addr(tp, 0);
  5883. /* MTU + ethernet header + FCS + optional VLAN tag */
  5884. tw32(MAC_RX_MTU_SIZE,
  5885. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  5886. /* The slot time is changed by tg3_setup_phy if we
  5887. * run at gigabit with half duplex.
  5888. */
  5889. tw32(MAC_TX_LENGTHS,
  5890. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5891. (6 << TX_LENGTHS_IPG_SHIFT) |
  5892. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5893. /* Receive rules. */
  5894. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5895. tw32(RCVLPC_CONFIG, 0x0181);
  5896. /* Calculate RDMAC_MODE setting early, we need it to determine
  5897. * the RCVLPC_STATE_ENABLE mask.
  5898. */
  5899. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5900. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5901. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5902. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5903. RDMAC_MODE_LNGREAD_ENAB);
  5904. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  5905. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  5906. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  5907. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  5908. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  5909. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  5910. /* If statement applies to 5705 and 5750 PCI devices only */
  5911. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5912. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5913. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5914. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5915. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5916. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5917. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5918. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5919. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5920. }
  5921. }
  5922. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5923. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5924. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5925. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  5926. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  5927. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  5928. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  5929. /* Receive/send statistics. */
  5930. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5931. val = tr32(RCVLPC_STATS_ENABLE);
  5932. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5933. tw32(RCVLPC_STATS_ENABLE, val);
  5934. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5935. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5936. val = tr32(RCVLPC_STATS_ENABLE);
  5937. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5938. tw32(RCVLPC_STATS_ENABLE, val);
  5939. } else {
  5940. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5941. }
  5942. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5943. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5944. tw32(SNDDATAI_STATSCTRL,
  5945. (SNDDATAI_SCTRL_ENABLE |
  5946. SNDDATAI_SCTRL_FASTUPD));
  5947. /* Setup host coalescing engine. */
  5948. tw32(HOSTCC_MODE, 0);
  5949. for (i = 0; i < 2000; i++) {
  5950. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5951. break;
  5952. udelay(10);
  5953. }
  5954. __tg3_set_coalesce(tp, &tp->coal);
  5955. /* set status block DMA address */
  5956. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5957. ((u64) tp->status_mapping >> 32));
  5958. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5959. ((u64) tp->status_mapping & 0xffffffff));
  5960. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5961. /* Status/statistics block address. See tg3_timer,
  5962. * the tg3_periodic_fetch_stats call there, and
  5963. * tg3_get_stats to see how this works for 5705/5750 chips.
  5964. */
  5965. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5966. ((u64) tp->stats_mapping >> 32));
  5967. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5968. ((u64) tp->stats_mapping & 0xffffffff));
  5969. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5970. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5971. }
  5972. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5973. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5974. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5975. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5976. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5977. /* Clear statistics/status block in chip, and status block in ram. */
  5978. for (i = NIC_SRAM_STATS_BLK;
  5979. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5980. i += sizeof(u32)) {
  5981. tg3_write_mem(tp, i, 0);
  5982. udelay(40);
  5983. }
  5984. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5985. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5986. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5987. /* reset to prevent losing 1st rx packet intermittently */
  5988. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5989. udelay(10);
  5990. }
  5991. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5992. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  5993. else
  5994. tp->mac_mode = 0;
  5995. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5996. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5997. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5998. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5999. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6000. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6001. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6002. udelay(40);
  6003. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6004. * If TG3_FLG2_IS_NIC is zero, we should read the
  6005. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6006. * whether used as inputs or outputs, are set by boot code after
  6007. * reset.
  6008. */
  6009. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6010. u32 gpio_mask;
  6011. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6012. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6013. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6014. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6015. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6016. GRC_LCLCTRL_GPIO_OUTPUT3;
  6017. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6018. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6019. tp->grc_local_ctrl &= ~gpio_mask;
  6020. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6021. /* GPIO1 must be driven high for eeprom write protect */
  6022. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6023. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6024. GRC_LCLCTRL_GPIO_OUTPUT1);
  6025. }
  6026. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6027. udelay(100);
  6028. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  6029. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6030. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6031. udelay(40);
  6032. }
  6033. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6034. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6035. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6036. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6037. WDMAC_MODE_LNGREAD_ENAB);
  6038. /* If statement applies to 5705 and 5750 PCI devices only */
  6039. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6040. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6041. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6042. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6043. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6044. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6045. /* nothing */
  6046. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6047. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6048. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6049. val |= WDMAC_MODE_RX_ACCEL;
  6050. }
  6051. }
  6052. /* Enable host coalescing bug fix */
  6053. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6054. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6055. tw32_f(WDMAC_MODE, val);
  6056. udelay(40);
  6057. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6058. u16 pcix_cmd;
  6059. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6060. &pcix_cmd);
  6061. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6062. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6063. pcix_cmd |= PCI_X_CMD_READ_2K;
  6064. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6065. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6066. pcix_cmd |= PCI_X_CMD_READ_2K;
  6067. }
  6068. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6069. pcix_cmd);
  6070. }
  6071. tw32_f(RDMAC_MODE, rdmac_mode);
  6072. udelay(40);
  6073. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6074. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6075. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6076. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6077. tw32(SNDDATAC_MODE,
  6078. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6079. else
  6080. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6081. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6082. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6083. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6084. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6085. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6086. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6087. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6088. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6089. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6090. err = tg3_load_5701_a0_firmware_fix(tp);
  6091. if (err)
  6092. return err;
  6093. }
  6094. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6095. err = tg3_load_tso_firmware(tp);
  6096. if (err)
  6097. return err;
  6098. }
  6099. tp->tx_mode = TX_MODE_ENABLE;
  6100. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6101. udelay(100);
  6102. tp->rx_mode = RX_MODE_ENABLE;
  6103. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6104. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6105. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6106. udelay(10);
  6107. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6108. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6109. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6110. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6111. udelay(10);
  6112. }
  6113. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6114. udelay(10);
  6115. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6116. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6117. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6118. /* Set drive transmission level to 1.2V */
  6119. /* only if the signal pre-emphasis bit is not set */
  6120. val = tr32(MAC_SERDES_CFG);
  6121. val &= 0xfffff000;
  6122. val |= 0x880;
  6123. tw32(MAC_SERDES_CFG, val);
  6124. }
  6125. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6126. tw32(MAC_SERDES_CFG, 0x616000);
  6127. }
  6128. /* Prevent chip from dropping frames when flow control
  6129. * is enabled.
  6130. */
  6131. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6132. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6133. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6134. /* Use hardware link auto-negotiation */
  6135. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6136. }
  6137. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6138. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6139. u32 tmp;
  6140. tmp = tr32(SERDES_RX_CTRL);
  6141. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6142. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6143. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6144. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6145. }
  6146. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6147. if (tp->link_config.phy_is_low_power) {
  6148. tp->link_config.phy_is_low_power = 0;
  6149. tp->link_config.speed = tp->link_config.orig_speed;
  6150. tp->link_config.duplex = tp->link_config.orig_duplex;
  6151. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6152. }
  6153. err = tg3_setup_phy(tp, 0);
  6154. if (err)
  6155. return err;
  6156. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6157. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6158. u32 tmp;
  6159. /* Clear CRC stats. */
  6160. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6161. tg3_writephy(tp, MII_TG3_TEST1,
  6162. tmp | MII_TG3_TEST1_CRC_EN);
  6163. tg3_readphy(tp, 0x14, &tmp);
  6164. }
  6165. }
  6166. }
  6167. __tg3_set_rx_mode(tp->dev);
  6168. /* Initialize receive rules. */
  6169. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6170. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6171. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6172. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6173. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6174. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6175. limit = 8;
  6176. else
  6177. limit = 16;
  6178. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6179. limit -= 4;
  6180. switch (limit) {
  6181. case 16:
  6182. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6183. case 15:
  6184. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6185. case 14:
  6186. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6187. case 13:
  6188. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6189. case 12:
  6190. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6191. case 11:
  6192. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6193. case 10:
  6194. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6195. case 9:
  6196. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6197. case 8:
  6198. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6199. case 7:
  6200. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6201. case 6:
  6202. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6203. case 5:
  6204. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6205. case 4:
  6206. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6207. case 3:
  6208. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6209. case 2:
  6210. case 1:
  6211. default:
  6212. break;
  6213. }
  6214. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6215. /* Write our heartbeat update interval to APE. */
  6216. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6217. APE_HOST_HEARTBEAT_INT_DISABLE);
  6218. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6219. return 0;
  6220. }
  6221. /* Called at device open time to get the chip ready for
  6222. * packet processing. Invoked with tp->lock held.
  6223. */
  6224. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6225. {
  6226. tg3_switch_clocks(tp);
  6227. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6228. return tg3_reset_hw(tp, reset_phy);
  6229. }
  6230. #define TG3_STAT_ADD32(PSTAT, REG) \
  6231. do { u32 __val = tr32(REG); \
  6232. (PSTAT)->low += __val; \
  6233. if ((PSTAT)->low < __val) \
  6234. (PSTAT)->high += 1; \
  6235. } while (0)
  6236. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6237. {
  6238. struct tg3_hw_stats *sp = tp->hw_stats;
  6239. if (!netif_carrier_ok(tp->dev))
  6240. return;
  6241. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6242. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6243. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6244. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6245. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6246. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6247. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6248. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6249. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6250. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6251. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6252. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6253. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6254. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6255. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6256. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6257. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6258. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6259. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6260. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6261. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6262. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6263. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6264. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6265. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6266. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6267. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6268. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6269. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6270. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6271. }
  6272. static void tg3_timer(unsigned long __opaque)
  6273. {
  6274. struct tg3 *tp = (struct tg3 *) __opaque;
  6275. if (tp->irq_sync)
  6276. goto restart_timer;
  6277. spin_lock(&tp->lock);
  6278. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6279. /* All of this garbage is because when using non-tagged
  6280. * IRQ status the mailbox/status_block protocol the chip
  6281. * uses with the cpu is race prone.
  6282. */
  6283. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6284. tw32(GRC_LOCAL_CTRL,
  6285. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6286. } else {
  6287. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6288. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6289. }
  6290. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6291. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6292. spin_unlock(&tp->lock);
  6293. schedule_work(&tp->reset_task);
  6294. return;
  6295. }
  6296. }
  6297. /* This part only runs once per second. */
  6298. if (!--tp->timer_counter) {
  6299. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6300. tg3_periodic_fetch_stats(tp);
  6301. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6302. u32 mac_stat;
  6303. int phy_event;
  6304. mac_stat = tr32(MAC_STATUS);
  6305. phy_event = 0;
  6306. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6307. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6308. phy_event = 1;
  6309. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6310. phy_event = 1;
  6311. if (phy_event)
  6312. tg3_setup_phy(tp, 0);
  6313. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6314. u32 mac_stat = tr32(MAC_STATUS);
  6315. int need_setup = 0;
  6316. if (netif_carrier_ok(tp->dev) &&
  6317. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6318. need_setup = 1;
  6319. }
  6320. if (! netif_carrier_ok(tp->dev) &&
  6321. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6322. MAC_STATUS_SIGNAL_DET))) {
  6323. need_setup = 1;
  6324. }
  6325. if (need_setup) {
  6326. if (!tp->serdes_counter) {
  6327. tw32_f(MAC_MODE,
  6328. (tp->mac_mode &
  6329. ~MAC_MODE_PORT_MODE_MASK));
  6330. udelay(40);
  6331. tw32_f(MAC_MODE, tp->mac_mode);
  6332. udelay(40);
  6333. }
  6334. tg3_setup_phy(tp, 0);
  6335. }
  6336. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6337. tg3_serdes_parallel_detect(tp);
  6338. tp->timer_counter = tp->timer_multiplier;
  6339. }
  6340. /* Heartbeat is only sent once every 2 seconds.
  6341. *
  6342. * The heartbeat is to tell the ASF firmware that the host
  6343. * driver is still alive. In the event that the OS crashes,
  6344. * ASF needs to reset the hardware to free up the FIFO space
  6345. * that may be filled with rx packets destined for the host.
  6346. * If the FIFO is full, ASF will no longer function properly.
  6347. *
  6348. * Unintended resets have been reported on real time kernels
  6349. * where the timer doesn't run on time. Netpoll will also have
  6350. * same problem.
  6351. *
  6352. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6353. * to check the ring condition when the heartbeat is expiring
  6354. * before doing the reset. This will prevent most unintended
  6355. * resets.
  6356. */
  6357. if (!--tp->asf_counter) {
  6358. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6359. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6360. tg3_wait_for_event_ack(tp);
  6361. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6362. FWCMD_NICDRV_ALIVE3);
  6363. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6364. /* 5 seconds timeout */
  6365. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6366. tg3_generate_fw_event(tp);
  6367. }
  6368. tp->asf_counter = tp->asf_multiplier;
  6369. }
  6370. spin_unlock(&tp->lock);
  6371. restart_timer:
  6372. tp->timer.expires = jiffies + tp->timer_offset;
  6373. add_timer(&tp->timer);
  6374. }
  6375. static int tg3_request_irq(struct tg3 *tp)
  6376. {
  6377. irq_handler_t fn;
  6378. unsigned long flags;
  6379. struct net_device *dev = tp->dev;
  6380. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6381. fn = tg3_msi;
  6382. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6383. fn = tg3_msi_1shot;
  6384. flags = IRQF_SAMPLE_RANDOM;
  6385. } else {
  6386. fn = tg3_interrupt;
  6387. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6388. fn = tg3_interrupt_tagged;
  6389. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6390. }
  6391. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6392. }
  6393. static int tg3_test_interrupt(struct tg3 *tp)
  6394. {
  6395. struct net_device *dev = tp->dev;
  6396. int err, i, intr_ok = 0;
  6397. if (!netif_running(dev))
  6398. return -ENODEV;
  6399. tg3_disable_ints(tp);
  6400. free_irq(tp->pdev->irq, dev);
  6401. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6402. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6403. if (err)
  6404. return err;
  6405. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6406. tg3_enable_ints(tp);
  6407. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6408. HOSTCC_MODE_NOW);
  6409. for (i = 0; i < 5; i++) {
  6410. u32 int_mbox, misc_host_ctrl;
  6411. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6412. TG3_64BIT_REG_LOW);
  6413. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6414. if ((int_mbox != 0) ||
  6415. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6416. intr_ok = 1;
  6417. break;
  6418. }
  6419. msleep(10);
  6420. }
  6421. tg3_disable_ints(tp);
  6422. free_irq(tp->pdev->irq, dev);
  6423. err = tg3_request_irq(tp);
  6424. if (err)
  6425. return err;
  6426. if (intr_ok)
  6427. return 0;
  6428. return -EIO;
  6429. }
  6430. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6431. * successfully restored
  6432. */
  6433. static int tg3_test_msi(struct tg3 *tp)
  6434. {
  6435. struct net_device *dev = tp->dev;
  6436. int err;
  6437. u16 pci_cmd;
  6438. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6439. return 0;
  6440. /* Turn off SERR reporting in case MSI terminates with Master
  6441. * Abort.
  6442. */
  6443. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6444. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6445. pci_cmd & ~PCI_COMMAND_SERR);
  6446. err = tg3_test_interrupt(tp);
  6447. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6448. if (!err)
  6449. return 0;
  6450. /* other failures */
  6451. if (err != -EIO)
  6452. return err;
  6453. /* MSI test failed, go back to INTx mode */
  6454. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6455. "switching to INTx mode. Please report this failure to "
  6456. "the PCI maintainer and include system chipset information.\n",
  6457. tp->dev->name);
  6458. free_irq(tp->pdev->irq, dev);
  6459. pci_disable_msi(tp->pdev);
  6460. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6461. err = tg3_request_irq(tp);
  6462. if (err)
  6463. return err;
  6464. /* Need to reset the chip because the MSI cycle may have terminated
  6465. * with Master Abort.
  6466. */
  6467. tg3_full_lock(tp, 1);
  6468. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6469. err = tg3_init_hw(tp, 1);
  6470. tg3_full_unlock(tp);
  6471. if (err)
  6472. free_irq(tp->pdev->irq, dev);
  6473. return err;
  6474. }
  6475. static int tg3_request_firmware(struct tg3 *tp)
  6476. {
  6477. const __be32 *fw_data;
  6478. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6479. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6480. tp->dev->name, tp->fw_needed);
  6481. return -ENOENT;
  6482. }
  6483. fw_data = (void *)tp->fw->data;
  6484. /* Firmware blob starts with version numbers, followed by
  6485. * start address and _full_ length including BSS sections
  6486. * (which must be longer than the actual data, of course
  6487. */
  6488. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6489. if (tp->fw_len < (tp->fw->size - 12)) {
  6490. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6491. tp->dev->name, tp->fw_len, tp->fw_needed);
  6492. release_firmware(tp->fw);
  6493. tp->fw = NULL;
  6494. return -EINVAL;
  6495. }
  6496. /* We no longer need firmware; we have it. */
  6497. tp->fw_needed = NULL;
  6498. return 0;
  6499. }
  6500. static int tg3_open(struct net_device *dev)
  6501. {
  6502. struct tg3 *tp = netdev_priv(dev);
  6503. int err;
  6504. if (tp->fw_needed) {
  6505. err = tg3_request_firmware(tp);
  6506. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6507. if (err)
  6508. return err;
  6509. } else if (err) {
  6510. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6511. tp->dev->name);
  6512. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6513. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6514. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6515. tp->dev->name);
  6516. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6517. }
  6518. }
  6519. netif_carrier_off(tp->dev);
  6520. err = tg3_set_power_state(tp, PCI_D0);
  6521. if (err)
  6522. return err;
  6523. tg3_full_lock(tp, 0);
  6524. tg3_disable_ints(tp);
  6525. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6526. tg3_full_unlock(tp);
  6527. /* The placement of this call is tied
  6528. * to the setup and use of Host TX descriptors.
  6529. */
  6530. err = tg3_alloc_consistent(tp);
  6531. if (err)
  6532. return err;
  6533. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6534. /* All MSI supporting chips should support tagged
  6535. * status. Assert that this is the case.
  6536. */
  6537. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6538. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6539. "Not using MSI.\n", tp->dev->name);
  6540. } else if (pci_enable_msi(tp->pdev) == 0) {
  6541. u32 msi_mode;
  6542. msi_mode = tr32(MSGINT_MODE);
  6543. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6544. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6545. }
  6546. }
  6547. err = tg3_request_irq(tp);
  6548. if (err) {
  6549. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6550. pci_disable_msi(tp->pdev);
  6551. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6552. }
  6553. tg3_free_consistent(tp);
  6554. return err;
  6555. }
  6556. napi_enable(&tp->napi);
  6557. tg3_full_lock(tp, 0);
  6558. err = tg3_init_hw(tp, 1);
  6559. if (err) {
  6560. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6561. tg3_free_rings(tp);
  6562. } else {
  6563. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6564. tp->timer_offset = HZ;
  6565. else
  6566. tp->timer_offset = HZ / 10;
  6567. BUG_ON(tp->timer_offset > HZ);
  6568. tp->timer_counter = tp->timer_multiplier =
  6569. (HZ / tp->timer_offset);
  6570. tp->asf_counter = tp->asf_multiplier =
  6571. ((HZ / tp->timer_offset) * 2);
  6572. init_timer(&tp->timer);
  6573. tp->timer.expires = jiffies + tp->timer_offset;
  6574. tp->timer.data = (unsigned long) tp;
  6575. tp->timer.function = tg3_timer;
  6576. }
  6577. tg3_full_unlock(tp);
  6578. if (err) {
  6579. napi_disable(&tp->napi);
  6580. free_irq(tp->pdev->irq, dev);
  6581. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6582. pci_disable_msi(tp->pdev);
  6583. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6584. }
  6585. tg3_free_consistent(tp);
  6586. return err;
  6587. }
  6588. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6589. err = tg3_test_msi(tp);
  6590. if (err) {
  6591. tg3_full_lock(tp, 0);
  6592. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6593. pci_disable_msi(tp->pdev);
  6594. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6595. }
  6596. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6597. tg3_free_rings(tp);
  6598. tg3_free_consistent(tp);
  6599. tg3_full_unlock(tp);
  6600. napi_disable(&tp->napi);
  6601. return err;
  6602. }
  6603. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6604. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6605. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6606. tw32(PCIE_TRANSACTION_CFG,
  6607. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6608. }
  6609. }
  6610. }
  6611. tg3_phy_start(tp);
  6612. tg3_full_lock(tp, 0);
  6613. add_timer(&tp->timer);
  6614. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6615. tg3_enable_ints(tp);
  6616. tg3_full_unlock(tp);
  6617. netif_start_queue(dev);
  6618. return 0;
  6619. }
  6620. #if 0
  6621. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6622. {
  6623. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6624. u16 val16;
  6625. int i;
  6626. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6627. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6628. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6629. val16, val32);
  6630. /* MAC block */
  6631. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6632. tr32(MAC_MODE), tr32(MAC_STATUS));
  6633. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6634. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6635. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6636. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6637. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6638. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6639. /* Send data initiator control block */
  6640. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6641. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6642. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6643. tr32(SNDDATAI_STATSCTRL));
  6644. /* Send data completion control block */
  6645. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6646. /* Send BD ring selector block */
  6647. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6648. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6649. /* Send BD initiator control block */
  6650. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6651. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6652. /* Send BD completion control block */
  6653. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6654. /* Receive list placement control block */
  6655. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6656. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6657. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6658. tr32(RCVLPC_STATSCTRL));
  6659. /* Receive data and receive BD initiator control block */
  6660. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6661. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6662. /* Receive data completion control block */
  6663. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6664. tr32(RCVDCC_MODE));
  6665. /* Receive BD initiator control block */
  6666. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6667. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6668. /* Receive BD completion control block */
  6669. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6670. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6671. /* Receive list selector control block */
  6672. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6673. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6674. /* Mbuf cluster free block */
  6675. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6676. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6677. /* Host coalescing control block */
  6678. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6679. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6680. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6681. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6682. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6683. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6684. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6685. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6686. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6687. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6688. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6689. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6690. /* Memory arbiter control block */
  6691. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6692. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6693. /* Buffer manager control block */
  6694. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6695. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6696. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6697. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6698. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6699. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6700. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6701. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6702. /* Read DMA control block */
  6703. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6704. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6705. /* Write DMA control block */
  6706. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6707. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6708. /* DMA completion block */
  6709. printk("DEBUG: DMAC_MODE[%08x]\n",
  6710. tr32(DMAC_MODE));
  6711. /* GRC block */
  6712. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6713. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6714. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6715. tr32(GRC_LOCAL_CTRL));
  6716. /* TG3_BDINFOs */
  6717. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6718. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6719. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6720. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6721. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6722. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6723. tr32(RCVDBDI_STD_BD + 0x0),
  6724. tr32(RCVDBDI_STD_BD + 0x4),
  6725. tr32(RCVDBDI_STD_BD + 0x8),
  6726. tr32(RCVDBDI_STD_BD + 0xc));
  6727. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6728. tr32(RCVDBDI_MINI_BD + 0x0),
  6729. tr32(RCVDBDI_MINI_BD + 0x4),
  6730. tr32(RCVDBDI_MINI_BD + 0x8),
  6731. tr32(RCVDBDI_MINI_BD + 0xc));
  6732. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6733. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6734. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6735. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6736. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6737. val32, val32_2, val32_3, val32_4);
  6738. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6739. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6740. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6741. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6742. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6743. val32, val32_2, val32_3, val32_4);
  6744. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6745. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6746. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6747. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6748. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6749. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6750. val32, val32_2, val32_3, val32_4, val32_5);
  6751. /* SW status block */
  6752. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6753. tp->hw_status->status,
  6754. tp->hw_status->status_tag,
  6755. tp->hw_status->rx_jumbo_consumer,
  6756. tp->hw_status->rx_consumer,
  6757. tp->hw_status->rx_mini_consumer,
  6758. tp->hw_status->idx[0].rx_producer,
  6759. tp->hw_status->idx[0].tx_consumer);
  6760. /* SW statistics block */
  6761. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6762. ((u32 *)tp->hw_stats)[0],
  6763. ((u32 *)tp->hw_stats)[1],
  6764. ((u32 *)tp->hw_stats)[2],
  6765. ((u32 *)tp->hw_stats)[3]);
  6766. /* Mailboxes */
  6767. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6768. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6769. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6770. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6771. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6772. /* NIC side send descriptors. */
  6773. for (i = 0; i < 6; i++) {
  6774. unsigned long txd;
  6775. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6776. + (i * sizeof(struct tg3_tx_buffer_desc));
  6777. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6778. i,
  6779. readl(txd + 0x0), readl(txd + 0x4),
  6780. readl(txd + 0x8), readl(txd + 0xc));
  6781. }
  6782. /* NIC side RX descriptors. */
  6783. for (i = 0; i < 6; i++) {
  6784. unsigned long rxd;
  6785. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6786. + (i * sizeof(struct tg3_rx_buffer_desc));
  6787. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6788. i,
  6789. readl(rxd + 0x0), readl(rxd + 0x4),
  6790. readl(rxd + 0x8), readl(rxd + 0xc));
  6791. rxd += (4 * sizeof(u32));
  6792. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6793. i,
  6794. readl(rxd + 0x0), readl(rxd + 0x4),
  6795. readl(rxd + 0x8), readl(rxd + 0xc));
  6796. }
  6797. for (i = 0; i < 6; i++) {
  6798. unsigned long rxd;
  6799. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6800. + (i * sizeof(struct tg3_rx_buffer_desc));
  6801. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6802. i,
  6803. readl(rxd + 0x0), readl(rxd + 0x4),
  6804. readl(rxd + 0x8), readl(rxd + 0xc));
  6805. rxd += (4 * sizeof(u32));
  6806. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6807. i,
  6808. readl(rxd + 0x0), readl(rxd + 0x4),
  6809. readl(rxd + 0x8), readl(rxd + 0xc));
  6810. }
  6811. }
  6812. #endif
  6813. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6814. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6815. static int tg3_close(struct net_device *dev)
  6816. {
  6817. struct tg3 *tp = netdev_priv(dev);
  6818. napi_disable(&tp->napi);
  6819. cancel_work_sync(&tp->reset_task);
  6820. netif_stop_queue(dev);
  6821. del_timer_sync(&tp->timer);
  6822. tg3_full_lock(tp, 1);
  6823. #if 0
  6824. tg3_dump_state(tp);
  6825. #endif
  6826. tg3_disable_ints(tp);
  6827. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6828. tg3_free_rings(tp);
  6829. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6830. tg3_full_unlock(tp);
  6831. free_irq(tp->pdev->irq, dev);
  6832. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6833. pci_disable_msi(tp->pdev);
  6834. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6835. }
  6836. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6837. sizeof(tp->net_stats_prev));
  6838. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6839. sizeof(tp->estats_prev));
  6840. tg3_free_consistent(tp);
  6841. tg3_set_power_state(tp, PCI_D3hot);
  6842. netif_carrier_off(tp->dev);
  6843. return 0;
  6844. }
  6845. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6846. {
  6847. unsigned long ret;
  6848. #if (BITS_PER_LONG == 32)
  6849. ret = val->low;
  6850. #else
  6851. ret = ((u64)val->high << 32) | ((u64)val->low);
  6852. #endif
  6853. return ret;
  6854. }
  6855. static inline u64 get_estat64(tg3_stat64_t *val)
  6856. {
  6857. return ((u64)val->high << 32) | ((u64)val->low);
  6858. }
  6859. static unsigned long calc_crc_errors(struct tg3 *tp)
  6860. {
  6861. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6862. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6863. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6864. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6865. u32 val;
  6866. spin_lock_bh(&tp->lock);
  6867. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6868. tg3_writephy(tp, MII_TG3_TEST1,
  6869. val | MII_TG3_TEST1_CRC_EN);
  6870. tg3_readphy(tp, 0x14, &val);
  6871. } else
  6872. val = 0;
  6873. spin_unlock_bh(&tp->lock);
  6874. tp->phy_crc_errors += val;
  6875. return tp->phy_crc_errors;
  6876. }
  6877. return get_stat64(&hw_stats->rx_fcs_errors);
  6878. }
  6879. #define ESTAT_ADD(member) \
  6880. estats->member = old_estats->member + \
  6881. get_estat64(&hw_stats->member)
  6882. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6883. {
  6884. struct tg3_ethtool_stats *estats = &tp->estats;
  6885. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6886. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6887. if (!hw_stats)
  6888. return old_estats;
  6889. ESTAT_ADD(rx_octets);
  6890. ESTAT_ADD(rx_fragments);
  6891. ESTAT_ADD(rx_ucast_packets);
  6892. ESTAT_ADD(rx_mcast_packets);
  6893. ESTAT_ADD(rx_bcast_packets);
  6894. ESTAT_ADD(rx_fcs_errors);
  6895. ESTAT_ADD(rx_align_errors);
  6896. ESTAT_ADD(rx_xon_pause_rcvd);
  6897. ESTAT_ADD(rx_xoff_pause_rcvd);
  6898. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6899. ESTAT_ADD(rx_xoff_entered);
  6900. ESTAT_ADD(rx_frame_too_long_errors);
  6901. ESTAT_ADD(rx_jabbers);
  6902. ESTAT_ADD(rx_undersize_packets);
  6903. ESTAT_ADD(rx_in_length_errors);
  6904. ESTAT_ADD(rx_out_length_errors);
  6905. ESTAT_ADD(rx_64_or_less_octet_packets);
  6906. ESTAT_ADD(rx_65_to_127_octet_packets);
  6907. ESTAT_ADD(rx_128_to_255_octet_packets);
  6908. ESTAT_ADD(rx_256_to_511_octet_packets);
  6909. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6910. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6911. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6912. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6913. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6914. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6915. ESTAT_ADD(tx_octets);
  6916. ESTAT_ADD(tx_collisions);
  6917. ESTAT_ADD(tx_xon_sent);
  6918. ESTAT_ADD(tx_xoff_sent);
  6919. ESTAT_ADD(tx_flow_control);
  6920. ESTAT_ADD(tx_mac_errors);
  6921. ESTAT_ADD(tx_single_collisions);
  6922. ESTAT_ADD(tx_mult_collisions);
  6923. ESTAT_ADD(tx_deferred);
  6924. ESTAT_ADD(tx_excessive_collisions);
  6925. ESTAT_ADD(tx_late_collisions);
  6926. ESTAT_ADD(tx_collide_2times);
  6927. ESTAT_ADD(tx_collide_3times);
  6928. ESTAT_ADD(tx_collide_4times);
  6929. ESTAT_ADD(tx_collide_5times);
  6930. ESTAT_ADD(tx_collide_6times);
  6931. ESTAT_ADD(tx_collide_7times);
  6932. ESTAT_ADD(tx_collide_8times);
  6933. ESTAT_ADD(tx_collide_9times);
  6934. ESTAT_ADD(tx_collide_10times);
  6935. ESTAT_ADD(tx_collide_11times);
  6936. ESTAT_ADD(tx_collide_12times);
  6937. ESTAT_ADD(tx_collide_13times);
  6938. ESTAT_ADD(tx_collide_14times);
  6939. ESTAT_ADD(tx_collide_15times);
  6940. ESTAT_ADD(tx_ucast_packets);
  6941. ESTAT_ADD(tx_mcast_packets);
  6942. ESTAT_ADD(tx_bcast_packets);
  6943. ESTAT_ADD(tx_carrier_sense_errors);
  6944. ESTAT_ADD(tx_discards);
  6945. ESTAT_ADD(tx_errors);
  6946. ESTAT_ADD(dma_writeq_full);
  6947. ESTAT_ADD(dma_write_prioq_full);
  6948. ESTAT_ADD(rxbds_empty);
  6949. ESTAT_ADD(rx_discards);
  6950. ESTAT_ADD(rx_errors);
  6951. ESTAT_ADD(rx_threshold_hit);
  6952. ESTAT_ADD(dma_readq_full);
  6953. ESTAT_ADD(dma_read_prioq_full);
  6954. ESTAT_ADD(tx_comp_queue_full);
  6955. ESTAT_ADD(ring_set_send_prod_index);
  6956. ESTAT_ADD(ring_status_update);
  6957. ESTAT_ADD(nic_irqs);
  6958. ESTAT_ADD(nic_avoided_irqs);
  6959. ESTAT_ADD(nic_tx_threshold_hit);
  6960. return estats;
  6961. }
  6962. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6963. {
  6964. struct tg3 *tp = netdev_priv(dev);
  6965. struct net_device_stats *stats = &tp->net_stats;
  6966. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6967. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6968. if (!hw_stats)
  6969. return old_stats;
  6970. stats->rx_packets = old_stats->rx_packets +
  6971. get_stat64(&hw_stats->rx_ucast_packets) +
  6972. get_stat64(&hw_stats->rx_mcast_packets) +
  6973. get_stat64(&hw_stats->rx_bcast_packets);
  6974. stats->tx_packets = old_stats->tx_packets +
  6975. get_stat64(&hw_stats->tx_ucast_packets) +
  6976. get_stat64(&hw_stats->tx_mcast_packets) +
  6977. get_stat64(&hw_stats->tx_bcast_packets);
  6978. stats->rx_bytes = old_stats->rx_bytes +
  6979. get_stat64(&hw_stats->rx_octets);
  6980. stats->tx_bytes = old_stats->tx_bytes +
  6981. get_stat64(&hw_stats->tx_octets);
  6982. stats->rx_errors = old_stats->rx_errors +
  6983. get_stat64(&hw_stats->rx_errors);
  6984. stats->tx_errors = old_stats->tx_errors +
  6985. get_stat64(&hw_stats->tx_errors) +
  6986. get_stat64(&hw_stats->tx_mac_errors) +
  6987. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6988. get_stat64(&hw_stats->tx_discards);
  6989. stats->multicast = old_stats->multicast +
  6990. get_stat64(&hw_stats->rx_mcast_packets);
  6991. stats->collisions = old_stats->collisions +
  6992. get_stat64(&hw_stats->tx_collisions);
  6993. stats->rx_length_errors = old_stats->rx_length_errors +
  6994. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6995. get_stat64(&hw_stats->rx_undersize_packets);
  6996. stats->rx_over_errors = old_stats->rx_over_errors +
  6997. get_stat64(&hw_stats->rxbds_empty);
  6998. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6999. get_stat64(&hw_stats->rx_align_errors);
  7000. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7001. get_stat64(&hw_stats->tx_discards);
  7002. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7003. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7004. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7005. calc_crc_errors(tp);
  7006. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7007. get_stat64(&hw_stats->rx_discards);
  7008. return stats;
  7009. }
  7010. static inline u32 calc_crc(unsigned char *buf, int len)
  7011. {
  7012. u32 reg;
  7013. u32 tmp;
  7014. int j, k;
  7015. reg = 0xffffffff;
  7016. for (j = 0; j < len; j++) {
  7017. reg ^= buf[j];
  7018. for (k = 0; k < 8; k++) {
  7019. tmp = reg & 0x01;
  7020. reg >>= 1;
  7021. if (tmp) {
  7022. reg ^= 0xedb88320;
  7023. }
  7024. }
  7025. }
  7026. return ~reg;
  7027. }
  7028. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7029. {
  7030. /* accept or reject all multicast frames */
  7031. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7032. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7033. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7034. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7035. }
  7036. static void __tg3_set_rx_mode(struct net_device *dev)
  7037. {
  7038. struct tg3 *tp = netdev_priv(dev);
  7039. u32 rx_mode;
  7040. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7041. RX_MODE_KEEP_VLAN_TAG);
  7042. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7043. * flag clear.
  7044. */
  7045. #if TG3_VLAN_TAG_USED
  7046. if (!tp->vlgrp &&
  7047. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7048. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7049. #else
  7050. /* By definition, VLAN is disabled always in this
  7051. * case.
  7052. */
  7053. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7054. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7055. #endif
  7056. if (dev->flags & IFF_PROMISC) {
  7057. /* Promiscuous mode. */
  7058. rx_mode |= RX_MODE_PROMISC;
  7059. } else if (dev->flags & IFF_ALLMULTI) {
  7060. /* Accept all multicast. */
  7061. tg3_set_multi (tp, 1);
  7062. } else if (dev->mc_count < 1) {
  7063. /* Reject all multicast. */
  7064. tg3_set_multi (tp, 0);
  7065. } else {
  7066. /* Accept one or more multicast(s). */
  7067. struct dev_mc_list *mclist;
  7068. unsigned int i;
  7069. u32 mc_filter[4] = { 0, };
  7070. u32 regidx;
  7071. u32 bit;
  7072. u32 crc;
  7073. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7074. i++, mclist = mclist->next) {
  7075. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7076. bit = ~crc & 0x7f;
  7077. regidx = (bit & 0x60) >> 5;
  7078. bit &= 0x1f;
  7079. mc_filter[regidx] |= (1 << bit);
  7080. }
  7081. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7082. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7083. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7084. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7085. }
  7086. if (rx_mode != tp->rx_mode) {
  7087. tp->rx_mode = rx_mode;
  7088. tw32_f(MAC_RX_MODE, rx_mode);
  7089. udelay(10);
  7090. }
  7091. }
  7092. static void tg3_set_rx_mode(struct net_device *dev)
  7093. {
  7094. struct tg3 *tp = netdev_priv(dev);
  7095. if (!netif_running(dev))
  7096. return;
  7097. tg3_full_lock(tp, 0);
  7098. __tg3_set_rx_mode(dev);
  7099. tg3_full_unlock(tp);
  7100. }
  7101. #define TG3_REGDUMP_LEN (32 * 1024)
  7102. static int tg3_get_regs_len(struct net_device *dev)
  7103. {
  7104. return TG3_REGDUMP_LEN;
  7105. }
  7106. static void tg3_get_regs(struct net_device *dev,
  7107. struct ethtool_regs *regs, void *_p)
  7108. {
  7109. u32 *p = _p;
  7110. struct tg3 *tp = netdev_priv(dev);
  7111. u8 *orig_p = _p;
  7112. int i;
  7113. regs->version = 0;
  7114. memset(p, 0, TG3_REGDUMP_LEN);
  7115. if (tp->link_config.phy_is_low_power)
  7116. return;
  7117. tg3_full_lock(tp, 0);
  7118. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7119. #define GET_REG32_LOOP(base,len) \
  7120. do { p = (u32 *)(orig_p + (base)); \
  7121. for (i = 0; i < len; i += 4) \
  7122. __GET_REG32((base) + i); \
  7123. } while (0)
  7124. #define GET_REG32_1(reg) \
  7125. do { p = (u32 *)(orig_p + (reg)); \
  7126. __GET_REG32((reg)); \
  7127. } while (0)
  7128. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7129. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7130. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7131. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7132. GET_REG32_1(SNDDATAC_MODE);
  7133. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7134. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7135. GET_REG32_1(SNDBDC_MODE);
  7136. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7137. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7138. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7139. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7140. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7141. GET_REG32_1(RCVDCC_MODE);
  7142. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7143. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7144. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7145. GET_REG32_1(MBFREE_MODE);
  7146. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7147. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7148. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7149. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7150. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7151. GET_REG32_1(RX_CPU_MODE);
  7152. GET_REG32_1(RX_CPU_STATE);
  7153. GET_REG32_1(RX_CPU_PGMCTR);
  7154. GET_REG32_1(RX_CPU_HWBKPT);
  7155. GET_REG32_1(TX_CPU_MODE);
  7156. GET_REG32_1(TX_CPU_STATE);
  7157. GET_REG32_1(TX_CPU_PGMCTR);
  7158. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7159. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7160. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7161. GET_REG32_1(DMAC_MODE);
  7162. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7163. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7164. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7165. #undef __GET_REG32
  7166. #undef GET_REG32_LOOP
  7167. #undef GET_REG32_1
  7168. tg3_full_unlock(tp);
  7169. }
  7170. static int tg3_get_eeprom_len(struct net_device *dev)
  7171. {
  7172. struct tg3 *tp = netdev_priv(dev);
  7173. return tp->nvram_size;
  7174. }
  7175. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7176. {
  7177. struct tg3 *tp = netdev_priv(dev);
  7178. int ret;
  7179. u8 *pd;
  7180. u32 i, offset, len, b_offset, b_count;
  7181. __be32 val;
  7182. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7183. return -EINVAL;
  7184. if (tp->link_config.phy_is_low_power)
  7185. return -EAGAIN;
  7186. offset = eeprom->offset;
  7187. len = eeprom->len;
  7188. eeprom->len = 0;
  7189. eeprom->magic = TG3_EEPROM_MAGIC;
  7190. if (offset & 3) {
  7191. /* adjustments to start on required 4 byte boundary */
  7192. b_offset = offset & 3;
  7193. b_count = 4 - b_offset;
  7194. if (b_count > len) {
  7195. /* i.e. offset=1 len=2 */
  7196. b_count = len;
  7197. }
  7198. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7199. if (ret)
  7200. return ret;
  7201. memcpy(data, ((char*)&val) + b_offset, b_count);
  7202. len -= b_count;
  7203. offset += b_count;
  7204. eeprom->len += b_count;
  7205. }
  7206. /* read bytes upto the last 4 byte boundary */
  7207. pd = &data[eeprom->len];
  7208. for (i = 0; i < (len - (len & 3)); i += 4) {
  7209. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7210. if (ret) {
  7211. eeprom->len += i;
  7212. return ret;
  7213. }
  7214. memcpy(pd + i, &val, 4);
  7215. }
  7216. eeprom->len += i;
  7217. if (len & 3) {
  7218. /* read last bytes not ending on 4 byte boundary */
  7219. pd = &data[eeprom->len];
  7220. b_count = len & 3;
  7221. b_offset = offset + len - b_count;
  7222. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7223. if (ret)
  7224. return ret;
  7225. memcpy(pd, &val, b_count);
  7226. eeprom->len += b_count;
  7227. }
  7228. return 0;
  7229. }
  7230. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7231. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7232. {
  7233. struct tg3 *tp = netdev_priv(dev);
  7234. int ret;
  7235. u32 offset, len, b_offset, odd_len;
  7236. u8 *buf;
  7237. __be32 start, end;
  7238. if (tp->link_config.phy_is_low_power)
  7239. return -EAGAIN;
  7240. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7241. eeprom->magic != TG3_EEPROM_MAGIC)
  7242. return -EINVAL;
  7243. offset = eeprom->offset;
  7244. len = eeprom->len;
  7245. if ((b_offset = (offset & 3))) {
  7246. /* adjustments to start on required 4 byte boundary */
  7247. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7248. if (ret)
  7249. return ret;
  7250. len += b_offset;
  7251. offset &= ~3;
  7252. if (len < 4)
  7253. len = 4;
  7254. }
  7255. odd_len = 0;
  7256. if (len & 3) {
  7257. /* adjustments to end on required 4 byte boundary */
  7258. odd_len = 1;
  7259. len = (len + 3) & ~3;
  7260. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7261. if (ret)
  7262. return ret;
  7263. }
  7264. buf = data;
  7265. if (b_offset || odd_len) {
  7266. buf = kmalloc(len, GFP_KERNEL);
  7267. if (!buf)
  7268. return -ENOMEM;
  7269. if (b_offset)
  7270. memcpy(buf, &start, 4);
  7271. if (odd_len)
  7272. memcpy(buf+len-4, &end, 4);
  7273. memcpy(buf + b_offset, data, eeprom->len);
  7274. }
  7275. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7276. if (buf != data)
  7277. kfree(buf);
  7278. return ret;
  7279. }
  7280. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7281. {
  7282. struct tg3 *tp = netdev_priv(dev);
  7283. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7284. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7285. return -EAGAIN;
  7286. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7287. }
  7288. cmd->supported = (SUPPORTED_Autoneg);
  7289. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7290. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7291. SUPPORTED_1000baseT_Full);
  7292. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7293. cmd->supported |= (SUPPORTED_100baseT_Half |
  7294. SUPPORTED_100baseT_Full |
  7295. SUPPORTED_10baseT_Half |
  7296. SUPPORTED_10baseT_Full |
  7297. SUPPORTED_TP);
  7298. cmd->port = PORT_TP;
  7299. } else {
  7300. cmd->supported |= SUPPORTED_FIBRE;
  7301. cmd->port = PORT_FIBRE;
  7302. }
  7303. cmd->advertising = tp->link_config.advertising;
  7304. if (netif_running(dev)) {
  7305. cmd->speed = tp->link_config.active_speed;
  7306. cmd->duplex = tp->link_config.active_duplex;
  7307. }
  7308. cmd->phy_address = PHY_ADDR;
  7309. cmd->transceiver = XCVR_INTERNAL;
  7310. cmd->autoneg = tp->link_config.autoneg;
  7311. cmd->maxtxpkt = 0;
  7312. cmd->maxrxpkt = 0;
  7313. return 0;
  7314. }
  7315. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7316. {
  7317. struct tg3 *tp = netdev_priv(dev);
  7318. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7319. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7320. return -EAGAIN;
  7321. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7322. }
  7323. if (cmd->autoneg != AUTONEG_ENABLE &&
  7324. cmd->autoneg != AUTONEG_DISABLE)
  7325. return -EINVAL;
  7326. if (cmd->autoneg == AUTONEG_DISABLE &&
  7327. cmd->duplex != DUPLEX_FULL &&
  7328. cmd->duplex != DUPLEX_HALF)
  7329. return -EINVAL;
  7330. if (cmd->autoneg == AUTONEG_ENABLE) {
  7331. u32 mask = ADVERTISED_Autoneg |
  7332. ADVERTISED_Pause |
  7333. ADVERTISED_Asym_Pause;
  7334. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7335. mask |= ADVERTISED_1000baseT_Half |
  7336. ADVERTISED_1000baseT_Full;
  7337. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7338. mask |= ADVERTISED_100baseT_Half |
  7339. ADVERTISED_100baseT_Full |
  7340. ADVERTISED_10baseT_Half |
  7341. ADVERTISED_10baseT_Full |
  7342. ADVERTISED_TP;
  7343. else
  7344. mask |= ADVERTISED_FIBRE;
  7345. if (cmd->advertising & ~mask)
  7346. return -EINVAL;
  7347. mask &= (ADVERTISED_1000baseT_Half |
  7348. ADVERTISED_1000baseT_Full |
  7349. ADVERTISED_100baseT_Half |
  7350. ADVERTISED_100baseT_Full |
  7351. ADVERTISED_10baseT_Half |
  7352. ADVERTISED_10baseT_Full);
  7353. cmd->advertising &= mask;
  7354. } else {
  7355. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7356. if (cmd->speed != SPEED_1000)
  7357. return -EINVAL;
  7358. if (cmd->duplex != DUPLEX_FULL)
  7359. return -EINVAL;
  7360. } else {
  7361. if (cmd->speed != SPEED_100 &&
  7362. cmd->speed != SPEED_10)
  7363. return -EINVAL;
  7364. }
  7365. }
  7366. tg3_full_lock(tp, 0);
  7367. tp->link_config.autoneg = cmd->autoneg;
  7368. if (cmd->autoneg == AUTONEG_ENABLE) {
  7369. tp->link_config.advertising = (cmd->advertising |
  7370. ADVERTISED_Autoneg);
  7371. tp->link_config.speed = SPEED_INVALID;
  7372. tp->link_config.duplex = DUPLEX_INVALID;
  7373. } else {
  7374. tp->link_config.advertising = 0;
  7375. tp->link_config.speed = cmd->speed;
  7376. tp->link_config.duplex = cmd->duplex;
  7377. }
  7378. tp->link_config.orig_speed = tp->link_config.speed;
  7379. tp->link_config.orig_duplex = tp->link_config.duplex;
  7380. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7381. if (netif_running(dev))
  7382. tg3_setup_phy(tp, 1);
  7383. tg3_full_unlock(tp);
  7384. return 0;
  7385. }
  7386. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7387. {
  7388. struct tg3 *tp = netdev_priv(dev);
  7389. strcpy(info->driver, DRV_MODULE_NAME);
  7390. strcpy(info->version, DRV_MODULE_VERSION);
  7391. strcpy(info->fw_version, tp->fw_ver);
  7392. strcpy(info->bus_info, pci_name(tp->pdev));
  7393. }
  7394. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7395. {
  7396. struct tg3 *tp = netdev_priv(dev);
  7397. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7398. device_can_wakeup(&tp->pdev->dev))
  7399. wol->supported = WAKE_MAGIC;
  7400. else
  7401. wol->supported = 0;
  7402. wol->wolopts = 0;
  7403. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7404. device_can_wakeup(&tp->pdev->dev))
  7405. wol->wolopts = WAKE_MAGIC;
  7406. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7407. }
  7408. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7409. {
  7410. struct tg3 *tp = netdev_priv(dev);
  7411. struct device *dp = &tp->pdev->dev;
  7412. if (wol->wolopts & ~WAKE_MAGIC)
  7413. return -EINVAL;
  7414. if ((wol->wolopts & WAKE_MAGIC) &&
  7415. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7416. return -EINVAL;
  7417. spin_lock_bh(&tp->lock);
  7418. if (wol->wolopts & WAKE_MAGIC) {
  7419. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7420. device_set_wakeup_enable(dp, true);
  7421. } else {
  7422. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7423. device_set_wakeup_enable(dp, false);
  7424. }
  7425. spin_unlock_bh(&tp->lock);
  7426. return 0;
  7427. }
  7428. static u32 tg3_get_msglevel(struct net_device *dev)
  7429. {
  7430. struct tg3 *tp = netdev_priv(dev);
  7431. return tp->msg_enable;
  7432. }
  7433. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7434. {
  7435. struct tg3 *tp = netdev_priv(dev);
  7436. tp->msg_enable = value;
  7437. }
  7438. static int tg3_set_tso(struct net_device *dev, u32 value)
  7439. {
  7440. struct tg3 *tp = netdev_priv(dev);
  7441. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7442. if (value)
  7443. return -EINVAL;
  7444. return 0;
  7445. }
  7446. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7447. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7448. if (value) {
  7449. dev->features |= NETIF_F_TSO6;
  7450. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7451. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7452. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7453. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7454. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7455. dev->features |= NETIF_F_TSO_ECN;
  7456. } else
  7457. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7458. }
  7459. return ethtool_op_set_tso(dev, value);
  7460. }
  7461. static int tg3_nway_reset(struct net_device *dev)
  7462. {
  7463. struct tg3 *tp = netdev_priv(dev);
  7464. int r;
  7465. if (!netif_running(dev))
  7466. return -EAGAIN;
  7467. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7468. return -EINVAL;
  7469. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7470. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7471. return -EAGAIN;
  7472. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7473. } else {
  7474. u32 bmcr;
  7475. spin_lock_bh(&tp->lock);
  7476. r = -EINVAL;
  7477. tg3_readphy(tp, MII_BMCR, &bmcr);
  7478. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7479. ((bmcr & BMCR_ANENABLE) ||
  7480. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7481. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7482. BMCR_ANENABLE);
  7483. r = 0;
  7484. }
  7485. spin_unlock_bh(&tp->lock);
  7486. }
  7487. return r;
  7488. }
  7489. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7490. {
  7491. struct tg3 *tp = netdev_priv(dev);
  7492. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7493. ering->rx_mini_max_pending = 0;
  7494. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7495. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7496. else
  7497. ering->rx_jumbo_max_pending = 0;
  7498. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7499. ering->rx_pending = tp->rx_pending;
  7500. ering->rx_mini_pending = 0;
  7501. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7502. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7503. else
  7504. ering->rx_jumbo_pending = 0;
  7505. ering->tx_pending = tp->tx_pending;
  7506. }
  7507. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7508. {
  7509. struct tg3 *tp = netdev_priv(dev);
  7510. int irq_sync = 0, err = 0;
  7511. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7512. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7513. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7514. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7515. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7516. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7517. return -EINVAL;
  7518. if (netif_running(dev)) {
  7519. tg3_phy_stop(tp);
  7520. tg3_netif_stop(tp);
  7521. irq_sync = 1;
  7522. }
  7523. tg3_full_lock(tp, irq_sync);
  7524. tp->rx_pending = ering->rx_pending;
  7525. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7526. tp->rx_pending > 63)
  7527. tp->rx_pending = 63;
  7528. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7529. tp->tx_pending = ering->tx_pending;
  7530. if (netif_running(dev)) {
  7531. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7532. err = tg3_restart_hw(tp, 1);
  7533. if (!err)
  7534. tg3_netif_start(tp);
  7535. }
  7536. tg3_full_unlock(tp);
  7537. if (irq_sync && !err)
  7538. tg3_phy_start(tp);
  7539. return err;
  7540. }
  7541. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7542. {
  7543. struct tg3 *tp = netdev_priv(dev);
  7544. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7545. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7546. epause->rx_pause = 1;
  7547. else
  7548. epause->rx_pause = 0;
  7549. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7550. epause->tx_pause = 1;
  7551. else
  7552. epause->tx_pause = 0;
  7553. }
  7554. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7555. {
  7556. struct tg3 *tp = netdev_priv(dev);
  7557. int err = 0;
  7558. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7559. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7560. return -EAGAIN;
  7561. if (epause->autoneg) {
  7562. u32 newadv;
  7563. struct phy_device *phydev;
  7564. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7565. if (epause->rx_pause) {
  7566. if (epause->tx_pause)
  7567. newadv = ADVERTISED_Pause;
  7568. else
  7569. newadv = ADVERTISED_Pause |
  7570. ADVERTISED_Asym_Pause;
  7571. } else if (epause->tx_pause) {
  7572. newadv = ADVERTISED_Asym_Pause;
  7573. } else
  7574. newadv = 0;
  7575. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7576. u32 oldadv = phydev->advertising &
  7577. (ADVERTISED_Pause |
  7578. ADVERTISED_Asym_Pause);
  7579. if (oldadv != newadv) {
  7580. phydev->advertising &=
  7581. ~(ADVERTISED_Pause |
  7582. ADVERTISED_Asym_Pause);
  7583. phydev->advertising |= newadv;
  7584. err = phy_start_aneg(phydev);
  7585. }
  7586. } else {
  7587. tp->link_config.advertising &=
  7588. ~(ADVERTISED_Pause |
  7589. ADVERTISED_Asym_Pause);
  7590. tp->link_config.advertising |= newadv;
  7591. }
  7592. } else {
  7593. if (epause->rx_pause)
  7594. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7595. else
  7596. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7597. if (epause->tx_pause)
  7598. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7599. else
  7600. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7601. if (netif_running(dev))
  7602. tg3_setup_flow_control(tp, 0, 0);
  7603. }
  7604. } else {
  7605. int irq_sync = 0;
  7606. if (netif_running(dev)) {
  7607. tg3_netif_stop(tp);
  7608. irq_sync = 1;
  7609. }
  7610. tg3_full_lock(tp, irq_sync);
  7611. if (epause->autoneg)
  7612. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7613. else
  7614. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7615. if (epause->rx_pause)
  7616. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7617. else
  7618. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7619. if (epause->tx_pause)
  7620. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7621. else
  7622. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7623. if (netif_running(dev)) {
  7624. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7625. err = tg3_restart_hw(tp, 1);
  7626. if (!err)
  7627. tg3_netif_start(tp);
  7628. }
  7629. tg3_full_unlock(tp);
  7630. }
  7631. return err;
  7632. }
  7633. static u32 tg3_get_rx_csum(struct net_device *dev)
  7634. {
  7635. struct tg3 *tp = netdev_priv(dev);
  7636. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7637. }
  7638. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7639. {
  7640. struct tg3 *tp = netdev_priv(dev);
  7641. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7642. if (data != 0)
  7643. return -EINVAL;
  7644. return 0;
  7645. }
  7646. spin_lock_bh(&tp->lock);
  7647. if (data)
  7648. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7649. else
  7650. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7651. spin_unlock_bh(&tp->lock);
  7652. return 0;
  7653. }
  7654. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7655. {
  7656. struct tg3 *tp = netdev_priv(dev);
  7657. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7658. if (data != 0)
  7659. return -EINVAL;
  7660. return 0;
  7661. }
  7662. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7663. ethtool_op_set_tx_ipv6_csum(dev, data);
  7664. else
  7665. ethtool_op_set_tx_csum(dev, data);
  7666. return 0;
  7667. }
  7668. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7669. {
  7670. switch (sset) {
  7671. case ETH_SS_TEST:
  7672. return TG3_NUM_TEST;
  7673. case ETH_SS_STATS:
  7674. return TG3_NUM_STATS;
  7675. default:
  7676. return -EOPNOTSUPP;
  7677. }
  7678. }
  7679. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7680. {
  7681. switch (stringset) {
  7682. case ETH_SS_STATS:
  7683. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7684. break;
  7685. case ETH_SS_TEST:
  7686. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7687. break;
  7688. default:
  7689. WARN_ON(1); /* we need a WARN() */
  7690. break;
  7691. }
  7692. }
  7693. static int tg3_phys_id(struct net_device *dev, u32 data)
  7694. {
  7695. struct tg3 *tp = netdev_priv(dev);
  7696. int i;
  7697. if (!netif_running(tp->dev))
  7698. return -EAGAIN;
  7699. if (data == 0)
  7700. data = UINT_MAX / 2;
  7701. for (i = 0; i < (data * 2); i++) {
  7702. if ((i % 2) == 0)
  7703. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7704. LED_CTRL_1000MBPS_ON |
  7705. LED_CTRL_100MBPS_ON |
  7706. LED_CTRL_10MBPS_ON |
  7707. LED_CTRL_TRAFFIC_OVERRIDE |
  7708. LED_CTRL_TRAFFIC_BLINK |
  7709. LED_CTRL_TRAFFIC_LED);
  7710. else
  7711. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7712. LED_CTRL_TRAFFIC_OVERRIDE);
  7713. if (msleep_interruptible(500))
  7714. break;
  7715. }
  7716. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7717. return 0;
  7718. }
  7719. static void tg3_get_ethtool_stats (struct net_device *dev,
  7720. struct ethtool_stats *estats, u64 *tmp_stats)
  7721. {
  7722. struct tg3 *tp = netdev_priv(dev);
  7723. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7724. }
  7725. #define NVRAM_TEST_SIZE 0x100
  7726. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7727. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7728. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7729. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7730. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7731. static int tg3_test_nvram(struct tg3 *tp)
  7732. {
  7733. u32 csum, magic;
  7734. __be32 *buf;
  7735. int i, j, k, err = 0, size;
  7736. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7737. return 0;
  7738. if (tg3_nvram_read(tp, 0, &magic) != 0)
  7739. return -EIO;
  7740. if (magic == TG3_EEPROM_MAGIC)
  7741. size = NVRAM_TEST_SIZE;
  7742. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7743. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  7744. TG3_EEPROM_SB_FORMAT_1) {
  7745. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  7746. case TG3_EEPROM_SB_REVISION_0:
  7747. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  7748. break;
  7749. case TG3_EEPROM_SB_REVISION_2:
  7750. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  7751. break;
  7752. case TG3_EEPROM_SB_REVISION_3:
  7753. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  7754. break;
  7755. default:
  7756. return 0;
  7757. }
  7758. } else
  7759. return 0;
  7760. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7761. size = NVRAM_SELFBOOT_HW_SIZE;
  7762. else
  7763. return -EIO;
  7764. buf = kmalloc(size, GFP_KERNEL);
  7765. if (buf == NULL)
  7766. return -ENOMEM;
  7767. err = -EIO;
  7768. for (i = 0, j = 0; i < size; i += 4, j++) {
  7769. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  7770. if (err)
  7771. break;
  7772. }
  7773. if (i < size)
  7774. goto out;
  7775. /* Selfboot format */
  7776. magic = be32_to_cpu(buf[0]);
  7777. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  7778. TG3_EEPROM_MAGIC_FW) {
  7779. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7780. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  7781. TG3_EEPROM_SB_REVISION_2) {
  7782. /* For rev 2, the csum doesn't include the MBA. */
  7783. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  7784. csum8 += buf8[i];
  7785. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  7786. csum8 += buf8[i];
  7787. } else {
  7788. for (i = 0; i < size; i++)
  7789. csum8 += buf8[i];
  7790. }
  7791. if (csum8 == 0) {
  7792. err = 0;
  7793. goto out;
  7794. }
  7795. err = -EIO;
  7796. goto out;
  7797. }
  7798. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  7799. TG3_EEPROM_MAGIC_HW) {
  7800. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7801. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7802. u8 *buf8 = (u8 *) buf;
  7803. /* Separate the parity bits and the data bytes. */
  7804. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7805. if ((i == 0) || (i == 8)) {
  7806. int l;
  7807. u8 msk;
  7808. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7809. parity[k++] = buf8[i] & msk;
  7810. i++;
  7811. }
  7812. else if (i == 16) {
  7813. int l;
  7814. u8 msk;
  7815. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7816. parity[k++] = buf8[i] & msk;
  7817. i++;
  7818. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7819. parity[k++] = buf8[i] & msk;
  7820. i++;
  7821. }
  7822. data[j++] = buf8[i];
  7823. }
  7824. err = -EIO;
  7825. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7826. u8 hw8 = hweight8(data[i]);
  7827. if ((hw8 & 0x1) && parity[i])
  7828. goto out;
  7829. else if (!(hw8 & 0x1) && !parity[i])
  7830. goto out;
  7831. }
  7832. err = 0;
  7833. goto out;
  7834. }
  7835. /* Bootstrap checksum at offset 0x10 */
  7836. csum = calc_crc((unsigned char *) buf, 0x10);
  7837. if (csum != be32_to_cpu(buf[0x10/4]))
  7838. goto out;
  7839. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7840. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7841. if (csum != be32_to_cpu(buf[0xfc/4]))
  7842. goto out;
  7843. err = 0;
  7844. out:
  7845. kfree(buf);
  7846. return err;
  7847. }
  7848. #define TG3_SERDES_TIMEOUT_SEC 2
  7849. #define TG3_COPPER_TIMEOUT_SEC 6
  7850. static int tg3_test_link(struct tg3 *tp)
  7851. {
  7852. int i, max;
  7853. if (!netif_running(tp->dev))
  7854. return -ENODEV;
  7855. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7856. max = TG3_SERDES_TIMEOUT_SEC;
  7857. else
  7858. max = TG3_COPPER_TIMEOUT_SEC;
  7859. for (i = 0; i < max; i++) {
  7860. if (netif_carrier_ok(tp->dev))
  7861. return 0;
  7862. if (msleep_interruptible(1000))
  7863. break;
  7864. }
  7865. return -EIO;
  7866. }
  7867. /* Only test the commonly used registers */
  7868. static int tg3_test_registers(struct tg3 *tp)
  7869. {
  7870. int i, is_5705, is_5750;
  7871. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7872. static struct {
  7873. u16 offset;
  7874. u16 flags;
  7875. #define TG3_FL_5705 0x1
  7876. #define TG3_FL_NOT_5705 0x2
  7877. #define TG3_FL_NOT_5788 0x4
  7878. #define TG3_FL_NOT_5750 0x8
  7879. u32 read_mask;
  7880. u32 write_mask;
  7881. } reg_tbl[] = {
  7882. /* MAC Control Registers */
  7883. { MAC_MODE, TG3_FL_NOT_5705,
  7884. 0x00000000, 0x00ef6f8c },
  7885. { MAC_MODE, TG3_FL_5705,
  7886. 0x00000000, 0x01ef6b8c },
  7887. { MAC_STATUS, TG3_FL_NOT_5705,
  7888. 0x03800107, 0x00000000 },
  7889. { MAC_STATUS, TG3_FL_5705,
  7890. 0x03800100, 0x00000000 },
  7891. { MAC_ADDR_0_HIGH, 0x0000,
  7892. 0x00000000, 0x0000ffff },
  7893. { MAC_ADDR_0_LOW, 0x0000,
  7894. 0x00000000, 0xffffffff },
  7895. { MAC_RX_MTU_SIZE, 0x0000,
  7896. 0x00000000, 0x0000ffff },
  7897. { MAC_TX_MODE, 0x0000,
  7898. 0x00000000, 0x00000070 },
  7899. { MAC_TX_LENGTHS, 0x0000,
  7900. 0x00000000, 0x00003fff },
  7901. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7902. 0x00000000, 0x000007fc },
  7903. { MAC_RX_MODE, TG3_FL_5705,
  7904. 0x00000000, 0x000007dc },
  7905. { MAC_HASH_REG_0, 0x0000,
  7906. 0x00000000, 0xffffffff },
  7907. { MAC_HASH_REG_1, 0x0000,
  7908. 0x00000000, 0xffffffff },
  7909. { MAC_HASH_REG_2, 0x0000,
  7910. 0x00000000, 0xffffffff },
  7911. { MAC_HASH_REG_3, 0x0000,
  7912. 0x00000000, 0xffffffff },
  7913. /* Receive Data and Receive BD Initiator Control Registers. */
  7914. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7915. 0x00000000, 0xffffffff },
  7916. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7917. 0x00000000, 0xffffffff },
  7918. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7919. 0x00000000, 0x00000003 },
  7920. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7921. 0x00000000, 0xffffffff },
  7922. { RCVDBDI_STD_BD+0, 0x0000,
  7923. 0x00000000, 0xffffffff },
  7924. { RCVDBDI_STD_BD+4, 0x0000,
  7925. 0x00000000, 0xffffffff },
  7926. { RCVDBDI_STD_BD+8, 0x0000,
  7927. 0x00000000, 0xffff0002 },
  7928. { RCVDBDI_STD_BD+0xc, 0x0000,
  7929. 0x00000000, 0xffffffff },
  7930. /* Receive BD Initiator Control Registers. */
  7931. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7932. 0x00000000, 0xffffffff },
  7933. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7934. 0x00000000, 0x000003ff },
  7935. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7936. 0x00000000, 0xffffffff },
  7937. /* Host Coalescing Control Registers. */
  7938. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7939. 0x00000000, 0x00000004 },
  7940. { HOSTCC_MODE, TG3_FL_5705,
  7941. 0x00000000, 0x000000f6 },
  7942. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7943. 0x00000000, 0xffffffff },
  7944. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7945. 0x00000000, 0x000003ff },
  7946. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7947. 0x00000000, 0xffffffff },
  7948. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7949. 0x00000000, 0x000003ff },
  7950. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7951. 0x00000000, 0xffffffff },
  7952. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7953. 0x00000000, 0x000000ff },
  7954. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7955. 0x00000000, 0xffffffff },
  7956. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7957. 0x00000000, 0x000000ff },
  7958. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7959. 0x00000000, 0xffffffff },
  7960. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7961. 0x00000000, 0xffffffff },
  7962. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7963. 0x00000000, 0xffffffff },
  7964. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7965. 0x00000000, 0x000000ff },
  7966. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7967. 0x00000000, 0xffffffff },
  7968. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7969. 0x00000000, 0x000000ff },
  7970. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7971. 0x00000000, 0xffffffff },
  7972. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7973. 0x00000000, 0xffffffff },
  7974. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7975. 0x00000000, 0xffffffff },
  7976. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7977. 0x00000000, 0xffffffff },
  7978. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7979. 0x00000000, 0xffffffff },
  7980. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7981. 0xffffffff, 0x00000000 },
  7982. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7983. 0xffffffff, 0x00000000 },
  7984. /* Buffer Manager Control Registers. */
  7985. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  7986. 0x00000000, 0x007fff80 },
  7987. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  7988. 0x00000000, 0x007fffff },
  7989. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7990. 0x00000000, 0x0000003f },
  7991. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7992. 0x00000000, 0x000001ff },
  7993. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7994. 0x00000000, 0x000001ff },
  7995. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7996. 0xffffffff, 0x00000000 },
  7997. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7998. 0xffffffff, 0x00000000 },
  7999. /* Mailbox Registers */
  8000. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8001. 0x00000000, 0x000001ff },
  8002. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8003. 0x00000000, 0x000001ff },
  8004. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8005. 0x00000000, 0x000007ff },
  8006. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8007. 0x00000000, 0x000001ff },
  8008. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8009. };
  8010. is_5705 = is_5750 = 0;
  8011. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8012. is_5705 = 1;
  8013. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8014. is_5750 = 1;
  8015. }
  8016. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8017. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8018. continue;
  8019. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8020. continue;
  8021. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8022. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8023. continue;
  8024. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8025. continue;
  8026. offset = (u32) reg_tbl[i].offset;
  8027. read_mask = reg_tbl[i].read_mask;
  8028. write_mask = reg_tbl[i].write_mask;
  8029. /* Save the original register content */
  8030. save_val = tr32(offset);
  8031. /* Determine the read-only value. */
  8032. read_val = save_val & read_mask;
  8033. /* Write zero to the register, then make sure the read-only bits
  8034. * are not changed and the read/write bits are all zeros.
  8035. */
  8036. tw32(offset, 0);
  8037. val = tr32(offset);
  8038. /* Test the read-only and read/write bits. */
  8039. if (((val & read_mask) != read_val) || (val & write_mask))
  8040. goto out;
  8041. /* Write ones to all the bits defined by RdMask and WrMask, then
  8042. * make sure the read-only bits are not changed and the
  8043. * read/write bits are all ones.
  8044. */
  8045. tw32(offset, read_mask | write_mask);
  8046. val = tr32(offset);
  8047. /* Test the read-only bits. */
  8048. if ((val & read_mask) != read_val)
  8049. goto out;
  8050. /* Test the read/write bits. */
  8051. if ((val & write_mask) != write_mask)
  8052. goto out;
  8053. tw32(offset, save_val);
  8054. }
  8055. return 0;
  8056. out:
  8057. if (netif_msg_hw(tp))
  8058. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8059. offset);
  8060. tw32(offset, save_val);
  8061. return -EIO;
  8062. }
  8063. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8064. {
  8065. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8066. int i;
  8067. u32 j;
  8068. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8069. for (j = 0; j < len; j += 4) {
  8070. u32 val;
  8071. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8072. tg3_read_mem(tp, offset + j, &val);
  8073. if (val != test_pattern[i])
  8074. return -EIO;
  8075. }
  8076. }
  8077. return 0;
  8078. }
  8079. static int tg3_test_memory(struct tg3 *tp)
  8080. {
  8081. static struct mem_entry {
  8082. u32 offset;
  8083. u32 len;
  8084. } mem_tbl_570x[] = {
  8085. { 0x00000000, 0x00b50},
  8086. { 0x00002000, 0x1c000},
  8087. { 0xffffffff, 0x00000}
  8088. }, mem_tbl_5705[] = {
  8089. { 0x00000100, 0x0000c},
  8090. { 0x00000200, 0x00008},
  8091. { 0x00004000, 0x00800},
  8092. { 0x00006000, 0x01000},
  8093. { 0x00008000, 0x02000},
  8094. { 0x00010000, 0x0e000},
  8095. { 0xffffffff, 0x00000}
  8096. }, mem_tbl_5755[] = {
  8097. { 0x00000200, 0x00008},
  8098. { 0x00004000, 0x00800},
  8099. { 0x00006000, 0x00800},
  8100. { 0x00008000, 0x02000},
  8101. { 0x00010000, 0x0c000},
  8102. { 0xffffffff, 0x00000}
  8103. }, mem_tbl_5906[] = {
  8104. { 0x00000200, 0x00008},
  8105. { 0x00004000, 0x00400},
  8106. { 0x00006000, 0x00400},
  8107. { 0x00008000, 0x01000},
  8108. { 0x00010000, 0x01000},
  8109. { 0xffffffff, 0x00000}
  8110. };
  8111. struct mem_entry *mem_tbl;
  8112. int err = 0;
  8113. int i;
  8114. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8115. mem_tbl = mem_tbl_5755;
  8116. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8117. mem_tbl = mem_tbl_5906;
  8118. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8119. mem_tbl = mem_tbl_5705;
  8120. else
  8121. mem_tbl = mem_tbl_570x;
  8122. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8123. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8124. mem_tbl[i].len)) != 0)
  8125. break;
  8126. }
  8127. return err;
  8128. }
  8129. #define TG3_MAC_LOOPBACK 0
  8130. #define TG3_PHY_LOOPBACK 1
  8131. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8132. {
  8133. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8134. u32 desc_idx;
  8135. struct sk_buff *skb, *rx_skb;
  8136. u8 *tx_data;
  8137. dma_addr_t map;
  8138. int num_pkts, tx_len, rx_len, i, err;
  8139. struct tg3_rx_buffer_desc *desc;
  8140. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8141. /* HW errata - mac loopback fails in some cases on 5780.
  8142. * Normal traffic and PHY loopback are not affected by
  8143. * errata.
  8144. */
  8145. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8146. return 0;
  8147. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8148. MAC_MODE_PORT_INT_LPBACK;
  8149. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8150. mac_mode |= MAC_MODE_LINK_POLARITY;
  8151. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8152. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8153. else
  8154. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8155. tw32(MAC_MODE, mac_mode);
  8156. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8157. u32 val;
  8158. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8159. tg3_phy_fet_toggle_apd(tp, false);
  8160. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8161. } else
  8162. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8163. tg3_phy_toggle_automdix(tp, 0);
  8164. tg3_writephy(tp, MII_BMCR, val);
  8165. udelay(40);
  8166. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8167. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8168. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8169. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8170. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8171. } else
  8172. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8173. /* reset to prevent losing 1st rx packet intermittently */
  8174. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8175. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8176. udelay(10);
  8177. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8178. }
  8179. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8180. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8181. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8182. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8183. mac_mode |= MAC_MODE_LINK_POLARITY;
  8184. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8185. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8186. }
  8187. tw32(MAC_MODE, mac_mode);
  8188. }
  8189. else
  8190. return -EINVAL;
  8191. err = -EIO;
  8192. tx_len = 1514;
  8193. skb = netdev_alloc_skb(tp->dev, tx_len);
  8194. if (!skb)
  8195. return -ENOMEM;
  8196. tx_data = skb_put(skb, tx_len);
  8197. memcpy(tx_data, tp->dev->dev_addr, 6);
  8198. memset(tx_data + 6, 0x0, 8);
  8199. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8200. for (i = 14; i < tx_len; i++)
  8201. tx_data[i] = (u8) (i & 0xff);
  8202. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8203. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8204. HOSTCC_MODE_NOW);
  8205. udelay(10);
  8206. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8207. num_pkts = 0;
  8208. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8209. tp->tx_prod++;
  8210. num_pkts++;
  8211. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8212. tp->tx_prod);
  8213. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8214. udelay(10);
  8215. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8216. for (i = 0; i < 25; i++) {
  8217. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8218. HOSTCC_MODE_NOW);
  8219. udelay(10);
  8220. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8221. rx_idx = tp->hw_status->idx[0].rx_producer;
  8222. if ((tx_idx == tp->tx_prod) &&
  8223. (rx_idx == (rx_start_idx + num_pkts)))
  8224. break;
  8225. }
  8226. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8227. dev_kfree_skb(skb);
  8228. if (tx_idx != tp->tx_prod)
  8229. goto out;
  8230. if (rx_idx != rx_start_idx + num_pkts)
  8231. goto out;
  8232. desc = &tp->rx_rcb[rx_start_idx];
  8233. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8234. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8235. if (opaque_key != RXD_OPAQUE_RING_STD)
  8236. goto out;
  8237. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8238. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8239. goto out;
  8240. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8241. if (rx_len != tx_len)
  8242. goto out;
  8243. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8244. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8245. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8246. for (i = 14; i < tx_len; i++) {
  8247. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8248. goto out;
  8249. }
  8250. err = 0;
  8251. /* tg3_free_rings will unmap and free the rx_skb */
  8252. out:
  8253. return err;
  8254. }
  8255. #define TG3_MAC_LOOPBACK_FAILED 1
  8256. #define TG3_PHY_LOOPBACK_FAILED 2
  8257. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8258. TG3_PHY_LOOPBACK_FAILED)
  8259. static int tg3_test_loopback(struct tg3 *tp)
  8260. {
  8261. int err = 0;
  8262. u32 cpmuctrl = 0;
  8263. if (!netif_running(tp->dev))
  8264. return TG3_LOOPBACK_FAILED;
  8265. err = tg3_reset_hw(tp, 1);
  8266. if (err)
  8267. return TG3_LOOPBACK_FAILED;
  8268. /* Turn off gphy autopowerdown. */
  8269. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8270. tg3_phy_toggle_apd(tp, false);
  8271. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8272. int i;
  8273. u32 status;
  8274. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8275. /* Wait for up to 40 microseconds to acquire lock. */
  8276. for (i = 0; i < 4; i++) {
  8277. status = tr32(TG3_CPMU_MUTEX_GNT);
  8278. if (status == CPMU_MUTEX_GNT_DRIVER)
  8279. break;
  8280. udelay(10);
  8281. }
  8282. if (status != CPMU_MUTEX_GNT_DRIVER)
  8283. return TG3_LOOPBACK_FAILED;
  8284. /* Turn off link-based power management. */
  8285. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8286. tw32(TG3_CPMU_CTRL,
  8287. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8288. CPMU_CTRL_LINK_AWARE_MODE));
  8289. }
  8290. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8291. err |= TG3_MAC_LOOPBACK_FAILED;
  8292. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8293. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8294. /* Release the mutex */
  8295. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8296. }
  8297. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8298. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8299. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8300. err |= TG3_PHY_LOOPBACK_FAILED;
  8301. }
  8302. /* Re-enable gphy autopowerdown. */
  8303. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8304. tg3_phy_toggle_apd(tp, true);
  8305. return err;
  8306. }
  8307. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8308. u64 *data)
  8309. {
  8310. struct tg3 *tp = netdev_priv(dev);
  8311. if (tp->link_config.phy_is_low_power)
  8312. tg3_set_power_state(tp, PCI_D0);
  8313. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8314. if (tg3_test_nvram(tp) != 0) {
  8315. etest->flags |= ETH_TEST_FL_FAILED;
  8316. data[0] = 1;
  8317. }
  8318. if (tg3_test_link(tp) != 0) {
  8319. etest->flags |= ETH_TEST_FL_FAILED;
  8320. data[1] = 1;
  8321. }
  8322. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8323. int err, err2 = 0, irq_sync = 0;
  8324. if (netif_running(dev)) {
  8325. tg3_phy_stop(tp);
  8326. tg3_netif_stop(tp);
  8327. irq_sync = 1;
  8328. }
  8329. tg3_full_lock(tp, irq_sync);
  8330. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8331. err = tg3_nvram_lock(tp);
  8332. tg3_halt_cpu(tp, RX_CPU_BASE);
  8333. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8334. tg3_halt_cpu(tp, TX_CPU_BASE);
  8335. if (!err)
  8336. tg3_nvram_unlock(tp);
  8337. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8338. tg3_phy_reset(tp);
  8339. if (tg3_test_registers(tp) != 0) {
  8340. etest->flags |= ETH_TEST_FL_FAILED;
  8341. data[2] = 1;
  8342. }
  8343. if (tg3_test_memory(tp) != 0) {
  8344. etest->flags |= ETH_TEST_FL_FAILED;
  8345. data[3] = 1;
  8346. }
  8347. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8348. etest->flags |= ETH_TEST_FL_FAILED;
  8349. tg3_full_unlock(tp);
  8350. if (tg3_test_interrupt(tp) != 0) {
  8351. etest->flags |= ETH_TEST_FL_FAILED;
  8352. data[5] = 1;
  8353. }
  8354. tg3_full_lock(tp, 0);
  8355. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8356. if (netif_running(dev)) {
  8357. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8358. err2 = tg3_restart_hw(tp, 1);
  8359. if (!err2)
  8360. tg3_netif_start(tp);
  8361. }
  8362. tg3_full_unlock(tp);
  8363. if (irq_sync && !err2)
  8364. tg3_phy_start(tp);
  8365. }
  8366. if (tp->link_config.phy_is_low_power)
  8367. tg3_set_power_state(tp, PCI_D3hot);
  8368. }
  8369. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8370. {
  8371. struct mii_ioctl_data *data = if_mii(ifr);
  8372. struct tg3 *tp = netdev_priv(dev);
  8373. int err;
  8374. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8375. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8376. return -EAGAIN;
  8377. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8378. }
  8379. switch(cmd) {
  8380. case SIOCGMIIPHY:
  8381. data->phy_id = PHY_ADDR;
  8382. /* fallthru */
  8383. case SIOCGMIIREG: {
  8384. u32 mii_regval;
  8385. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8386. break; /* We have no PHY */
  8387. if (tp->link_config.phy_is_low_power)
  8388. return -EAGAIN;
  8389. spin_lock_bh(&tp->lock);
  8390. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8391. spin_unlock_bh(&tp->lock);
  8392. data->val_out = mii_regval;
  8393. return err;
  8394. }
  8395. case SIOCSMIIREG:
  8396. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8397. break; /* We have no PHY */
  8398. if (!capable(CAP_NET_ADMIN))
  8399. return -EPERM;
  8400. if (tp->link_config.phy_is_low_power)
  8401. return -EAGAIN;
  8402. spin_lock_bh(&tp->lock);
  8403. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8404. spin_unlock_bh(&tp->lock);
  8405. return err;
  8406. default:
  8407. /* do nothing */
  8408. break;
  8409. }
  8410. return -EOPNOTSUPP;
  8411. }
  8412. #if TG3_VLAN_TAG_USED
  8413. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8414. {
  8415. struct tg3 *tp = netdev_priv(dev);
  8416. if (!netif_running(dev)) {
  8417. tp->vlgrp = grp;
  8418. return;
  8419. }
  8420. tg3_netif_stop(tp);
  8421. tg3_full_lock(tp, 0);
  8422. tp->vlgrp = grp;
  8423. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8424. __tg3_set_rx_mode(dev);
  8425. tg3_netif_start(tp);
  8426. tg3_full_unlock(tp);
  8427. }
  8428. #endif
  8429. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8430. {
  8431. struct tg3 *tp = netdev_priv(dev);
  8432. memcpy(ec, &tp->coal, sizeof(*ec));
  8433. return 0;
  8434. }
  8435. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8436. {
  8437. struct tg3 *tp = netdev_priv(dev);
  8438. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8439. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8440. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8441. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8442. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8443. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8444. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8445. }
  8446. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8447. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8448. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8449. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8450. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8451. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8452. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8453. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8454. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8455. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8456. return -EINVAL;
  8457. /* No rx interrupts will be generated if both are zero */
  8458. if ((ec->rx_coalesce_usecs == 0) &&
  8459. (ec->rx_max_coalesced_frames == 0))
  8460. return -EINVAL;
  8461. /* No tx interrupts will be generated if both are zero */
  8462. if ((ec->tx_coalesce_usecs == 0) &&
  8463. (ec->tx_max_coalesced_frames == 0))
  8464. return -EINVAL;
  8465. /* Only copy relevant parameters, ignore all others. */
  8466. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8467. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8468. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8469. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8470. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8471. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8472. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8473. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8474. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8475. if (netif_running(dev)) {
  8476. tg3_full_lock(tp, 0);
  8477. __tg3_set_coalesce(tp, &tp->coal);
  8478. tg3_full_unlock(tp);
  8479. }
  8480. return 0;
  8481. }
  8482. static const struct ethtool_ops tg3_ethtool_ops = {
  8483. .get_settings = tg3_get_settings,
  8484. .set_settings = tg3_set_settings,
  8485. .get_drvinfo = tg3_get_drvinfo,
  8486. .get_regs_len = tg3_get_regs_len,
  8487. .get_regs = tg3_get_regs,
  8488. .get_wol = tg3_get_wol,
  8489. .set_wol = tg3_set_wol,
  8490. .get_msglevel = tg3_get_msglevel,
  8491. .set_msglevel = tg3_set_msglevel,
  8492. .nway_reset = tg3_nway_reset,
  8493. .get_link = ethtool_op_get_link,
  8494. .get_eeprom_len = tg3_get_eeprom_len,
  8495. .get_eeprom = tg3_get_eeprom,
  8496. .set_eeprom = tg3_set_eeprom,
  8497. .get_ringparam = tg3_get_ringparam,
  8498. .set_ringparam = tg3_set_ringparam,
  8499. .get_pauseparam = tg3_get_pauseparam,
  8500. .set_pauseparam = tg3_set_pauseparam,
  8501. .get_rx_csum = tg3_get_rx_csum,
  8502. .set_rx_csum = tg3_set_rx_csum,
  8503. .set_tx_csum = tg3_set_tx_csum,
  8504. .set_sg = ethtool_op_set_sg,
  8505. .set_tso = tg3_set_tso,
  8506. .self_test = tg3_self_test,
  8507. .get_strings = tg3_get_strings,
  8508. .phys_id = tg3_phys_id,
  8509. .get_ethtool_stats = tg3_get_ethtool_stats,
  8510. .get_coalesce = tg3_get_coalesce,
  8511. .set_coalesce = tg3_set_coalesce,
  8512. .get_sset_count = tg3_get_sset_count,
  8513. };
  8514. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8515. {
  8516. u32 cursize, val, magic;
  8517. tp->nvram_size = EEPROM_CHIP_SIZE;
  8518. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8519. return;
  8520. if ((magic != TG3_EEPROM_MAGIC) &&
  8521. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8522. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8523. return;
  8524. /*
  8525. * Size the chip by reading offsets at increasing powers of two.
  8526. * When we encounter our validation signature, we know the addressing
  8527. * has wrapped around, and thus have our chip size.
  8528. */
  8529. cursize = 0x10;
  8530. while (cursize < tp->nvram_size) {
  8531. if (tg3_nvram_read(tp, cursize, &val) != 0)
  8532. return;
  8533. if (val == magic)
  8534. break;
  8535. cursize <<= 1;
  8536. }
  8537. tp->nvram_size = cursize;
  8538. }
  8539. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8540. {
  8541. u32 val;
  8542. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8543. tg3_nvram_read(tp, 0, &val) != 0)
  8544. return;
  8545. /* Selfboot format */
  8546. if (val != TG3_EEPROM_MAGIC) {
  8547. tg3_get_eeprom_size(tp);
  8548. return;
  8549. }
  8550. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8551. if (val != 0) {
  8552. /* This is confusing. We want to operate on the
  8553. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  8554. * call will read from NVRAM and byteswap the data
  8555. * according to the byteswapping settings for all
  8556. * other register accesses. This ensures the data we
  8557. * want will always reside in the lower 16-bits.
  8558. * However, the data in NVRAM is in LE format, which
  8559. * means the data from the NVRAM read will always be
  8560. * opposite the endianness of the CPU. The 16-bit
  8561. * byteswap then brings the data to CPU endianness.
  8562. */
  8563. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  8564. return;
  8565. }
  8566. }
  8567. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8568. }
  8569. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8570. {
  8571. u32 nvcfg1;
  8572. nvcfg1 = tr32(NVRAM_CFG1);
  8573. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8574. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8575. }
  8576. else {
  8577. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8578. tw32(NVRAM_CFG1, nvcfg1);
  8579. }
  8580. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8581. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8582. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8583. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8584. tp->nvram_jedecnum = JEDEC_ATMEL;
  8585. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8586. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8587. break;
  8588. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8589. tp->nvram_jedecnum = JEDEC_ATMEL;
  8590. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8591. break;
  8592. case FLASH_VENDOR_ATMEL_EEPROM:
  8593. tp->nvram_jedecnum = JEDEC_ATMEL;
  8594. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8595. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8596. break;
  8597. case FLASH_VENDOR_ST:
  8598. tp->nvram_jedecnum = JEDEC_ST;
  8599. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8600. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8601. break;
  8602. case FLASH_VENDOR_SAIFUN:
  8603. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8604. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8605. break;
  8606. case FLASH_VENDOR_SST_SMALL:
  8607. case FLASH_VENDOR_SST_LARGE:
  8608. tp->nvram_jedecnum = JEDEC_SST;
  8609. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8610. break;
  8611. }
  8612. }
  8613. else {
  8614. tp->nvram_jedecnum = JEDEC_ATMEL;
  8615. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8616. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8617. }
  8618. }
  8619. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8620. {
  8621. u32 nvcfg1;
  8622. nvcfg1 = tr32(NVRAM_CFG1);
  8623. /* NVRAM protection for TPM */
  8624. if (nvcfg1 & (1 << 27))
  8625. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8626. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8627. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8628. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8629. tp->nvram_jedecnum = JEDEC_ATMEL;
  8630. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8631. break;
  8632. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8633. tp->nvram_jedecnum = JEDEC_ATMEL;
  8634. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8635. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8636. break;
  8637. case FLASH_5752VENDOR_ST_M45PE10:
  8638. case FLASH_5752VENDOR_ST_M45PE20:
  8639. case FLASH_5752VENDOR_ST_M45PE40:
  8640. tp->nvram_jedecnum = JEDEC_ST;
  8641. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8642. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8643. break;
  8644. }
  8645. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8646. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8647. case FLASH_5752PAGE_SIZE_256:
  8648. tp->nvram_pagesize = 256;
  8649. break;
  8650. case FLASH_5752PAGE_SIZE_512:
  8651. tp->nvram_pagesize = 512;
  8652. break;
  8653. case FLASH_5752PAGE_SIZE_1K:
  8654. tp->nvram_pagesize = 1024;
  8655. break;
  8656. case FLASH_5752PAGE_SIZE_2K:
  8657. tp->nvram_pagesize = 2048;
  8658. break;
  8659. case FLASH_5752PAGE_SIZE_4K:
  8660. tp->nvram_pagesize = 4096;
  8661. break;
  8662. case FLASH_5752PAGE_SIZE_264:
  8663. tp->nvram_pagesize = 264;
  8664. break;
  8665. }
  8666. }
  8667. else {
  8668. /* For eeprom, set pagesize to maximum eeprom size */
  8669. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8670. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8671. tw32(NVRAM_CFG1, nvcfg1);
  8672. }
  8673. }
  8674. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8675. {
  8676. u32 nvcfg1, protect = 0;
  8677. nvcfg1 = tr32(NVRAM_CFG1);
  8678. /* NVRAM protection for TPM */
  8679. if (nvcfg1 & (1 << 27)) {
  8680. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8681. protect = 1;
  8682. }
  8683. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8684. switch (nvcfg1) {
  8685. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8686. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8687. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8688. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8689. tp->nvram_jedecnum = JEDEC_ATMEL;
  8690. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8691. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8692. tp->nvram_pagesize = 264;
  8693. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8694. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8695. tp->nvram_size = (protect ? 0x3e200 :
  8696. TG3_NVRAM_SIZE_512KB);
  8697. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8698. tp->nvram_size = (protect ? 0x1f200 :
  8699. TG3_NVRAM_SIZE_256KB);
  8700. else
  8701. tp->nvram_size = (protect ? 0x1f200 :
  8702. TG3_NVRAM_SIZE_128KB);
  8703. break;
  8704. case FLASH_5752VENDOR_ST_M45PE10:
  8705. case FLASH_5752VENDOR_ST_M45PE20:
  8706. case FLASH_5752VENDOR_ST_M45PE40:
  8707. tp->nvram_jedecnum = JEDEC_ST;
  8708. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8709. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8710. tp->nvram_pagesize = 256;
  8711. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8712. tp->nvram_size = (protect ?
  8713. TG3_NVRAM_SIZE_64KB :
  8714. TG3_NVRAM_SIZE_128KB);
  8715. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8716. tp->nvram_size = (protect ?
  8717. TG3_NVRAM_SIZE_64KB :
  8718. TG3_NVRAM_SIZE_256KB);
  8719. else
  8720. tp->nvram_size = (protect ?
  8721. TG3_NVRAM_SIZE_128KB :
  8722. TG3_NVRAM_SIZE_512KB);
  8723. break;
  8724. }
  8725. }
  8726. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8727. {
  8728. u32 nvcfg1;
  8729. nvcfg1 = tr32(NVRAM_CFG1);
  8730. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8731. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8732. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8733. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8734. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8735. tp->nvram_jedecnum = JEDEC_ATMEL;
  8736. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8737. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8738. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8739. tw32(NVRAM_CFG1, nvcfg1);
  8740. break;
  8741. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8742. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8743. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8744. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8745. tp->nvram_jedecnum = JEDEC_ATMEL;
  8746. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8747. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8748. tp->nvram_pagesize = 264;
  8749. break;
  8750. case FLASH_5752VENDOR_ST_M45PE10:
  8751. case FLASH_5752VENDOR_ST_M45PE20:
  8752. case FLASH_5752VENDOR_ST_M45PE40:
  8753. tp->nvram_jedecnum = JEDEC_ST;
  8754. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8755. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8756. tp->nvram_pagesize = 256;
  8757. break;
  8758. }
  8759. }
  8760. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8761. {
  8762. u32 nvcfg1, protect = 0;
  8763. nvcfg1 = tr32(NVRAM_CFG1);
  8764. /* NVRAM protection for TPM */
  8765. if (nvcfg1 & (1 << 27)) {
  8766. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8767. protect = 1;
  8768. }
  8769. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8770. switch (nvcfg1) {
  8771. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8772. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8773. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8774. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8775. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8776. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8777. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8778. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8779. tp->nvram_jedecnum = JEDEC_ATMEL;
  8780. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8781. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8782. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8783. tp->nvram_pagesize = 256;
  8784. break;
  8785. case FLASH_5761VENDOR_ST_A_M45PE20:
  8786. case FLASH_5761VENDOR_ST_A_M45PE40:
  8787. case FLASH_5761VENDOR_ST_A_M45PE80:
  8788. case FLASH_5761VENDOR_ST_A_M45PE16:
  8789. case FLASH_5761VENDOR_ST_M_M45PE20:
  8790. case FLASH_5761VENDOR_ST_M_M45PE40:
  8791. case FLASH_5761VENDOR_ST_M_M45PE80:
  8792. case FLASH_5761VENDOR_ST_M_M45PE16:
  8793. tp->nvram_jedecnum = JEDEC_ST;
  8794. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8795. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8796. tp->nvram_pagesize = 256;
  8797. break;
  8798. }
  8799. if (protect) {
  8800. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8801. } else {
  8802. switch (nvcfg1) {
  8803. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8804. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8805. case FLASH_5761VENDOR_ST_A_M45PE16:
  8806. case FLASH_5761VENDOR_ST_M_M45PE16:
  8807. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  8808. break;
  8809. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8810. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8811. case FLASH_5761VENDOR_ST_A_M45PE80:
  8812. case FLASH_5761VENDOR_ST_M_M45PE80:
  8813. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  8814. break;
  8815. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8816. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8817. case FLASH_5761VENDOR_ST_A_M45PE40:
  8818. case FLASH_5761VENDOR_ST_M_M45PE40:
  8819. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8820. break;
  8821. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8822. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8823. case FLASH_5761VENDOR_ST_A_M45PE20:
  8824. case FLASH_5761VENDOR_ST_M_M45PE20:
  8825. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8826. break;
  8827. }
  8828. }
  8829. }
  8830. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8831. {
  8832. tp->nvram_jedecnum = JEDEC_ATMEL;
  8833. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8834. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8835. }
  8836. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  8837. {
  8838. u32 nvcfg1;
  8839. nvcfg1 = tr32(NVRAM_CFG1);
  8840. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8841. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8842. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8843. tp->nvram_jedecnum = JEDEC_ATMEL;
  8844. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8845. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8846. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8847. tw32(NVRAM_CFG1, nvcfg1);
  8848. return;
  8849. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8850. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  8851. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  8852. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  8853. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  8854. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  8855. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  8856. tp->nvram_jedecnum = JEDEC_ATMEL;
  8857. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8858. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8859. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8860. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8861. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  8862. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  8863. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  8864. break;
  8865. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  8866. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  8867. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8868. break;
  8869. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  8870. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  8871. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8872. break;
  8873. }
  8874. break;
  8875. case FLASH_5752VENDOR_ST_M45PE10:
  8876. case FLASH_5752VENDOR_ST_M45PE20:
  8877. case FLASH_5752VENDOR_ST_M45PE40:
  8878. tp->nvram_jedecnum = JEDEC_ST;
  8879. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8880. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8881. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8882. case FLASH_5752VENDOR_ST_M45PE10:
  8883. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  8884. break;
  8885. case FLASH_5752VENDOR_ST_M45PE20:
  8886. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8887. break;
  8888. case FLASH_5752VENDOR_ST_M45PE40:
  8889. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8890. break;
  8891. }
  8892. break;
  8893. default:
  8894. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  8895. return;
  8896. }
  8897. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8898. case FLASH_5752PAGE_SIZE_256:
  8899. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8900. tp->nvram_pagesize = 256;
  8901. break;
  8902. case FLASH_5752PAGE_SIZE_512:
  8903. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8904. tp->nvram_pagesize = 512;
  8905. break;
  8906. case FLASH_5752PAGE_SIZE_1K:
  8907. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8908. tp->nvram_pagesize = 1024;
  8909. break;
  8910. case FLASH_5752PAGE_SIZE_2K:
  8911. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8912. tp->nvram_pagesize = 2048;
  8913. break;
  8914. case FLASH_5752PAGE_SIZE_4K:
  8915. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8916. tp->nvram_pagesize = 4096;
  8917. break;
  8918. case FLASH_5752PAGE_SIZE_264:
  8919. tp->nvram_pagesize = 264;
  8920. break;
  8921. case FLASH_5752PAGE_SIZE_528:
  8922. tp->nvram_pagesize = 528;
  8923. break;
  8924. }
  8925. }
  8926. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8927. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8928. {
  8929. tw32_f(GRC_EEPROM_ADDR,
  8930. (EEPROM_ADDR_FSM_RESET |
  8931. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8932. EEPROM_ADDR_CLKPERD_SHIFT)));
  8933. msleep(1);
  8934. /* Enable seeprom accesses. */
  8935. tw32_f(GRC_LOCAL_CTRL,
  8936. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8937. udelay(100);
  8938. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8939. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8940. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8941. if (tg3_nvram_lock(tp)) {
  8942. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8943. "tg3_nvram_init failed.\n", tp->dev->name);
  8944. return;
  8945. }
  8946. tg3_enable_nvram_access(tp);
  8947. tp->nvram_size = 0;
  8948. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8949. tg3_get_5752_nvram_info(tp);
  8950. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8951. tg3_get_5755_nvram_info(tp);
  8952. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8953. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8954. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8955. tg3_get_5787_nvram_info(tp);
  8956. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  8957. tg3_get_5761_nvram_info(tp);
  8958. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8959. tg3_get_5906_nvram_info(tp);
  8960. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8961. tg3_get_57780_nvram_info(tp);
  8962. else
  8963. tg3_get_nvram_info(tp);
  8964. if (tp->nvram_size == 0)
  8965. tg3_get_nvram_size(tp);
  8966. tg3_disable_nvram_access(tp);
  8967. tg3_nvram_unlock(tp);
  8968. } else {
  8969. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  8970. tg3_get_eeprom_size(tp);
  8971. }
  8972. }
  8973. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  8974. u32 offset, u32 len, u8 *buf)
  8975. {
  8976. int i, j, rc = 0;
  8977. u32 val;
  8978. for (i = 0; i < len; i += 4) {
  8979. u32 addr;
  8980. __be32 data;
  8981. addr = offset + i;
  8982. memcpy(&data, buf + i, 4);
  8983. /*
  8984. * The SEEPROM interface expects the data to always be opposite
  8985. * the native endian format. We accomplish this by reversing
  8986. * all the operations that would have been performed on the
  8987. * data from a call to tg3_nvram_read_be32().
  8988. */
  8989. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  8990. val = tr32(GRC_EEPROM_ADDR);
  8991. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  8992. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  8993. EEPROM_ADDR_READ);
  8994. tw32(GRC_EEPROM_ADDR, val |
  8995. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8996. (addr & EEPROM_ADDR_ADDR_MASK) |
  8997. EEPROM_ADDR_START |
  8998. EEPROM_ADDR_WRITE);
  8999. for (j = 0; j < 1000; j++) {
  9000. val = tr32(GRC_EEPROM_ADDR);
  9001. if (val & EEPROM_ADDR_COMPLETE)
  9002. break;
  9003. msleep(1);
  9004. }
  9005. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9006. rc = -EBUSY;
  9007. break;
  9008. }
  9009. }
  9010. return rc;
  9011. }
  9012. /* offset and length are dword aligned */
  9013. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9014. u8 *buf)
  9015. {
  9016. int ret = 0;
  9017. u32 pagesize = tp->nvram_pagesize;
  9018. u32 pagemask = pagesize - 1;
  9019. u32 nvram_cmd;
  9020. u8 *tmp;
  9021. tmp = kmalloc(pagesize, GFP_KERNEL);
  9022. if (tmp == NULL)
  9023. return -ENOMEM;
  9024. while (len) {
  9025. int j;
  9026. u32 phy_addr, page_off, size;
  9027. phy_addr = offset & ~pagemask;
  9028. for (j = 0; j < pagesize; j += 4) {
  9029. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9030. (__be32 *) (tmp + j));
  9031. if (ret)
  9032. break;
  9033. }
  9034. if (ret)
  9035. break;
  9036. page_off = offset & pagemask;
  9037. size = pagesize;
  9038. if (len < size)
  9039. size = len;
  9040. len -= size;
  9041. memcpy(tmp + page_off, buf, size);
  9042. offset = offset + (pagesize - page_off);
  9043. tg3_enable_nvram_access(tp);
  9044. /*
  9045. * Before we can erase the flash page, we need
  9046. * to issue a special "write enable" command.
  9047. */
  9048. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9049. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9050. break;
  9051. /* Erase the target page */
  9052. tw32(NVRAM_ADDR, phy_addr);
  9053. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9054. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9055. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9056. break;
  9057. /* Issue another write enable to start the write. */
  9058. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9059. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9060. break;
  9061. for (j = 0; j < pagesize; j += 4) {
  9062. __be32 data;
  9063. data = *((__be32 *) (tmp + j));
  9064. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9065. tw32(NVRAM_ADDR, phy_addr + j);
  9066. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9067. NVRAM_CMD_WR;
  9068. if (j == 0)
  9069. nvram_cmd |= NVRAM_CMD_FIRST;
  9070. else if (j == (pagesize - 4))
  9071. nvram_cmd |= NVRAM_CMD_LAST;
  9072. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9073. break;
  9074. }
  9075. if (ret)
  9076. break;
  9077. }
  9078. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9079. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9080. kfree(tmp);
  9081. return ret;
  9082. }
  9083. /* offset and length are dword aligned */
  9084. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9085. u8 *buf)
  9086. {
  9087. int i, ret = 0;
  9088. for (i = 0; i < len; i += 4, offset += 4) {
  9089. u32 page_off, phy_addr, nvram_cmd;
  9090. __be32 data;
  9091. memcpy(&data, buf + i, 4);
  9092. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9093. page_off = offset % tp->nvram_pagesize;
  9094. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9095. tw32(NVRAM_ADDR, phy_addr);
  9096. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9097. if ((page_off == 0) || (i == 0))
  9098. nvram_cmd |= NVRAM_CMD_FIRST;
  9099. if (page_off == (tp->nvram_pagesize - 4))
  9100. nvram_cmd |= NVRAM_CMD_LAST;
  9101. if (i == (len - 4))
  9102. nvram_cmd |= NVRAM_CMD_LAST;
  9103. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9104. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9105. (tp->nvram_jedecnum == JEDEC_ST) &&
  9106. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9107. if ((ret = tg3_nvram_exec_cmd(tp,
  9108. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9109. NVRAM_CMD_DONE)))
  9110. break;
  9111. }
  9112. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9113. /* We always do complete word writes to eeprom. */
  9114. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9115. }
  9116. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9117. break;
  9118. }
  9119. return ret;
  9120. }
  9121. /* offset and length are dword aligned */
  9122. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9123. {
  9124. int ret;
  9125. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9126. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9127. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9128. udelay(40);
  9129. }
  9130. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9131. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9132. }
  9133. else {
  9134. u32 grc_mode;
  9135. ret = tg3_nvram_lock(tp);
  9136. if (ret)
  9137. return ret;
  9138. tg3_enable_nvram_access(tp);
  9139. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9140. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9141. tw32(NVRAM_WRITE1, 0x406);
  9142. grc_mode = tr32(GRC_MODE);
  9143. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9144. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9145. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9146. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9147. buf);
  9148. }
  9149. else {
  9150. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9151. buf);
  9152. }
  9153. grc_mode = tr32(GRC_MODE);
  9154. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9155. tg3_disable_nvram_access(tp);
  9156. tg3_nvram_unlock(tp);
  9157. }
  9158. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9159. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9160. udelay(40);
  9161. }
  9162. return ret;
  9163. }
  9164. struct subsys_tbl_ent {
  9165. u16 subsys_vendor, subsys_devid;
  9166. u32 phy_id;
  9167. };
  9168. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9169. /* Broadcom boards. */
  9170. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9171. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9172. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9173. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9174. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9175. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9176. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9177. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9178. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9179. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9180. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9181. /* 3com boards. */
  9182. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9183. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9184. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9185. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9186. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9187. /* DELL boards. */
  9188. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9189. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9190. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9191. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9192. /* Compaq boards. */
  9193. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9194. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9195. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9196. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9197. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9198. /* IBM boards. */
  9199. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9200. };
  9201. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9202. {
  9203. int i;
  9204. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9205. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9206. tp->pdev->subsystem_vendor) &&
  9207. (subsys_id_to_phy_id[i].subsys_devid ==
  9208. tp->pdev->subsystem_device))
  9209. return &subsys_id_to_phy_id[i];
  9210. }
  9211. return NULL;
  9212. }
  9213. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9214. {
  9215. u32 val;
  9216. u16 pmcsr;
  9217. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9218. * so need make sure we're in D0.
  9219. */
  9220. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9221. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9222. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9223. msleep(1);
  9224. /* Make sure register accesses (indirect or otherwise)
  9225. * will function correctly.
  9226. */
  9227. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9228. tp->misc_host_ctrl);
  9229. /* The memory arbiter has to be enabled in order for SRAM accesses
  9230. * to succeed. Normally on powerup the tg3 chip firmware will make
  9231. * sure it is enabled, but other entities such as system netboot
  9232. * code might disable it.
  9233. */
  9234. val = tr32(MEMARB_MODE);
  9235. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9236. tp->phy_id = PHY_ID_INVALID;
  9237. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9238. /* Assume an onboard device and WOL capable by default. */
  9239. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9240. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9241. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9242. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9243. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9244. }
  9245. val = tr32(VCPU_CFGSHDW);
  9246. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9247. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9248. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9249. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9250. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9251. goto done;
  9252. }
  9253. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9254. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9255. u32 nic_cfg, led_cfg;
  9256. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9257. int eeprom_phy_serdes = 0;
  9258. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9259. tp->nic_sram_data_cfg = nic_cfg;
  9260. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9261. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9262. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9263. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9264. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9265. (ver > 0) && (ver < 0x100))
  9266. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9267. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9268. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9269. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9270. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9271. eeprom_phy_serdes = 1;
  9272. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9273. if (nic_phy_id != 0) {
  9274. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9275. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9276. eeprom_phy_id = (id1 >> 16) << 10;
  9277. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9278. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9279. } else
  9280. eeprom_phy_id = 0;
  9281. tp->phy_id = eeprom_phy_id;
  9282. if (eeprom_phy_serdes) {
  9283. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9284. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9285. else
  9286. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9287. }
  9288. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9289. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9290. SHASTA_EXT_LED_MODE_MASK);
  9291. else
  9292. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9293. switch (led_cfg) {
  9294. default:
  9295. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9296. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9297. break;
  9298. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9299. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9300. break;
  9301. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9302. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9303. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9304. * read on some older 5700/5701 bootcode.
  9305. */
  9306. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9307. ASIC_REV_5700 ||
  9308. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9309. ASIC_REV_5701)
  9310. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9311. break;
  9312. case SHASTA_EXT_LED_SHARED:
  9313. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9314. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9315. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9316. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9317. LED_CTRL_MODE_PHY_2);
  9318. break;
  9319. case SHASTA_EXT_LED_MAC:
  9320. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9321. break;
  9322. case SHASTA_EXT_LED_COMBO:
  9323. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9324. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9325. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9326. LED_CTRL_MODE_PHY_2);
  9327. break;
  9328. }
  9329. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9330. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9331. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9332. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9333. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9334. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9335. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9336. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9337. if ((tp->pdev->subsystem_vendor ==
  9338. PCI_VENDOR_ID_ARIMA) &&
  9339. (tp->pdev->subsystem_device == 0x205a ||
  9340. tp->pdev->subsystem_device == 0x2063))
  9341. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9342. } else {
  9343. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9344. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9345. }
  9346. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9347. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9348. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9349. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9350. }
  9351. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9352. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9353. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9354. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9355. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9356. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9357. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9358. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9359. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9360. if (cfg2 & (1 << 17))
  9361. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9362. /* serdes signal pre-emphasis in register 0x590 set by */
  9363. /* bootcode if bit 18 is set */
  9364. if (cfg2 & (1 << 18))
  9365. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9366. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9367. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9368. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9369. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9370. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9371. u32 cfg3;
  9372. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9373. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9374. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9375. }
  9376. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9377. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9378. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9379. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9380. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9381. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9382. }
  9383. done:
  9384. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9385. device_set_wakeup_enable(&tp->pdev->dev,
  9386. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9387. }
  9388. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9389. {
  9390. int i;
  9391. u32 val;
  9392. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9393. tw32(OTP_CTRL, cmd);
  9394. /* Wait for up to 1 ms for command to execute. */
  9395. for (i = 0; i < 100; i++) {
  9396. val = tr32(OTP_STATUS);
  9397. if (val & OTP_STATUS_CMD_DONE)
  9398. break;
  9399. udelay(10);
  9400. }
  9401. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9402. }
  9403. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9404. * configuration is a 32-bit value that straddles the alignment boundary.
  9405. * We do two 32-bit reads and then shift and merge the results.
  9406. */
  9407. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9408. {
  9409. u32 bhalf_otp, thalf_otp;
  9410. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9411. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9412. return 0;
  9413. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9414. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9415. return 0;
  9416. thalf_otp = tr32(OTP_READ_DATA);
  9417. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9418. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9419. return 0;
  9420. bhalf_otp = tr32(OTP_READ_DATA);
  9421. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9422. }
  9423. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9424. {
  9425. u32 hw_phy_id_1, hw_phy_id_2;
  9426. u32 hw_phy_id, hw_phy_id_masked;
  9427. int err;
  9428. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9429. return tg3_phy_init(tp);
  9430. /* Reading the PHY ID register can conflict with ASF
  9431. * firmware access to the PHY hardware.
  9432. */
  9433. err = 0;
  9434. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9435. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9436. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9437. } else {
  9438. /* Now read the physical PHY_ID from the chip and verify
  9439. * that it is sane. If it doesn't look good, we fall back
  9440. * to either the hard-coded table based PHY_ID and failing
  9441. * that the value found in the eeprom area.
  9442. */
  9443. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9444. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9445. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9446. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9447. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9448. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9449. }
  9450. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9451. tp->phy_id = hw_phy_id;
  9452. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9453. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9454. else
  9455. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9456. } else {
  9457. if (tp->phy_id != PHY_ID_INVALID) {
  9458. /* Do nothing, phy ID already set up in
  9459. * tg3_get_eeprom_hw_cfg().
  9460. */
  9461. } else {
  9462. struct subsys_tbl_ent *p;
  9463. /* No eeprom signature? Try the hardcoded
  9464. * subsys device table.
  9465. */
  9466. p = lookup_by_subsys(tp);
  9467. if (!p)
  9468. return -ENODEV;
  9469. tp->phy_id = p->phy_id;
  9470. if (!tp->phy_id ||
  9471. tp->phy_id == PHY_ID_BCM8002)
  9472. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9473. }
  9474. }
  9475. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9476. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9477. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9478. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9479. tg3_readphy(tp, MII_BMSR, &bmsr);
  9480. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9481. (bmsr & BMSR_LSTATUS))
  9482. goto skip_phy_reset;
  9483. err = tg3_phy_reset(tp);
  9484. if (err)
  9485. return err;
  9486. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9487. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9488. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9489. tg3_ctrl = 0;
  9490. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9491. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9492. MII_TG3_CTRL_ADV_1000_FULL);
  9493. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9494. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9495. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9496. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9497. }
  9498. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9499. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9500. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9501. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9502. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9503. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9504. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9505. tg3_writephy(tp, MII_BMCR,
  9506. BMCR_ANENABLE | BMCR_ANRESTART);
  9507. }
  9508. tg3_phy_set_wirespeed(tp);
  9509. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9510. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9511. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9512. }
  9513. skip_phy_reset:
  9514. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9515. err = tg3_init_5401phy_dsp(tp);
  9516. if (err)
  9517. return err;
  9518. }
  9519. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9520. err = tg3_init_5401phy_dsp(tp);
  9521. }
  9522. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9523. tp->link_config.advertising =
  9524. (ADVERTISED_1000baseT_Half |
  9525. ADVERTISED_1000baseT_Full |
  9526. ADVERTISED_Autoneg |
  9527. ADVERTISED_FIBRE);
  9528. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9529. tp->link_config.advertising &=
  9530. ~(ADVERTISED_1000baseT_Half |
  9531. ADVERTISED_1000baseT_Full);
  9532. return err;
  9533. }
  9534. static void __devinit tg3_read_partno(struct tg3 *tp)
  9535. {
  9536. unsigned char vpd_data[256]; /* in little-endian format */
  9537. unsigned int i;
  9538. u32 magic;
  9539. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9540. tg3_nvram_read(tp, 0x0, &magic))
  9541. goto out_not_found;
  9542. if (magic == TG3_EEPROM_MAGIC) {
  9543. for (i = 0; i < 256; i += 4) {
  9544. u32 tmp;
  9545. /* The data is in little-endian format in NVRAM.
  9546. * Use the big-endian read routines to preserve
  9547. * the byte order as it exists in NVRAM.
  9548. */
  9549. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  9550. goto out_not_found;
  9551. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  9552. }
  9553. } else {
  9554. int vpd_cap;
  9555. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9556. for (i = 0; i < 256; i += 4) {
  9557. u32 tmp, j = 0;
  9558. __le32 v;
  9559. u16 tmp16;
  9560. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9561. i);
  9562. while (j++ < 100) {
  9563. pci_read_config_word(tp->pdev, vpd_cap +
  9564. PCI_VPD_ADDR, &tmp16);
  9565. if (tmp16 & 0x8000)
  9566. break;
  9567. msleep(1);
  9568. }
  9569. if (!(tmp16 & 0x8000))
  9570. goto out_not_found;
  9571. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9572. &tmp);
  9573. v = cpu_to_le32(tmp);
  9574. memcpy(&vpd_data[i], &v, sizeof(v));
  9575. }
  9576. }
  9577. /* Now parse and find the part number. */
  9578. for (i = 0; i < 254; ) {
  9579. unsigned char val = vpd_data[i];
  9580. unsigned int block_end;
  9581. if (val == 0x82 || val == 0x91) {
  9582. i = (i + 3 +
  9583. (vpd_data[i + 1] +
  9584. (vpd_data[i + 2] << 8)));
  9585. continue;
  9586. }
  9587. if (val != 0x90)
  9588. goto out_not_found;
  9589. block_end = (i + 3 +
  9590. (vpd_data[i + 1] +
  9591. (vpd_data[i + 2] << 8)));
  9592. i += 3;
  9593. if (block_end > 256)
  9594. goto out_not_found;
  9595. while (i < (block_end - 2)) {
  9596. if (vpd_data[i + 0] == 'P' &&
  9597. vpd_data[i + 1] == 'N') {
  9598. int partno_len = vpd_data[i + 2];
  9599. i += 3;
  9600. if (partno_len > 24 || (partno_len + i) > 256)
  9601. goto out_not_found;
  9602. memcpy(tp->board_part_number,
  9603. &vpd_data[i], partno_len);
  9604. /* Success. */
  9605. return;
  9606. }
  9607. i += 3 + vpd_data[i + 2];
  9608. }
  9609. /* Part number not found. */
  9610. goto out_not_found;
  9611. }
  9612. out_not_found:
  9613. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9614. strcpy(tp->board_part_number, "BCM95906");
  9615. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9616. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  9617. strcpy(tp->board_part_number, "BCM57780");
  9618. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9619. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  9620. strcpy(tp->board_part_number, "BCM57760");
  9621. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9622. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  9623. strcpy(tp->board_part_number, "BCM57790");
  9624. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9625. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  9626. strcpy(tp->board_part_number, "BCM57788");
  9627. else
  9628. strcpy(tp->board_part_number, "none");
  9629. }
  9630. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9631. {
  9632. u32 val;
  9633. if (tg3_nvram_read(tp, offset, &val) ||
  9634. (val & 0xfc000000) != 0x0c000000 ||
  9635. tg3_nvram_read(tp, offset + 4, &val) ||
  9636. val != 0)
  9637. return 0;
  9638. return 1;
  9639. }
  9640. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  9641. {
  9642. u32 val, offset, start, ver_offset;
  9643. int i;
  9644. bool newver = false;
  9645. if (tg3_nvram_read(tp, 0xc, &offset) ||
  9646. tg3_nvram_read(tp, 0x4, &start))
  9647. return;
  9648. offset = tg3_nvram_logical_addr(tp, offset);
  9649. if (tg3_nvram_read(tp, offset, &val))
  9650. return;
  9651. if ((val & 0xfc000000) == 0x0c000000) {
  9652. if (tg3_nvram_read(tp, offset + 4, &val))
  9653. return;
  9654. if (val == 0)
  9655. newver = true;
  9656. }
  9657. if (newver) {
  9658. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  9659. return;
  9660. offset = offset + ver_offset - start;
  9661. for (i = 0; i < 16; i += 4) {
  9662. __be32 v;
  9663. if (tg3_nvram_read_be32(tp, offset + i, &v))
  9664. return;
  9665. memcpy(tp->fw_ver + i, &v, sizeof(v));
  9666. }
  9667. } else {
  9668. u32 major, minor;
  9669. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  9670. return;
  9671. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  9672. TG3_NVM_BCVER_MAJSFT;
  9673. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  9674. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  9675. }
  9676. }
  9677. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  9678. {
  9679. u32 val, major, minor;
  9680. /* Use native endian representation */
  9681. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  9682. return;
  9683. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  9684. TG3_NVM_HWSB_CFG1_MAJSFT;
  9685. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  9686. TG3_NVM_HWSB_CFG1_MINSFT;
  9687. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  9688. }
  9689. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  9690. {
  9691. u32 offset, major, minor, build;
  9692. tp->fw_ver[0] = 's';
  9693. tp->fw_ver[1] = 'b';
  9694. tp->fw_ver[2] = '\0';
  9695. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  9696. return;
  9697. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  9698. case TG3_EEPROM_SB_REVISION_0:
  9699. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  9700. break;
  9701. case TG3_EEPROM_SB_REVISION_2:
  9702. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  9703. break;
  9704. case TG3_EEPROM_SB_REVISION_3:
  9705. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  9706. break;
  9707. default:
  9708. return;
  9709. }
  9710. if (tg3_nvram_read(tp, offset, &val))
  9711. return;
  9712. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  9713. TG3_EEPROM_SB_EDH_BLD_SHFT;
  9714. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  9715. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  9716. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  9717. if (minor > 99 || build > 26)
  9718. return;
  9719. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  9720. if (build > 0) {
  9721. tp->fw_ver[8] = 'a' + build - 1;
  9722. tp->fw_ver[9] = '\0';
  9723. }
  9724. }
  9725. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  9726. {
  9727. u32 val, offset, start;
  9728. int i, vlen;
  9729. for (offset = TG3_NVM_DIR_START;
  9730. offset < TG3_NVM_DIR_END;
  9731. offset += TG3_NVM_DIRENT_SIZE) {
  9732. if (tg3_nvram_read(tp, offset, &val))
  9733. return;
  9734. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9735. break;
  9736. }
  9737. if (offset == TG3_NVM_DIR_END)
  9738. return;
  9739. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9740. start = 0x08000000;
  9741. else if (tg3_nvram_read(tp, offset - 4, &start))
  9742. return;
  9743. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  9744. !tg3_fw_img_is_valid(tp, offset) ||
  9745. tg3_nvram_read(tp, offset + 8, &val))
  9746. return;
  9747. offset += val - start;
  9748. vlen = strlen(tp->fw_ver);
  9749. tp->fw_ver[vlen++] = ',';
  9750. tp->fw_ver[vlen++] = ' ';
  9751. for (i = 0; i < 4; i++) {
  9752. __be32 v;
  9753. if (tg3_nvram_read_be32(tp, offset, &v))
  9754. return;
  9755. offset += sizeof(v);
  9756. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  9757. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  9758. break;
  9759. }
  9760. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  9761. vlen += sizeof(v);
  9762. }
  9763. }
  9764. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  9765. {
  9766. int vlen;
  9767. u32 apedata;
  9768. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  9769. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  9770. return;
  9771. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  9772. if (apedata != APE_SEG_SIG_MAGIC)
  9773. return;
  9774. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  9775. if (!(apedata & APE_FW_STATUS_READY))
  9776. return;
  9777. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  9778. vlen = strlen(tp->fw_ver);
  9779. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  9780. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  9781. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  9782. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  9783. (apedata & APE_FW_VERSION_BLDMSK));
  9784. }
  9785. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9786. {
  9787. u32 val;
  9788. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  9789. tp->fw_ver[0] = 's';
  9790. tp->fw_ver[1] = 'b';
  9791. tp->fw_ver[2] = '\0';
  9792. return;
  9793. }
  9794. if (tg3_nvram_read(tp, 0, &val))
  9795. return;
  9796. if (val == TG3_EEPROM_MAGIC)
  9797. tg3_read_bc_ver(tp);
  9798. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  9799. tg3_read_sb_ver(tp, val);
  9800. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9801. tg3_read_hwsb_ver(tp);
  9802. else
  9803. return;
  9804. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9805. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9806. return;
  9807. tg3_read_mgmtfw_ver(tp);
  9808. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9809. }
  9810. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9811. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9812. {
  9813. static struct pci_device_id write_reorder_chipsets[] = {
  9814. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9815. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9816. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9817. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9818. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9819. PCI_DEVICE_ID_VIA_8385_0) },
  9820. { },
  9821. };
  9822. u32 misc_ctrl_reg;
  9823. u32 pci_state_reg, grc_misc_cfg;
  9824. u32 val;
  9825. u16 pci_cmd;
  9826. int err;
  9827. /* Force memory write invalidate off. If we leave it on,
  9828. * then on 5700_BX chips we have to enable a workaround.
  9829. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9830. * to match the cacheline size. The Broadcom driver have this
  9831. * workaround but turns MWI off all the times so never uses
  9832. * it. This seems to suggest that the workaround is insufficient.
  9833. */
  9834. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9835. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9836. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9837. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9838. * has the register indirect write enable bit set before
  9839. * we try to access any of the MMIO registers. It is also
  9840. * critical that the PCI-X hw workaround situation is decided
  9841. * before that as well.
  9842. */
  9843. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9844. &misc_ctrl_reg);
  9845. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9846. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9847. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9848. u32 prod_id_asic_rev;
  9849. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9850. &prod_id_asic_rev);
  9851. tp->pci_chip_rev_id = prod_id_asic_rev;
  9852. }
  9853. /* Wrong chip ID in 5752 A0. This code can be removed later
  9854. * as A0 is not in production.
  9855. */
  9856. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9857. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9858. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9859. * we need to disable memory and use config. cycles
  9860. * only to access all registers. The 5702/03 chips
  9861. * can mistakenly decode the special cycles from the
  9862. * ICH chipsets as memory write cycles, causing corruption
  9863. * of register and memory space. Only certain ICH bridges
  9864. * will drive special cycles with non-zero data during the
  9865. * address phase which can fall within the 5703's address
  9866. * range. This is not an ICH bug as the PCI spec allows
  9867. * non-zero address during special cycles. However, only
  9868. * these ICH bridges are known to drive non-zero addresses
  9869. * during special cycles.
  9870. *
  9871. * Since special cycles do not cross PCI bridges, we only
  9872. * enable this workaround if the 5703 is on the secondary
  9873. * bus of these ICH bridges.
  9874. */
  9875. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9876. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9877. static struct tg3_dev_id {
  9878. u32 vendor;
  9879. u32 device;
  9880. u32 rev;
  9881. } ich_chipsets[] = {
  9882. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  9883. PCI_ANY_ID },
  9884. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  9885. PCI_ANY_ID },
  9886. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  9887. 0xa },
  9888. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  9889. PCI_ANY_ID },
  9890. { },
  9891. };
  9892. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  9893. struct pci_dev *bridge = NULL;
  9894. while (pci_id->vendor != 0) {
  9895. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  9896. bridge);
  9897. if (!bridge) {
  9898. pci_id++;
  9899. continue;
  9900. }
  9901. if (pci_id->rev != PCI_ANY_ID) {
  9902. if (bridge->revision > pci_id->rev)
  9903. continue;
  9904. }
  9905. if (bridge->subordinate &&
  9906. (bridge->subordinate->number ==
  9907. tp->pdev->bus->number)) {
  9908. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  9909. pci_dev_put(bridge);
  9910. break;
  9911. }
  9912. }
  9913. }
  9914. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  9915. static struct tg3_dev_id {
  9916. u32 vendor;
  9917. u32 device;
  9918. } bridge_chipsets[] = {
  9919. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  9920. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  9921. { },
  9922. };
  9923. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  9924. struct pci_dev *bridge = NULL;
  9925. while (pci_id->vendor != 0) {
  9926. bridge = pci_get_device(pci_id->vendor,
  9927. pci_id->device,
  9928. bridge);
  9929. if (!bridge) {
  9930. pci_id++;
  9931. continue;
  9932. }
  9933. if (bridge->subordinate &&
  9934. (bridge->subordinate->number <=
  9935. tp->pdev->bus->number) &&
  9936. (bridge->subordinate->subordinate >=
  9937. tp->pdev->bus->number)) {
  9938. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  9939. pci_dev_put(bridge);
  9940. break;
  9941. }
  9942. }
  9943. }
  9944. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  9945. * DMA addresses > 40-bit. This bridge may have other additional
  9946. * 57xx devices behind it in some 4-port NIC designs for example.
  9947. * Any tg3 device found behind the bridge will also need the 40-bit
  9948. * DMA workaround.
  9949. */
  9950. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9951. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9952. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  9953. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9954. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  9955. }
  9956. else {
  9957. struct pci_dev *bridge = NULL;
  9958. do {
  9959. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  9960. PCI_DEVICE_ID_SERVERWORKS_EPB,
  9961. bridge);
  9962. if (bridge && bridge->subordinate &&
  9963. (bridge->subordinate->number <=
  9964. tp->pdev->bus->number) &&
  9965. (bridge->subordinate->subordinate >=
  9966. tp->pdev->bus->number)) {
  9967. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9968. pci_dev_put(bridge);
  9969. break;
  9970. }
  9971. } while (bridge);
  9972. }
  9973. /* Initialize misc host control in PCI block. */
  9974. tp->misc_host_ctrl |= (misc_ctrl_reg &
  9975. MISC_HOST_CTRL_CHIPREV);
  9976. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9977. tp->misc_host_ctrl);
  9978. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9979. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9980. tp->pdev_peer = tg3_find_peer(tp);
  9981. /* Intentionally exclude ASIC_REV_5906 */
  9982. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9983. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9984. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9985. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9986. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  9987. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9988. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  9989. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9990. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9991. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  9992. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  9993. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9994. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  9995. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  9996. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9997. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  9998. /* 5700 B0 chips do not support checksumming correctly due
  9999. * to hardware bugs.
  10000. */
  10001. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10002. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10003. else {
  10004. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10005. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10006. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10007. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10008. }
  10009. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10010. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10011. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10012. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10013. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10014. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10015. tp->pdev_peer == tp->pdev))
  10016. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10017. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10018. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10019. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10020. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10021. } else {
  10022. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10023. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10024. ASIC_REV_5750 &&
  10025. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10026. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10027. }
  10028. }
  10029. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10030. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10031. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  10032. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10033. &pci_state_reg);
  10034. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10035. if (tp->pcie_cap != 0) {
  10036. u16 lnkctl;
  10037. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10038. pcie_set_readrq(tp->pdev, 4096);
  10039. pci_read_config_word(tp->pdev,
  10040. tp->pcie_cap + PCI_EXP_LNKCTL,
  10041. &lnkctl);
  10042. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10043. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10044. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10045. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10046. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10047. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10048. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10049. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10050. }
  10051. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10052. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10053. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10054. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10055. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10056. if (!tp->pcix_cap) {
  10057. printk(KERN_ERR PFX "Cannot find PCI-X "
  10058. "capability, aborting.\n");
  10059. return -EIO;
  10060. }
  10061. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10062. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10063. }
  10064. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10065. * reordering to the mailbox registers done by the host
  10066. * controller can cause major troubles. We read back from
  10067. * every mailbox register write to force the writes to be
  10068. * posted to the chip in order.
  10069. */
  10070. if (pci_dev_present(write_reorder_chipsets) &&
  10071. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10072. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10073. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10074. &tp->pci_cacheline_sz);
  10075. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10076. &tp->pci_lat_timer);
  10077. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10078. tp->pci_lat_timer < 64) {
  10079. tp->pci_lat_timer = 64;
  10080. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10081. tp->pci_lat_timer);
  10082. }
  10083. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10084. /* 5700 BX chips need to have their TX producer index
  10085. * mailboxes written twice to workaround a bug.
  10086. */
  10087. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10088. /* If we are in PCI-X mode, enable register write workaround.
  10089. *
  10090. * The workaround is to use indirect register accesses
  10091. * for all chip writes not to mailbox registers.
  10092. */
  10093. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10094. u32 pm_reg;
  10095. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10096. /* The chip can have it's power management PCI config
  10097. * space registers clobbered due to this bug.
  10098. * So explicitly force the chip into D0 here.
  10099. */
  10100. pci_read_config_dword(tp->pdev,
  10101. tp->pm_cap + PCI_PM_CTRL,
  10102. &pm_reg);
  10103. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10104. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10105. pci_write_config_dword(tp->pdev,
  10106. tp->pm_cap + PCI_PM_CTRL,
  10107. pm_reg);
  10108. /* Also, force SERR#/PERR# in PCI command. */
  10109. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10110. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10111. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10112. }
  10113. }
  10114. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10115. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10116. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10117. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10118. /* Chip-specific fixup from Broadcom driver */
  10119. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10120. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10121. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10122. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10123. }
  10124. /* Default fast path register access methods */
  10125. tp->read32 = tg3_read32;
  10126. tp->write32 = tg3_write32;
  10127. tp->read32_mbox = tg3_read32;
  10128. tp->write32_mbox = tg3_write32;
  10129. tp->write32_tx_mbox = tg3_write32;
  10130. tp->write32_rx_mbox = tg3_write32;
  10131. /* Various workaround register access methods */
  10132. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10133. tp->write32 = tg3_write_indirect_reg32;
  10134. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10135. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10136. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10137. /*
  10138. * Back to back register writes can cause problems on these
  10139. * chips, the workaround is to read back all reg writes
  10140. * except those to mailbox regs.
  10141. *
  10142. * See tg3_write_indirect_reg32().
  10143. */
  10144. tp->write32 = tg3_write_flush_reg32;
  10145. }
  10146. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10147. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10148. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10149. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10150. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10151. }
  10152. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10153. tp->read32 = tg3_read_indirect_reg32;
  10154. tp->write32 = tg3_write_indirect_reg32;
  10155. tp->read32_mbox = tg3_read_indirect_mbox;
  10156. tp->write32_mbox = tg3_write_indirect_mbox;
  10157. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10158. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10159. iounmap(tp->regs);
  10160. tp->regs = NULL;
  10161. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10162. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10163. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10164. }
  10165. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10166. tp->read32_mbox = tg3_read32_mbox_5906;
  10167. tp->write32_mbox = tg3_write32_mbox_5906;
  10168. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10169. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10170. }
  10171. if (tp->write32 == tg3_write_indirect_reg32 ||
  10172. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10173. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10174. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10175. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10176. /* Get eeprom hw config before calling tg3_set_power_state().
  10177. * In particular, the TG3_FLG2_IS_NIC flag must be
  10178. * determined before calling tg3_set_power_state() so that
  10179. * we know whether or not to switch out of Vaux power.
  10180. * When the flag is set, it means that GPIO1 is used for eeprom
  10181. * write protect and also implies that it is a LOM where GPIOs
  10182. * are not used to switch power.
  10183. */
  10184. tg3_get_eeprom_hw_cfg(tp);
  10185. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10186. /* Allow reads and writes to the
  10187. * APE register and memory space.
  10188. */
  10189. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10190. PCISTATE_ALLOW_APE_SHMEM_WR;
  10191. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10192. pci_state_reg);
  10193. }
  10194. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10195. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10196. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10197. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10198. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10199. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10200. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10201. * It is also used as eeprom write protect on LOMs.
  10202. */
  10203. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10204. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10205. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10206. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10207. GRC_LCLCTRL_GPIO_OUTPUT1);
  10208. /* Unused GPIO3 must be driven as output on 5752 because there
  10209. * are no pull-up resistors on unused GPIO pins.
  10210. */
  10211. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10212. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10213. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10214. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10215. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10216. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  10217. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  10218. /* Turn off the debug UART. */
  10219. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10220. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10221. /* Keep VMain power. */
  10222. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10223. GRC_LCLCTRL_GPIO_OUTPUT0;
  10224. }
  10225. /* Force the chip into D0. */
  10226. err = tg3_set_power_state(tp, PCI_D0);
  10227. if (err) {
  10228. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10229. pci_name(tp->pdev));
  10230. return err;
  10231. }
  10232. /* Derive initial jumbo mode from MTU assigned in
  10233. * ether_setup() via the alloc_etherdev() call
  10234. */
  10235. if (tp->dev->mtu > ETH_DATA_LEN &&
  10236. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10237. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10238. /* Determine WakeOnLan speed to use. */
  10239. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10240. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10241. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10242. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10243. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10244. } else {
  10245. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10246. }
  10247. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10248. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  10249. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10250. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10251. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10252. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10253. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10254. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  10255. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10256. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10257. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10258. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10259. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10260. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10261. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10262. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10263. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  10264. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10265. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780) {
  10266. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10267. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10268. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10269. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10270. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10271. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10272. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10273. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10274. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10275. } else
  10276. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10277. }
  10278. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10279. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10280. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10281. if (tp->phy_otp == 0)
  10282. tp->phy_otp = TG3_OTP_DEFAULT;
  10283. }
  10284. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10285. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10286. else
  10287. tp->mi_mode = MAC_MI_MODE_BASE;
  10288. tp->coalesce_mode = 0;
  10289. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10290. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10291. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10292. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10293. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10294. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10295. if ((tp->pci_chip_rev_id == CHIPREV_ID_57780_A1 &&
  10296. tr32(RCVLPC_STATS_ENABLE) & RCVLPC_STATSENAB_ASF_FIX) ||
  10297. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0)
  10298. tp->tg3_flags3 |= TG3_FLG3_TOGGLE_10_100_L1PLLPD;
  10299. err = tg3_mdio_init(tp);
  10300. if (err)
  10301. return err;
  10302. /* Initialize data/descriptor byte/word swapping. */
  10303. val = tr32(GRC_MODE);
  10304. val &= GRC_MODE_HOST_STACKUP;
  10305. tw32(GRC_MODE, val | tp->grc_mode);
  10306. tg3_switch_clocks(tp);
  10307. /* Clear this out for sanity. */
  10308. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10309. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10310. &pci_state_reg);
  10311. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10312. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10313. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10314. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10315. chiprevid == CHIPREV_ID_5701_B0 ||
  10316. chiprevid == CHIPREV_ID_5701_B2 ||
  10317. chiprevid == CHIPREV_ID_5701_B5) {
  10318. void __iomem *sram_base;
  10319. /* Write some dummy words into the SRAM status block
  10320. * area, see if it reads back correctly. If the return
  10321. * value is bad, force enable the PCIX workaround.
  10322. */
  10323. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10324. writel(0x00000000, sram_base);
  10325. writel(0x00000000, sram_base + 4);
  10326. writel(0xffffffff, sram_base + 4);
  10327. if (readl(sram_base) != 0x00000000)
  10328. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10329. }
  10330. }
  10331. udelay(50);
  10332. tg3_nvram_init(tp);
  10333. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10334. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10335. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10336. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10337. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10338. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10339. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10340. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10341. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10342. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10343. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10344. HOSTCC_MODE_CLRTICK_TXBD);
  10345. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10346. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10347. tp->misc_host_ctrl);
  10348. }
  10349. /* Preserve the APE MAC_MODE bits */
  10350. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10351. tp->mac_mode = tr32(MAC_MODE) |
  10352. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10353. else
  10354. tp->mac_mode = TG3_DEF_MAC_MODE;
  10355. /* these are limited to 10/100 only */
  10356. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10357. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10358. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10359. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10360. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10361. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10362. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10363. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10364. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10365. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10366. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10367. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10368. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  10369. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10370. err = tg3_phy_probe(tp);
  10371. if (err) {
  10372. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10373. pci_name(tp->pdev), err);
  10374. /* ... but do not return immediately ... */
  10375. tg3_mdio_fini(tp);
  10376. }
  10377. tg3_read_partno(tp);
  10378. tg3_read_fw_ver(tp);
  10379. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10380. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10381. } else {
  10382. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10383. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10384. else
  10385. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10386. }
  10387. /* 5700 {AX,BX} chips have a broken status block link
  10388. * change bit implementation, so we must use the
  10389. * status register in those cases.
  10390. */
  10391. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10392. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10393. else
  10394. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10395. /* The led_ctrl is set during tg3_phy_probe, here we might
  10396. * have to force the link status polling mechanism based
  10397. * upon subsystem IDs.
  10398. */
  10399. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10400. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10401. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10402. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10403. TG3_FLAG_USE_LINKCHG_REG);
  10404. }
  10405. /* For all SERDES we poll the MAC status register. */
  10406. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10407. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10408. else
  10409. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10410. tp->rx_offset = NET_IP_ALIGN;
  10411. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10412. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10413. tp->rx_offset = 0;
  10414. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10415. /* Increment the rx prod index on the rx std ring by at most
  10416. * 8 for these chips to workaround hw errata.
  10417. */
  10418. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10419. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10420. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10421. tp->rx_std_max_post = 8;
  10422. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10423. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10424. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10425. return err;
  10426. }
  10427. #ifdef CONFIG_SPARC
  10428. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10429. {
  10430. struct net_device *dev = tp->dev;
  10431. struct pci_dev *pdev = tp->pdev;
  10432. struct device_node *dp = pci_device_to_OF_node(pdev);
  10433. const unsigned char *addr;
  10434. int len;
  10435. addr = of_get_property(dp, "local-mac-address", &len);
  10436. if (addr && len == 6) {
  10437. memcpy(dev->dev_addr, addr, 6);
  10438. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10439. return 0;
  10440. }
  10441. return -ENODEV;
  10442. }
  10443. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10444. {
  10445. struct net_device *dev = tp->dev;
  10446. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10447. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10448. return 0;
  10449. }
  10450. #endif
  10451. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10452. {
  10453. struct net_device *dev = tp->dev;
  10454. u32 hi, lo, mac_offset;
  10455. int addr_ok = 0;
  10456. #ifdef CONFIG_SPARC
  10457. if (!tg3_get_macaddr_sparc(tp))
  10458. return 0;
  10459. #endif
  10460. mac_offset = 0x7c;
  10461. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10462. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10463. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10464. mac_offset = 0xcc;
  10465. if (tg3_nvram_lock(tp))
  10466. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10467. else
  10468. tg3_nvram_unlock(tp);
  10469. }
  10470. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10471. mac_offset = 0x10;
  10472. /* First try to get it from MAC address mailbox. */
  10473. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10474. if ((hi >> 16) == 0x484b) {
  10475. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10476. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10477. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10478. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10479. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10480. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10481. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10482. /* Some old bootcode may report a 0 MAC address in SRAM */
  10483. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10484. }
  10485. if (!addr_ok) {
  10486. /* Next, try NVRAM. */
  10487. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  10488. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  10489. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  10490. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  10491. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  10492. }
  10493. /* Finally just fetch it out of the MAC control regs. */
  10494. else {
  10495. hi = tr32(MAC_ADDR_0_HIGH);
  10496. lo = tr32(MAC_ADDR_0_LOW);
  10497. dev->dev_addr[5] = lo & 0xff;
  10498. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10499. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10500. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10501. dev->dev_addr[1] = hi & 0xff;
  10502. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10503. }
  10504. }
  10505. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10506. #ifdef CONFIG_SPARC
  10507. if (!tg3_get_default_macaddr_sparc(tp))
  10508. return 0;
  10509. #endif
  10510. return -EINVAL;
  10511. }
  10512. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10513. return 0;
  10514. }
  10515. #define BOUNDARY_SINGLE_CACHELINE 1
  10516. #define BOUNDARY_MULTI_CACHELINE 2
  10517. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10518. {
  10519. int cacheline_size;
  10520. u8 byte;
  10521. int goal;
  10522. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10523. if (byte == 0)
  10524. cacheline_size = 1024;
  10525. else
  10526. cacheline_size = (int) byte * 4;
  10527. /* On 5703 and later chips, the boundary bits have no
  10528. * effect.
  10529. */
  10530. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10531. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10532. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10533. goto out;
  10534. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10535. goal = BOUNDARY_MULTI_CACHELINE;
  10536. #else
  10537. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10538. goal = BOUNDARY_SINGLE_CACHELINE;
  10539. #else
  10540. goal = 0;
  10541. #endif
  10542. #endif
  10543. if (!goal)
  10544. goto out;
  10545. /* PCI controllers on most RISC systems tend to disconnect
  10546. * when a device tries to burst across a cache-line boundary.
  10547. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10548. *
  10549. * Unfortunately, for PCI-E there are only limited
  10550. * write-side controls for this, and thus for reads
  10551. * we will still get the disconnects. We'll also waste
  10552. * these PCI cycles for both read and write for chips
  10553. * other than 5700 and 5701 which do not implement the
  10554. * boundary bits.
  10555. */
  10556. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10557. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10558. switch (cacheline_size) {
  10559. case 16:
  10560. case 32:
  10561. case 64:
  10562. case 128:
  10563. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10564. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10565. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10566. } else {
  10567. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10568. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10569. }
  10570. break;
  10571. case 256:
  10572. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10573. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10574. break;
  10575. default:
  10576. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10577. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10578. break;
  10579. }
  10580. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10581. switch (cacheline_size) {
  10582. case 16:
  10583. case 32:
  10584. case 64:
  10585. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10586. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10587. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10588. break;
  10589. }
  10590. /* fallthrough */
  10591. case 128:
  10592. default:
  10593. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10594. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10595. break;
  10596. }
  10597. } else {
  10598. switch (cacheline_size) {
  10599. case 16:
  10600. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10601. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10602. DMA_RWCTRL_WRITE_BNDRY_16);
  10603. break;
  10604. }
  10605. /* fallthrough */
  10606. case 32:
  10607. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10608. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10609. DMA_RWCTRL_WRITE_BNDRY_32);
  10610. break;
  10611. }
  10612. /* fallthrough */
  10613. case 64:
  10614. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10615. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10616. DMA_RWCTRL_WRITE_BNDRY_64);
  10617. break;
  10618. }
  10619. /* fallthrough */
  10620. case 128:
  10621. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10622. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10623. DMA_RWCTRL_WRITE_BNDRY_128);
  10624. break;
  10625. }
  10626. /* fallthrough */
  10627. case 256:
  10628. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10629. DMA_RWCTRL_WRITE_BNDRY_256);
  10630. break;
  10631. case 512:
  10632. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10633. DMA_RWCTRL_WRITE_BNDRY_512);
  10634. break;
  10635. case 1024:
  10636. default:
  10637. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10638. DMA_RWCTRL_WRITE_BNDRY_1024);
  10639. break;
  10640. }
  10641. }
  10642. out:
  10643. return val;
  10644. }
  10645. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10646. {
  10647. struct tg3_internal_buffer_desc test_desc;
  10648. u32 sram_dma_descs;
  10649. int i, ret;
  10650. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10651. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10652. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10653. tw32(RDMAC_STATUS, 0);
  10654. tw32(WDMAC_STATUS, 0);
  10655. tw32(BUFMGR_MODE, 0);
  10656. tw32(FTQ_RESET, 0);
  10657. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10658. test_desc.addr_lo = buf_dma & 0xffffffff;
  10659. test_desc.nic_mbuf = 0x00002100;
  10660. test_desc.len = size;
  10661. /*
  10662. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10663. * the *second* time the tg3 driver was getting loaded after an
  10664. * initial scan.
  10665. *
  10666. * Broadcom tells me:
  10667. * ...the DMA engine is connected to the GRC block and a DMA
  10668. * reset may affect the GRC block in some unpredictable way...
  10669. * The behavior of resets to individual blocks has not been tested.
  10670. *
  10671. * Broadcom noted the GRC reset will also reset all sub-components.
  10672. */
  10673. if (to_device) {
  10674. test_desc.cqid_sqid = (13 << 8) | 2;
  10675. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10676. udelay(40);
  10677. } else {
  10678. test_desc.cqid_sqid = (16 << 8) | 7;
  10679. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10680. udelay(40);
  10681. }
  10682. test_desc.flags = 0x00000005;
  10683. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10684. u32 val;
  10685. val = *(((u32 *)&test_desc) + i);
  10686. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10687. sram_dma_descs + (i * sizeof(u32)));
  10688. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10689. }
  10690. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10691. if (to_device) {
  10692. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10693. } else {
  10694. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10695. }
  10696. ret = -ENODEV;
  10697. for (i = 0; i < 40; i++) {
  10698. u32 val;
  10699. if (to_device)
  10700. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10701. else
  10702. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10703. if ((val & 0xffff) == sram_dma_descs) {
  10704. ret = 0;
  10705. break;
  10706. }
  10707. udelay(100);
  10708. }
  10709. return ret;
  10710. }
  10711. #define TEST_BUFFER_SIZE 0x2000
  10712. static int __devinit tg3_test_dma(struct tg3 *tp)
  10713. {
  10714. dma_addr_t buf_dma;
  10715. u32 *buf, saved_dma_rwctrl;
  10716. int ret;
  10717. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10718. if (!buf) {
  10719. ret = -ENOMEM;
  10720. goto out_nofree;
  10721. }
  10722. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10723. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10724. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10725. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10726. /* DMA read watermark not used on PCIE */
  10727. tp->dma_rwctrl |= 0x00180000;
  10728. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10729. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10730. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10731. tp->dma_rwctrl |= 0x003f0000;
  10732. else
  10733. tp->dma_rwctrl |= 0x003f000f;
  10734. } else {
  10735. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10736. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10737. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10738. u32 read_water = 0x7;
  10739. /* If the 5704 is behind the EPB bridge, we can
  10740. * do the less restrictive ONE_DMA workaround for
  10741. * better performance.
  10742. */
  10743. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10744. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10745. tp->dma_rwctrl |= 0x8000;
  10746. else if (ccval == 0x6 || ccval == 0x7)
  10747. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10748. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10749. read_water = 4;
  10750. /* Set bit 23 to enable PCIX hw bug fix */
  10751. tp->dma_rwctrl |=
  10752. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10753. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10754. (1 << 23);
  10755. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10756. /* 5780 always in PCIX mode */
  10757. tp->dma_rwctrl |= 0x00144000;
  10758. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10759. /* 5714 always in PCIX mode */
  10760. tp->dma_rwctrl |= 0x00148000;
  10761. } else {
  10762. tp->dma_rwctrl |= 0x001b000f;
  10763. }
  10764. }
  10765. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10766. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10767. tp->dma_rwctrl &= 0xfffffff0;
  10768. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10769. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10770. /* Remove this if it causes problems for some boards. */
  10771. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10772. /* On 5700/5701 chips, we need to set this bit.
  10773. * Otherwise the chip will issue cacheline transactions
  10774. * to streamable DMA memory with not all the byte
  10775. * enables turned on. This is an error on several
  10776. * RISC PCI controllers, in particular sparc64.
  10777. *
  10778. * On 5703/5704 chips, this bit has been reassigned
  10779. * a different meaning. In particular, it is used
  10780. * on those chips to enable a PCI-X workaround.
  10781. */
  10782. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10783. }
  10784. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10785. #if 0
  10786. /* Unneeded, already done by tg3_get_invariants. */
  10787. tg3_switch_clocks(tp);
  10788. #endif
  10789. ret = 0;
  10790. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10791. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10792. goto out;
  10793. /* It is best to perform DMA test with maximum write burst size
  10794. * to expose the 5700/5701 write DMA bug.
  10795. */
  10796. saved_dma_rwctrl = tp->dma_rwctrl;
  10797. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10798. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10799. while (1) {
  10800. u32 *p = buf, i;
  10801. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10802. p[i] = i;
  10803. /* Send the buffer to the chip. */
  10804. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10805. if (ret) {
  10806. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10807. break;
  10808. }
  10809. #if 0
  10810. /* validate data reached card RAM correctly. */
  10811. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10812. u32 val;
  10813. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10814. if (le32_to_cpu(val) != p[i]) {
  10815. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10816. /* ret = -ENODEV here? */
  10817. }
  10818. p[i] = 0;
  10819. }
  10820. #endif
  10821. /* Now read it back. */
  10822. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10823. if (ret) {
  10824. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10825. break;
  10826. }
  10827. /* Verify it. */
  10828. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10829. if (p[i] == i)
  10830. continue;
  10831. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10832. DMA_RWCTRL_WRITE_BNDRY_16) {
  10833. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10834. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10835. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10836. break;
  10837. } else {
  10838. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10839. ret = -ENODEV;
  10840. goto out;
  10841. }
  10842. }
  10843. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10844. /* Success. */
  10845. ret = 0;
  10846. break;
  10847. }
  10848. }
  10849. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10850. DMA_RWCTRL_WRITE_BNDRY_16) {
  10851. static struct pci_device_id dma_wait_state_chipsets[] = {
  10852. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10853. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10854. { },
  10855. };
  10856. /* DMA test passed without adjusting DMA boundary,
  10857. * now look for chipsets that are known to expose the
  10858. * DMA bug without failing the test.
  10859. */
  10860. if (pci_dev_present(dma_wait_state_chipsets)) {
  10861. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10862. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10863. }
  10864. else
  10865. /* Safe to use the calculated DMA boundary. */
  10866. tp->dma_rwctrl = saved_dma_rwctrl;
  10867. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10868. }
  10869. out:
  10870. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10871. out_nofree:
  10872. return ret;
  10873. }
  10874. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10875. {
  10876. tp->link_config.advertising =
  10877. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10878. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10879. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10880. ADVERTISED_Autoneg | ADVERTISED_MII);
  10881. tp->link_config.speed = SPEED_INVALID;
  10882. tp->link_config.duplex = DUPLEX_INVALID;
  10883. tp->link_config.autoneg = AUTONEG_ENABLE;
  10884. tp->link_config.active_speed = SPEED_INVALID;
  10885. tp->link_config.active_duplex = DUPLEX_INVALID;
  10886. tp->link_config.phy_is_low_power = 0;
  10887. tp->link_config.orig_speed = SPEED_INVALID;
  10888. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10889. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10890. }
  10891. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  10892. {
  10893. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10894. tp->bufmgr_config.mbuf_read_dma_low_water =
  10895. DEFAULT_MB_RDMA_LOW_WATER_5705;
  10896. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10897. DEFAULT_MB_MACRX_LOW_WATER_5705;
  10898. tp->bufmgr_config.mbuf_high_water =
  10899. DEFAULT_MB_HIGH_WATER_5705;
  10900. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10901. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10902. DEFAULT_MB_MACRX_LOW_WATER_5906;
  10903. tp->bufmgr_config.mbuf_high_water =
  10904. DEFAULT_MB_HIGH_WATER_5906;
  10905. }
  10906. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10907. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  10908. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10909. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  10910. tp->bufmgr_config.mbuf_high_water_jumbo =
  10911. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  10912. } else {
  10913. tp->bufmgr_config.mbuf_read_dma_low_water =
  10914. DEFAULT_MB_RDMA_LOW_WATER;
  10915. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10916. DEFAULT_MB_MACRX_LOW_WATER;
  10917. tp->bufmgr_config.mbuf_high_water =
  10918. DEFAULT_MB_HIGH_WATER;
  10919. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10920. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  10921. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10922. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  10923. tp->bufmgr_config.mbuf_high_water_jumbo =
  10924. DEFAULT_MB_HIGH_WATER_JUMBO;
  10925. }
  10926. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  10927. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  10928. }
  10929. static char * __devinit tg3_phy_string(struct tg3 *tp)
  10930. {
  10931. switch (tp->phy_id & PHY_ID_MASK) {
  10932. case PHY_ID_BCM5400: return "5400";
  10933. case PHY_ID_BCM5401: return "5401";
  10934. case PHY_ID_BCM5411: return "5411";
  10935. case PHY_ID_BCM5701: return "5701";
  10936. case PHY_ID_BCM5703: return "5703";
  10937. case PHY_ID_BCM5704: return "5704";
  10938. case PHY_ID_BCM5705: return "5705";
  10939. case PHY_ID_BCM5750: return "5750";
  10940. case PHY_ID_BCM5752: return "5752";
  10941. case PHY_ID_BCM5714: return "5714";
  10942. case PHY_ID_BCM5780: return "5780";
  10943. case PHY_ID_BCM5755: return "5755";
  10944. case PHY_ID_BCM5787: return "5787";
  10945. case PHY_ID_BCM5784: return "5784";
  10946. case PHY_ID_BCM5756: return "5722/5756";
  10947. case PHY_ID_BCM5906: return "5906";
  10948. case PHY_ID_BCM5761: return "5761";
  10949. case PHY_ID_BCM8002: return "8002/serdes";
  10950. case 0: return "serdes";
  10951. default: return "unknown";
  10952. }
  10953. }
  10954. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  10955. {
  10956. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10957. strcpy(str, "PCI Express");
  10958. return str;
  10959. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10960. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  10961. strcpy(str, "PCIX:");
  10962. if ((clock_ctrl == 7) ||
  10963. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  10964. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  10965. strcat(str, "133MHz");
  10966. else if (clock_ctrl == 0)
  10967. strcat(str, "33MHz");
  10968. else if (clock_ctrl == 2)
  10969. strcat(str, "50MHz");
  10970. else if (clock_ctrl == 4)
  10971. strcat(str, "66MHz");
  10972. else if (clock_ctrl == 6)
  10973. strcat(str, "100MHz");
  10974. } else {
  10975. strcpy(str, "PCI:");
  10976. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  10977. strcat(str, "66MHz");
  10978. else
  10979. strcat(str, "33MHz");
  10980. }
  10981. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  10982. strcat(str, ":32-bit");
  10983. else
  10984. strcat(str, ":64-bit");
  10985. return str;
  10986. }
  10987. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  10988. {
  10989. struct pci_dev *peer;
  10990. unsigned int func, devnr = tp->pdev->devfn & ~7;
  10991. for (func = 0; func < 8; func++) {
  10992. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  10993. if (peer && peer != tp->pdev)
  10994. break;
  10995. pci_dev_put(peer);
  10996. }
  10997. /* 5704 can be configured in single-port mode, set peer to
  10998. * tp->pdev in that case.
  10999. */
  11000. if (!peer) {
  11001. peer = tp->pdev;
  11002. return peer;
  11003. }
  11004. /*
  11005. * We don't need to keep the refcount elevated; there's no way
  11006. * to remove one half of this device without removing the other
  11007. */
  11008. pci_dev_put(peer);
  11009. return peer;
  11010. }
  11011. static void __devinit tg3_init_coal(struct tg3 *tp)
  11012. {
  11013. struct ethtool_coalesce *ec = &tp->coal;
  11014. memset(ec, 0, sizeof(*ec));
  11015. ec->cmd = ETHTOOL_GCOALESCE;
  11016. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11017. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11018. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11019. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11020. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11021. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11022. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11023. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11024. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11025. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11026. HOSTCC_MODE_CLRTICK_TXBD)) {
  11027. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11028. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11029. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11030. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11031. }
  11032. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11033. ec->rx_coalesce_usecs_irq = 0;
  11034. ec->tx_coalesce_usecs_irq = 0;
  11035. ec->stats_block_coalesce_usecs = 0;
  11036. }
  11037. }
  11038. static const struct net_device_ops tg3_netdev_ops = {
  11039. .ndo_open = tg3_open,
  11040. .ndo_stop = tg3_close,
  11041. .ndo_start_xmit = tg3_start_xmit,
  11042. .ndo_get_stats = tg3_get_stats,
  11043. .ndo_validate_addr = eth_validate_addr,
  11044. .ndo_set_multicast_list = tg3_set_rx_mode,
  11045. .ndo_set_mac_address = tg3_set_mac_addr,
  11046. .ndo_do_ioctl = tg3_ioctl,
  11047. .ndo_tx_timeout = tg3_tx_timeout,
  11048. .ndo_change_mtu = tg3_change_mtu,
  11049. #if TG3_VLAN_TAG_USED
  11050. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11051. #endif
  11052. #ifdef CONFIG_NET_POLL_CONTROLLER
  11053. .ndo_poll_controller = tg3_poll_controller,
  11054. #endif
  11055. };
  11056. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11057. .ndo_open = tg3_open,
  11058. .ndo_stop = tg3_close,
  11059. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11060. .ndo_get_stats = tg3_get_stats,
  11061. .ndo_validate_addr = eth_validate_addr,
  11062. .ndo_set_multicast_list = tg3_set_rx_mode,
  11063. .ndo_set_mac_address = tg3_set_mac_addr,
  11064. .ndo_do_ioctl = tg3_ioctl,
  11065. .ndo_tx_timeout = tg3_tx_timeout,
  11066. .ndo_change_mtu = tg3_change_mtu,
  11067. #if TG3_VLAN_TAG_USED
  11068. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11069. #endif
  11070. #ifdef CONFIG_NET_POLL_CONTROLLER
  11071. .ndo_poll_controller = tg3_poll_controller,
  11072. #endif
  11073. };
  11074. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11075. const struct pci_device_id *ent)
  11076. {
  11077. static int tg3_version_printed = 0;
  11078. struct net_device *dev;
  11079. struct tg3 *tp;
  11080. int err, pm_cap;
  11081. char str[40];
  11082. u64 dma_mask, persist_dma_mask;
  11083. if (tg3_version_printed++ == 0)
  11084. printk(KERN_INFO "%s", version);
  11085. err = pci_enable_device(pdev);
  11086. if (err) {
  11087. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11088. "aborting.\n");
  11089. return err;
  11090. }
  11091. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11092. if (err) {
  11093. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11094. "aborting.\n");
  11095. goto err_out_disable_pdev;
  11096. }
  11097. pci_set_master(pdev);
  11098. /* Find power-management capability. */
  11099. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11100. if (pm_cap == 0) {
  11101. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11102. "aborting.\n");
  11103. err = -EIO;
  11104. goto err_out_free_res;
  11105. }
  11106. dev = alloc_etherdev(sizeof(*tp));
  11107. if (!dev) {
  11108. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11109. err = -ENOMEM;
  11110. goto err_out_free_res;
  11111. }
  11112. SET_NETDEV_DEV(dev, &pdev->dev);
  11113. #if TG3_VLAN_TAG_USED
  11114. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11115. #endif
  11116. tp = netdev_priv(dev);
  11117. tp->pdev = pdev;
  11118. tp->dev = dev;
  11119. tp->pm_cap = pm_cap;
  11120. tp->rx_mode = TG3_DEF_RX_MODE;
  11121. tp->tx_mode = TG3_DEF_TX_MODE;
  11122. if (tg3_debug > 0)
  11123. tp->msg_enable = tg3_debug;
  11124. else
  11125. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11126. /* The word/byte swap controls here control register access byte
  11127. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11128. * setting below.
  11129. */
  11130. tp->misc_host_ctrl =
  11131. MISC_HOST_CTRL_MASK_PCI_INT |
  11132. MISC_HOST_CTRL_WORD_SWAP |
  11133. MISC_HOST_CTRL_INDIR_ACCESS |
  11134. MISC_HOST_CTRL_PCISTATE_RW;
  11135. /* The NONFRM (non-frame) byte/word swap controls take effect
  11136. * on descriptor entries, anything which isn't packet data.
  11137. *
  11138. * The StrongARM chips on the board (one for tx, one for rx)
  11139. * are running in big-endian mode.
  11140. */
  11141. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11142. GRC_MODE_WSWAP_NONFRM_DATA);
  11143. #ifdef __BIG_ENDIAN
  11144. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11145. #endif
  11146. spin_lock_init(&tp->lock);
  11147. spin_lock_init(&tp->indirect_lock);
  11148. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11149. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11150. if (!tp->regs) {
  11151. printk(KERN_ERR PFX "Cannot map device registers, "
  11152. "aborting.\n");
  11153. err = -ENOMEM;
  11154. goto err_out_free_dev;
  11155. }
  11156. tg3_init_link_config(tp);
  11157. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11158. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11159. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11160. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11161. dev->ethtool_ops = &tg3_ethtool_ops;
  11162. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11163. dev->irq = pdev->irq;
  11164. err = tg3_get_invariants(tp);
  11165. if (err) {
  11166. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11167. "aborting.\n");
  11168. goto err_out_iounmap;
  11169. }
  11170. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11171. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11172. dev->netdev_ops = &tg3_netdev_ops;
  11173. else
  11174. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11175. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11176. * device behind the EPB cannot support DMA addresses > 40-bit.
  11177. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11178. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11179. * do DMA address check in tg3_start_xmit().
  11180. */
  11181. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11182. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11183. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11184. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11185. #ifdef CONFIG_HIGHMEM
  11186. dma_mask = DMA_BIT_MASK(64);
  11187. #endif
  11188. } else
  11189. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11190. /* Configure DMA attributes. */
  11191. if (dma_mask > DMA_BIT_MASK(32)) {
  11192. err = pci_set_dma_mask(pdev, dma_mask);
  11193. if (!err) {
  11194. dev->features |= NETIF_F_HIGHDMA;
  11195. err = pci_set_consistent_dma_mask(pdev,
  11196. persist_dma_mask);
  11197. if (err < 0) {
  11198. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11199. "DMA for consistent allocations\n");
  11200. goto err_out_iounmap;
  11201. }
  11202. }
  11203. }
  11204. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11205. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11206. if (err) {
  11207. printk(KERN_ERR PFX "No usable DMA configuration, "
  11208. "aborting.\n");
  11209. goto err_out_iounmap;
  11210. }
  11211. }
  11212. tg3_init_bufmgr_config(tp);
  11213. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11214. tp->fw_needed = FIRMWARE_TG3;
  11215. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11216. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11217. }
  11218. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11219. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11220. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11221. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11222. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11223. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11224. } else {
  11225. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11226. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11227. tp->fw_needed = FIRMWARE_TG3TSO5;
  11228. else
  11229. tp->fw_needed = FIRMWARE_TG3TSO;
  11230. }
  11231. /* TSO is on by default on chips that support hardware TSO.
  11232. * Firmware TSO on older chips gives lower performance, so it
  11233. * is off by default, but can be enabled using ethtool.
  11234. */
  11235. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11236. if (dev->features & NETIF_F_IP_CSUM)
  11237. dev->features |= NETIF_F_TSO;
  11238. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11239. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11240. dev->features |= NETIF_F_TSO6;
  11241. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11242. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11243. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11244. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11245. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11246. dev->features |= NETIF_F_TSO_ECN;
  11247. }
  11248. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11249. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11250. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11251. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11252. tp->rx_pending = 63;
  11253. }
  11254. err = tg3_get_device_address(tp);
  11255. if (err) {
  11256. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11257. "aborting.\n");
  11258. goto err_out_fw;
  11259. }
  11260. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11261. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11262. if (!tp->aperegs) {
  11263. printk(KERN_ERR PFX "Cannot map APE registers, "
  11264. "aborting.\n");
  11265. err = -ENOMEM;
  11266. goto err_out_fw;
  11267. }
  11268. tg3_ape_lock_init(tp);
  11269. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11270. tg3_read_dash_ver(tp);
  11271. }
  11272. /*
  11273. * Reset chip in case UNDI or EFI driver did not shutdown
  11274. * DMA self test will enable WDMAC and we'll see (spurious)
  11275. * pending DMA on the PCI bus at that point.
  11276. */
  11277. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11278. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11279. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11280. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11281. }
  11282. err = tg3_test_dma(tp);
  11283. if (err) {
  11284. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11285. goto err_out_apeunmap;
  11286. }
  11287. /* flow control autonegotiation is default behavior */
  11288. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11289. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11290. tg3_init_coal(tp);
  11291. pci_set_drvdata(pdev, dev);
  11292. err = register_netdev(dev);
  11293. if (err) {
  11294. printk(KERN_ERR PFX "Cannot register net device, "
  11295. "aborting.\n");
  11296. goto err_out_apeunmap;
  11297. }
  11298. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11299. dev->name,
  11300. tp->board_part_number,
  11301. tp->pci_chip_rev_id,
  11302. tg3_bus_string(tp, str),
  11303. dev->dev_addr);
  11304. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11305. printk(KERN_INFO
  11306. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11307. tp->dev->name,
  11308. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11309. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11310. else
  11311. printk(KERN_INFO
  11312. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11313. tp->dev->name, tg3_phy_string(tp),
  11314. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11315. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11316. "10/100/1000Base-T")),
  11317. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11318. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11319. dev->name,
  11320. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11321. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11322. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11323. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11324. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11325. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11326. dev->name, tp->dma_rwctrl,
  11327. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11328. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11329. return 0;
  11330. err_out_apeunmap:
  11331. if (tp->aperegs) {
  11332. iounmap(tp->aperegs);
  11333. tp->aperegs = NULL;
  11334. }
  11335. err_out_fw:
  11336. if (tp->fw)
  11337. release_firmware(tp->fw);
  11338. err_out_iounmap:
  11339. if (tp->regs) {
  11340. iounmap(tp->regs);
  11341. tp->regs = NULL;
  11342. }
  11343. err_out_free_dev:
  11344. free_netdev(dev);
  11345. err_out_free_res:
  11346. pci_release_regions(pdev);
  11347. err_out_disable_pdev:
  11348. pci_disable_device(pdev);
  11349. pci_set_drvdata(pdev, NULL);
  11350. return err;
  11351. }
  11352. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11353. {
  11354. struct net_device *dev = pci_get_drvdata(pdev);
  11355. if (dev) {
  11356. struct tg3 *tp = netdev_priv(dev);
  11357. if (tp->fw)
  11358. release_firmware(tp->fw);
  11359. flush_scheduled_work();
  11360. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11361. tg3_phy_fini(tp);
  11362. tg3_mdio_fini(tp);
  11363. }
  11364. unregister_netdev(dev);
  11365. if (tp->aperegs) {
  11366. iounmap(tp->aperegs);
  11367. tp->aperegs = NULL;
  11368. }
  11369. if (tp->regs) {
  11370. iounmap(tp->regs);
  11371. tp->regs = NULL;
  11372. }
  11373. free_netdev(dev);
  11374. pci_release_regions(pdev);
  11375. pci_disable_device(pdev);
  11376. pci_set_drvdata(pdev, NULL);
  11377. }
  11378. }
  11379. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11380. {
  11381. struct net_device *dev = pci_get_drvdata(pdev);
  11382. struct tg3 *tp = netdev_priv(dev);
  11383. pci_power_t target_state;
  11384. int err;
  11385. /* PCI register 4 needs to be saved whether netif_running() or not.
  11386. * MSI address and data need to be saved if using MSI and
  11387. * netif_running().
  11388. */
  11389. pci_save_state(pdev);
  11390. if (!netif_running(dev))
  11391. return 0;
  11392. flush_scheduled_work();
  11393. tg3_phy_stop(tp);
  11394. tg3_netif_stop(tp);
  11395. del_timer_sync(&tp->timer);
  11396. tg3_full_lock(tp, 1);
  11397. tg3_disable_ints(tp);
  11398. tg3_full_unlock(tp);
  11399. netif_device_detach(dev);
  11400. tg3_full_lock(tp, 0);
  11401. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11402. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11403. tg3_full_unlock(tp);
  11404. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11405. err = tg3_set_power_state(tp, target_state);
  11406. if (err) {
  11407. int err2;
  11408. tg3_full_lock(tp, 0);
  11409. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11410. err2 = tg3_restart_hw(tp, 1);
  11411. if (err2)
  11412. goto out;
  11413. tp->timer.expires = jiffies + tp->timer_offset;
  11414. add_timer(&tp->timer);
  11415. netif_device_attach(dev);
  11416. tg3_netif_start(tp);
  11417. out:
  11418. tg3_full_unlock(tp);
  11419. if (!err2)
  11420. tg3_phy_start(tp);
  11421. }
  11422. return err;
  11423. }
  11424. static int tg3_resume(struct pci_dev *pdev)
  11425. {
  11426. struct net_device *dev = pci_get_drvdata(pdev);
  11427. struct tg3 *tp = netdev_priv(dev);
  11428. int err;
  11429. pci_restore_state(tp->pdev);
  11430. if (!netif_running(dev))
  11431. return 0;
  11432. err = tg3_set_power_state(tp, PCI_D0);
  11433. if (err)
  11434. return err;
  11435. netif_device_attach(dev);
  11436. tg3_full_lock(tp, 0);
  11437. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11438. err = tg3_restart_hw(tp, 1);
  11439. if (err)
  11440. goto out;
  11441. tp->timer.expires = jiffies + tp->timer_offset;
  11442. add_timer(&tp->timer);
  11443. tg3_netif_start(tp);
  11444. out:
  11445. tg3_full_unlock(tp);
  11446. if (!err)
  11447. tg3_phy_start(tp);
  11448. return err;
  11449. }
  11450. static struct pci_driver tg3_driver = {
  11451. .name = DRV_MODULE_NAME,
  11452. .id_table = tg3_pci_tbl,
  11453. .probe = tg3_init_one,
  11454. .remove = __devexit_p(tg3_remove_one),
  11455. .suspend = tg3_suspend,
  11456. .resume = tg3_resume
  11457. };
  11458. static int __init tg3_init(void)
  11459. {
  11460. return pci_register_driver(&tg3_driver);
  11461. }
  11462. static void __exit tg3_cleanup(void)
  11463. {
  11464. pci_unregister_driver(&tg3_driver);
  11465. }
  11466. module_init(tg3_init);
  11467. module_exit(tg3_cleanup);