core.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469
  1. /*
  2. * Shared interrupt handling code for IPR and INTC2 types of IRQs.
  3. *
  4. * Copyright (C) 2007, 2008 Magnus Damm
  5. * Copyright (C) 2009, 2010 Paul Mundt
  6. *
  7. * Based on intc2.c and ipr.c
  8. *
  9. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  10. * Copyright (C) 2000 Kazumoto Kojima
  11. * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
  12. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  13. * Copyright (C) 2005, 2006 Paul Mundt
  14. *
  15. * This file is subject to the terms and conditions of the GNU General Public
  16. * License. See the file "COPYING" in the main directory of this archive
  17. * for more details.
  18. */
  19. #define pr_fmt(fmt) "intc: " fmt
  20. #include <linux/init.h>
  21. #include <linux/irq.h>
  22. #include <linux/io.h>
  23. #include <linux/slab.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/sh_intc.h>
  26. #include <linux/sysdev.h>
  27. #include <linux/list.h>
  28. #include <linux/spinlock.h>
  29. #include <linux/radix-tree.h>
  30. #include "internals.h"
  31. LIST_HEAD(intc_list);
  32. DEFINE_RAW_SPINLOCK(intc_big_lock);
  33. unsigned int nr_intc_controllers;
  34. /*
  35. * Default priority level
  36. * - this needs to be at least 2 for 5-bit priorities on 7780
  37. */
  38. static unsigned int default_prio_level = 2; /* 2 - 16 */
  39. static unsigned int intc_prio_level[NR_IRQS]; /* for now */
  40. unsigned int intc_get_dfl_prio_level(void)
  41. {
  42. return default_prio_level;
  43. }
  44. unsigned int intc_get_prio_level(unsigned int irq)
  45. {
  46. return intc_prio_level[irq];
  47. }
  48. void intc_set_prio_level(unsigned int irq, unsigned int level)
  49. {
  50. unsigned long flags;
  51. raw_spin_lock_irqsave(&intc_big_lock, flags);
  52. intc_prio_level[irq] = level;
  53. raw_spin_unlock_irqrestore(&intc_big_lock, flags);
  54. }
  55. static void intc_redirect_irq(unsigned int irq, struct irq_desc *desc)
  56. {
  57. generic_handle_irq((unsigned int)get_irq_data(irq));
  58. }
  59. static void __init intc_register_irq(struct intc_desc *desc,
  60. struct intc_desc_int *d,
  61. intc_enum enum_id,
  62. unsigned int irq)
  63. {
  64. struct intc_handle_int *hp;
  65. unsigned int data[2], primary;
  66. unsigned long flags;
  67. /*
  68. * Register the IRQ position with the global IRQ map, then insert
  69. * it in to the radix tree.
  70. */
  71. reserve_irq_vector(irq);
  72. raw_spin_lock_irqsave(&intc_big_lock, flags);
  73. radix_tree_insert(&d->tree, enum_id, intc_irq_xlate_get(irq));
  74. raw_spin_unlock_irqrestore(&intc_big_lock, flags);
  75. /*
  76. * Prefer single interrupt source bitmap over other combinations:
  77. *
  78. * 1. bitmap, single interrupt source
  79. * 2. priority, single interrupt source
  80. * 3. bitmap, multiple interrupt sources (groups)
  81. * 4. priority, multiple interrupt sources (groups)
  82. */
  83. data[0] = intc_get_mask_handle(desc, d, enum_id, 0);
  84. data[1] = intc_get_prio_handle(desc, d, enum_id, 0);
  85. primary = 0;
  86. if (!data[0] && data[1])
  87. primary = 1;
  88. if (!data[0] && !data[1])
  89. pr_warning("missing unique irq mask for irq %d (vect 0x%04x)\n",
  90. irq, irq2evt(irq));
  91. data[0] = data[0] ? data[0] : intc_get_mask_handle(desc, d, enum_id, 1);
  92. data[1] = data[1] ? data[1] : intc_get_prio_handle(desc, d, enum_id, 1);
  93. if (!data[primary])
  94. primary ^= 1;
  95. BUG_ON(!data[primary]); /* must have primary masking method */
  96. disable_irq_nosync(irq);
  97. set_irq_chip_and_handler_name(irq, &d->chip,
  98. handle_level_irq, "level");
  99. set_irq_chip_data(irq, (void *)data[primary]);
  100. /*
  101. * set priority level
  102. */
  103. intc_set_prio_level(irq, intc_get_dfl_prio_level());
  104. /* enable secondary masking method if present */
  105. if (data[!primary])
  106. _intc_enable(irq, data[!primary]);
  107. /* add irq to d->prio list if priority is available */
  108. if (data[1]) {
  109. hp = d->prio + d->nr_prio;
  110. hp->irq = irq;
  111. hp->handle = data[1];
  112. if (primary) {
  113. /*
  114. * only secondary priority should access registers, so
  115. * set _INTC_FN(h) = REG_FN_ERR for intc_set_priority()
  116. */
  117. hp->handle &= ~_INTC_MK(0x0f, 0, 0, 0, 0, 0);
  118. hp->handle |= _INTC_MK(REG_FN_ERR, 0, 0, 0, 0, 0);
  119. }
  120. d->nr_prio++;
  121. }
  122. /* add irq to d->sense list if sense is available */
  123. data[0] = intc_get_sense_handle(desc, d, enum_id);
  124. if (data[0]) {
  125. (d->sense + d->nr_sense)->irq = irq;
  126. (d->sense + d->nr_sense)->handle = data[0];
  127. d->nr_sense++;
  128. }
  129. /* irq should be disabled by default */
  130. d->chip.mask(irq);
  131. intc_set_ack_handle(irq, desc, d, enum_id);
  132. intc_set_dist_handle(irq, desc, d, enum_id);
  133. activate_irq(irq);
  134. }
  135. static unsigned int __init save_reg(struct intc_desc_int *d,
  136. unsigned int cnt,
  137. unsigned long value,
  138. unsigned int smp)
  139. {
  140. if (value) {
  141. value = intc_phys_to_virt(d, value);
  142. d->reg[cnt] = value;
  143. #ifdef CONFIG_SMP
  144. d->smp[cnt] = smp;
  145. #endif
  146. return 1;
  147. }
  148. return 0;
  149. }
  150. int __init register_intc_controller(struct intc_desc *desc)
  151. {
  152. unsigned int i, k, smp;
  153. struct intc_hw_desc *hw = &desc->hw;
  154. struct intc_desc_int *d;
  155. struct resource *res;
  156. pr_info("Registered controller '%s' with %u IRQs\n",
  157. desc->name, hw->nr_vectors);
  158. d = kzalloc(sizeof(*d), GFP_NOWAIT);
  159. if (!d)
  160. goto err0;
  161. INIT_LIST_HEAD(&d->list);
  162. list_add_tail(&d->list, &intc_list);
  163. raw_spin_lock_init(&d->lock);
  164. d->index = nr_intc_controllers;
  165. if (desc->num_resources) {
  166. d->nr_windows = desc->num_resources;
  167. d->window = kzalloc(d->nr_windows * sizeof(*d->window),
  168. GFP_NOWAIT);
  169. if (!d->window)
  170. goto err1;
  171. for (k = 0; k < d->nr_windows; k++) {
  172. res = desc->resource + k;
  173. WARN_ON(resource_type(res) != IORESOURCE_MEM);
  174. d->window[k].phys = res->start;
  175. d->window[k].size = resource_size(res);
  176. d->window[k].virt = ioremap_nocache(res->start,
  177. resource_size(res));
  178. if (!d->window[k].virt)
  179. goto err2;
  180. }
  181. }
  182. d->nr_reg = hw->mask_regs ? hw->nr_mask_regs * 2 : 0;
  183. #ifdef CONFIG_INTC_BALANCING
  184. if (d->nr_reg)
  185. d->nr_reg += hw->nr_mask_regs;
  186. #endif
  187. d->nr_reg += hw->prio_regs ? hw->nr_prio_regs * 2 : 0;
  188. d->nr_reg += hw->sense_regs ? hw->nr_sense_regs : 0;
  189. d->nr_reg += hw->ack_regs ? hw->nr_ack_regs : 0;
  190. d->nr_reg += hw->subgroups ? hw->nr_subgroups : 0;
  191. d->reg = kzalloc(d->nr_reg * sizeof(*d->reg), GFP_NOWAIT);
  192. if (!d->reg)
  193. goto err2;
  194. #ifdef CONFIG_SMP
  195. d->smp = kzalloc(d->nr_reg * sizeof(*d->smp), GFP_NOWAIT);
  196. if (!d->smp)
  197. goto err3;
  198. #endif
  199. k = 0;
  200. if (hw->mask_regs) {
  201. for (i = 0; i < hw->nr_mask_regs; i++) {
  202. smp = IS_SMP(hw->mask_regs[i]);
  203. k += save_reg(d, k, hw->mask_regs[i].set_reg, smp);
  204. k += save_reg(d, k, hw->mask_regs[i].clr_reg, smp);
  205. #ifdef CONFIG_INTC_BALANCING
  206. k += save_reg(d, k, hw->mask_regs[i].dist_reg, 0);
  207. #endif
  208. }
  209. }
  210. if (hw->prio_regs) {
  211. d->prio = kzalloc(hw->nr_vectors * sizeof(*d->prio),
  212. GFP_NOWAIT);
  213. if (!d->prio)
  214. goto err4;
  215. for (i = 0; i < hw->nr_prio_regs; i++) {
  216. smp = IS_SMP(hw->prio_regs[i]);
  217. k += save_reg(d, k, hw->prio_regs[i].set_reg, smp);
  218. k += save_reg(d, k, hw->prio_regs[i].clr_reg, smp);
  219. }
  220. }
  221. if (hw->sense_regs) {
  222. d->sense = kzalloc(hw->nr_vectors * sizeof(*d->sense),
  223. GFP_NOWAIT);
  224. if (!d->sense)
  225. goto err5;
  226. for (i = 0; i < hw->nr_sense_regs; i++)
  227. k += save_reg(d, k, hw->sense_regs[i].reg, 0);
  228. }
  229. if (hw->subgroups)
  230. for (i = 0; i < hw->nr_subgroups; i++)
  231. if (hw->subgroups[i].reg)
  232. k+= save_reg(d, k, hw->subgroups[i].reg, 0);
  233. memcpy(&d->chip, &intc_irq_chip, sizeof(struct irq_chip));
  234. d->chip.name = desc->name;
  235. if (hw->ack_regs)
  236. for (i = 0; i < hw->nr_ack_regs; i++)
  237. k += save_reg(d, k, hw->ack_regs[i].set_reg, 0);
  238. else
  239. d->chip.mask_ack = d->chip.disable;
  240. /* disable bits matching force_disable before registering irqs */
  241. if (desc->force_disable)
  242. intc_enable_disable_enum(desc, d, desc->force_disable, 0);
  243. /* disable bits matching force_enable before registering irqs */
  244. if (desc->force_enable)
  245. intc_enable_disable_enum(desc, d, desc->force_enable, 0);
  246. BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */
  247. /* register the vectors one by one */
  248. for (i = 0; i < hw->nr_vectors; i++) {
  249. struct intc_vect *vect = hw->vectors + i;
  250. unsigned int irq = evt2irq(vect->vect);
  251. struct irq_desc *irq_desc;
  252. if (!vect->enum_id)
  253. continue;
  254. irq_desc = irq_to_desc_alloc_node(irq, numa_node_id());
  255. if (unlikely(!irq_desc)) {
  256. pr_err("can't get irq_desc for %d\n", irq);
  257. continue;
  258. }
  259. intc_irq_xlate_set(irq, vect->enum_id, d);
  260. intc_register_irq(desc, d, vect->enum_id, irq);
  261. for (k = i + 1; k < hw->nr_vectors; k++) {
  262. struct intc_vect *vect2 = hw->vectors + k;
  263. unsigned int irq2 = evt2irq(vect2->vect);
  264. if (vect->enum_id != vect2->enum_id)
  265. continue;
  266. /*
  267. * In the case of multi-evt handling and sparse
  268. * IRQ support, each vector still needs to have
  269. * its own backing irq_desc.
  270. */
  271. irq_desc = irq_to_desc_alloc_node(irq2, numa_node_id());
  272. if (unlikely(!irq_desc)) {
  273. pr_err("can't get irq_desc for %d\n", irq2);
  274. continue;
  275. }
  276. vect2->enum_id = 0;
  277. /* redirect this interrupts to the first one */
  278. set_irq_chip(irq2, &dummy_irq_chip);
  279. set_irq_chained_handler(irq2, intc_redirect_irq);
  280. set_irq_data(irq2, (void *)irq);
  281. }
  282. }
  283. intc_subgroup_init(desc, d);
  284. /* enable bits matching force_enable after registering irqs */
  285. if (desc->force_enable)
  286. intc_enable_disable_enum(desc, d, desc->force_enable, 1);
  287. nr_intc_controllers++;
  288. return 0;
  289. err5:
  290. kfree(d->prio);
  291. err4:
  292. #ifdef CONFIG_SMP
  293. kfree(d->smp);
  294. err3:
  295. #endif
  296. kfree(d->reg);
  297. err2:
  298. for (k = 0; k < d->nr_windows; k++)
  299. if (d->window[k].virt)
  300. iounmap(d->window[k].virt);
  301. kfree(d->window);
  302. err1:
  303. kfree(d);
  304. err0:
  305. pr_err("unable to allocate INTC memory\n");
  306. return -ENOMEM;
  307. }
  308. static ssize_t
  309. show_intc_name(struct sys_device *dev, struct sysdev_attribute *attr, char *buf)
  310. {
  311. struct intc_desc_int *d;
  312. d = container_of(dev, struct intc_desc_int, sysdev);
  313. return sprintf(buf, "%s\n", d->chip.name);
  314. }
  315. static SYSDEV_ATTR(name, S_IRUGO, show_intc_name, NULL);
  316. static int intc_suspend(struct sys_device *dev, pm_message_t state)
  317. {
  318. struct intc_desc_int *d;
  319. struct irq_desc *desc;
  320. int irq;
  321. /* get intc controller associated with this sysdev */
  322. d = container_of(dev, struct intc_desc_int, sysdev);
  323. switch (state.event) {
  324. case PM_EVENT_ON:
  325. if (d->state.event != PM_EVENT_FREEZE)
  326. break;
  327. for_each_irq_desc(irq, desc) {
  328. /*
  329. * This will catch the redirect and VIRQ cases
  330. * due to the dummy_irq_chip being inserted.
  331. */
  332. if (desc->chip != &d->chip)
  333. continue;
  334. if (desc->status & IRQ_DISABLED)
  335. desc->chip->disable(irq);
  336. else
  337. desc->chip->enable(irq);
  338. }
  339. break;
  340. case PM_EVENT_FREEZE:
  341. /* nothing has to be done */
  342. break;
  343. case PM_EVENT_SUSPEND:
  344. /* enable wakeup irqs belonging to this intc controller */
  345. for_each_irq_desc(irq, desc) {
  346. if (desc->chip != &d->chip)
  347. continue;
  348. if ((desc->status & IRQ_WAKEUP))
  349. desc->chip->enable(irq);
  350. }
  351. break;
  352. }
  353. d->state = state;
  354. return 0;
  355. }
  356. static int intc_resume(struct sys_device *dev)
  357. {
  358. return intc_suspend(dev, PMSG_ON);
  359. }
  360. struct sysdev_class intc_sysdev_class = {
  361. .name = "intc",
  362. .suspend = intc_suspend,
  363. .resume = intc_resume,
  364. };
  365. /* register this intc as sysdev to allow suspend/resume */
  366. static int __init register_intc_sysdevs(void)
  367. {
  368. struct intc_desc_int *d;
  369. int error;
  370. error = sysdev_class_register(&intc_sysdev_class);
  371. if (!error) {
  372. list_for_each_entry(d, &intc_list, list) {
  373. d->sysdev.id = d->index;
  374. d->sysdev.cls = &intc_sysdev_class;
  375. error = sysdev_register(&d->sysdev);
  376. if (error == 0)
  377. error = sysdev_create_file(&d->sysdev,
  378. &attr_name);
  379. if (error)
  380. break;
  381. }
  382. }
  383. if (error)
  384. pr_err("sysdev registration error\n");
  385. return error;
  386. }
  387. device_initcall(register_intc_sysdevs);