piix.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. /*
  2. * linux/drivers/ide/pci/piix.c Version 0.54 Sep 5, 2007
  3. *
  4. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  5. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  6. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  7. * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * May be copied or modified under the terms of the GNU General Public License
  10. *
  11. * Documentation:
  12. *
  13. * Publically available from Intel web site. Errata documentation
  14. * is also publically available. As an aide to anyone hacking on this
  15. * driver the list of errata that are relevant is below.going back to
  16. * PIIX4. Older device documentation is now a bit tricky to find.
  17. *
  18. * Errata of note:
  19. *
  20. * Unfixable
  21. * PIIX4 errata #9 - Only on ultra obscure hw
  22. * ICH3 errata #13 - Not observed to affect real hw
  23. * by Intel
  24. *
  25. * Things we must deal with
  26. * PIIX4 errata #10 - BM IDE hang with non UDMA
  27. * (must stop/start dma to recover)
  28. * 440MX errata #15 - As PIIX4 errata #10
  29. * PIIX4 errata #15 - Must not read control registers
  30. * during a PIO transfer
  31. * 440MX errata #13 - As PIIX4 errata #15
  32. * ICH2 errata #21 - DMA mode 0 doesn't work right
  33. * ICH0/1 errata #55 - As ICH2 errata #21
  34. * ICH2 spec c #9 - Extra operations needed to handle
  35. * drive hotswap [NOT YET SUPPORTED]
  36. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  37. * and must be dword aligned
  38. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  39. *
  40. * Should have been BIOS fixed:
  41. * 450NX: errata #19 - DMA hangs on old 450NX
  42. * 450NX: errata #20 - DMA hangs on old 450NX
  43. * 450NX: errata #25 - Corruption with DMA on old 450NX
  44. * ICH3 errata #15 - IDE deadlock under high load
  45. * (BIOS must set dev 31 fn 0 bit 23)
  46. * ICH3 errata #18 - Don't use native mode
  47. */
  48. #include <linux/types.h>
  49. #include <linux/module.h>
  50. #include <linux/kernel.h>
  51. #include <linux/ioport.h>
  52. #include <linux/pci.h>
  53. #include <linux/hdreg.h>
  54. #include <linux/ide.h>
  55. #include <linux/delay.h>
  56. #include <linux/init.h>
  57. #include <asm/io.h>
  58. static int no_piix_dma;
  59. /**
  60. * piix_set_pio_mode - set host controller for PIO mode
  61. * @drive: drive
  62. * @pio: PIO mode number
  63. *
  64. * Set the interface PIO mode based upon the settings done by AMI BIOS.
  65. */
  66. static void piix_set_pio_mode(ide_drive_t *drive, const u8 pio)
  67. {
  68. ide_hwif_t *hwif = HWIF(drive);
  69. struct pci_dev *dev = hwif->pci_dev;
  70. int is_slave = drive->dn & 1;
  71. int master_port = hwif->channel ? 0x42 : 0x40;
  72. int slave_port = 0x44;
  73. unsigned long flags;
  74. u16 master_data;
  75. u8 slave_data;
  76. static DEFINE_SPINLOCK(tune_lock);
  77. int control = 0;
  78. /* ISP RTC */
  79. static const u8 timings[][2]= {
  80. { 0, 0 },
  81. { 0, 0 },
  82. { 1, 0 },
  83. { 2, 1 },
  84. { 2, 3 }, };
  85. /*
  86. * Master vs slave is synchronized above us but the slave register is
  87. * shared by the two hwifs so the corner case of two slave timeouts in
  88. * parallel must be locked.
  89. */
  90. spin_lock_irqsave(&tune_lock, flags);
  91. pci_read_config_word(dev, master_port, &master_data);
  92. if (pio > 1)
  93. control |= 1; /* Programmable timing on */
  94. if (drive->media == ide_disk)
  95. control |= 4; /* Prefetch, post write */
  96. if (pio > 2)
  97. control |= 2; /* IORDY */
  98. if (is_slave) {
  99. master_data |= 0x4000;
  100. master_data &= ~0x0070;
  101. if (pio > 1) {
  102. /* Set PPE, IE and TIME */
  103. master_data |= control << 4;
  104. }
  105. pci_read_config_byte(dev, slave_port, &slave_data);
  106. slave_data &= hwif->channel ? 0x0f : 0xf0;
  107. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) <<
  108. (hwif->channel ? 4 : 0);
  109. } else {
  110. master_data &= ~0x3307;
  111. if (pio > 1) {
  112. /* enable PPE, IE and TIME */
  113. master_data |= control;
  114. }
  115. master_data |= (timings[pio][0] << 12) | (timings[pio][1] << 8);
  116. }
  117. pci_write_config_word(dev, master_port, master_data);
  118. if (is_slave)
  119. pci_write_config_byte(dev, slave_port, slave_data);
  120. spin_unlock_irqrestore(&tune_lock, flags);
  121. }
  122. /**
  123. * piix_set_dma_mode - set host controller for DMA mode
  124. * @drive: drive
  125. * @speed: DMA mode
  126. *
  127. * Set a PIIX host controller to the desired DMA mode. This involves
  128. * programming the right timing data into the PCI configuration space.
  129. */
  130. static void piix_set_dma_mode(ide_drive_t *drive, const u8 speed)
  131. {
  132. ide_hwif_t *hwif = HWIF(drive);
  133. struct pci_dev *dev = hwif->pci_dev;
  134. u8 maslave = hwif->channel ? 0x42 : 0x40;
  135. int a_speed = 3 << (drive->dn * 4);
  136. int u_flag = 1 << drive->dn;
  137. int v_flag = 0x01 << drive->dn;
  138. int w_flag = 0x10 << drive->dn;
  139. int u_speed = 0;
  140. int sitre;
  141. u16 reg4042, reg4a;
  142. u8 reg48, reg54, reg55;
  143. pci_read_config_word(dev, maslave, &reg4042);
  144. sitre = (reg4042 & 0x4000) ? 1 : 0;
  145. pci_read_config_byte(dev, 0x48, &reg48);
  146. pci_read_config_word(dev, 0x4a, &reg4a);
  147. pci_read_config_byte(dev, 0x54, &reg54);
  148. pci_read_config_byte(dev, 0x55, &reg55);
  149. if (speed >= XFER_UDMA_0) {
  150. u8 udma = speed - XFER_UDMA_0;
  151. u_speed = min_t(u8, 2 - (udma & 1), udma) << (drive->dn * 4);
  152. if (!(reg48 & u_flag))
  153. pci_write_config_byte(dev, 0x48, reg48 | u_flag);
  154. if (speed == XFER_UDMA_5) {
  155. pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
  156. } else {
  157. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  158. }
  159. if ((reg4a & a_speed) != u_speed)
  160. pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
  161. if (speed > XFER_UDMA_2) {
  162. if (!(reg54 & v_flag))
  163. pci_write_config_byte(dev, 0x54, reg54 | v_flag);
  164. } else
  165. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  166. } else {
  167. const u8 mwdma_to_pio[] = { 0, 3, 4 };
  168. u8 pio;
  169. if (reg48 & u_flag)
  170. pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
  171. if (reg4a & a_speed)
  172. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  173. if (reg54 & v_flag)
  174. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  175. if (reg55 & w_flag)
  176. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  177. if (speed >= XFER_MW_DMA_0)
  178. pio = mwdma_to_pio[speed - XFER_MW_DMA_0];
  179. else
  180. pio = 2; /* only SWDMA2 is allowed */
  181. piix_set_pio_mode(drive, pio);
  182. }
  183. }
  184. /**
  185. * init_chipset_ich - set up the ICH chipset
  186. * @dev: PCI device to set up
  187. * @name: Name of the device
  188. *
  189. * Initialize the PCI device as required. For the ICH this turns
  190. * out to be nice and simple.
  191. */
  192. static unsigned int __devinit init_chipset_ich(struct pci_dev *dev, const char *name)
  193. {
  194. u32 extra = 0;
  195. pci_read_config_dword(dev, 0x54, &extra);
  196. pci_write_config_dword(dev, 0x54, extra | 0x400);
  197. return 0;
  198. }
  199. /**
  200. * piix_dma_clear_irq - clear BMDMA status
  201. * @drive: IDE drive to clear
  202. *
  203. * Called from ide_intr() for PIO interrupts
  204. * to clear BMDMA status as needed by ICHx
  205. */
  206. static void piix_dma_clear_irq(ide_drive_t *drive)
  207. {
  208. ide_hwif_t *hwif = HWIF(drive);
  209. u8 dma_stat;
  210. /* clear the INTR & ERROR bits */
  211. dma_stat = inb(hwif->dma_status);
  212. /* Should we force the bit as well ? */
  213. outb(dma_stat, hwif->dma_status);
  214. }
  215. struct ich_laptop {
  216. u16 device;
  217. u16 subvendor;
  218. u16 subdevice;
  219. };
  220. /*
  221. * List of laptops that use short cables rather than 80 wire
  222. */
  223. static const struct ich_laptop ich_laptop[] = {
  224. /* devid, subvendor, subdev */
  225. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  226. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  227. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  228. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  229. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  230. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on Acer Aspire 2023WLMi */
  231. /* end marker */
  232. { 0, }
  233. };
  234. static u8 __devinit piix_cable_detect(ide_hwif_t *hwif)
  235. {
  236. struct pci_dev *pdev = hwif->pci_dev;
  237. const struct ich_laptop *lap = &ich_laptop[0];
  238. u8 reg54h = 0, mask = hwif->channel ? 0xc0 : 0x30;
  239. /* check for specials */
  240. while (lap->device) {
  241. if (lap->device == pdev->device &&
  242. lap->subvendor == pdev->subsystem_vendor &&
  243. lap->subdevice == pdev->subsystem_device) {
  244. return ATA_CBL_PATA40_SHORT;
  245. }
  246. lap++;
  247. }
  248. pci_read_config_byte(pdev, 0x54, &reg54h);
  249. return (reg54h & mask) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
  250. }
  251. /**
  252. * init_hwif_piix - fill in the hwif for the PIIX
  253. * @hwif: IDE interface
  254. *
  255. * Set up the ide_hwif_t for the PIIX interface according to the
  256. * capabilities of the hardware.
  257. */
  258. static void __devinit init_hwif_piix(ide_hwif_t *hwif)
  259. {
  260. hwif->set_pio_mode = &piix_set_pio_mode;
  261. hwif->set_dma_mode = &piix_set_dma_mode;
  262. if (!hwif->dma_base)
  263. return;
  264. if (hwif->ultra_mask & 0x78) {
  265. if (hwif->cbl != ATA_CBL_PATA40_SHORT)
  266. hwif->cbl = piix_cable_detect(hwif);
  267. }
  268. if (no_piix_dma)
  269. hwif->ultra_mask = hwif->mwdma_mask = hwif->swdma_mask = 0;
  270. }
  271. static void __devinit init_hwif_ich(ide_hwif_t *hwif)
  272. {
  273. init_hwif_piix(hwif);
  274. /* ICHx need to clear the BMDMA status for all interrupts */
  275. if (hwif->dma_base)
  276. hwif->ide_dma_clear_irq = &piix_dma_clear_irq;
  277. }
  278. #ifndef CONFIG_IA64
  279. #define IDE_HFLAGS_PIIX (IDE_HFLAG_LEGACY_IRQS | IDE_HFLAG_BOOTABLE)
  280. #else
  281. #define IDE_HFLAGS_PIIX IDE_HFLAG_BOOTABLE
  282. #endif
  283. #define DECLARE_PIIX_DEV(name_str, udma) \
  284. { \
  285. .name = name_str, \
  286. .init_hwif = init_hwif_piix, \
  287. .enablebits = {{0x41,0x80,0x80}, {0x43,0x80,0x80}}, \
  288. .host_flags = IDE_HFLAGS_PIIX, \
  289. .pio_mask = ATA_PIO4, \
  290. .swdma_mask = ATA_SWDMA2_ONLY, \
  291. .mwdma_mask = ATA_MWDMA12_ONLY, \
  292. .udma_mask = udma, \
  293. }
  294. #define DECLARE_ICH_DEV(name_str, udma) \
  295. { \
  296. .name = name_str, \
  297. .init_chipset = init_chipset_ich, \
  298. .init_hwif = init_hwif_ich, \
  299. .enablebits = {{0x41,0x80,0x80}, {0x43,0x80,0x80}}, \
  300. .host_flags = IDE_HFLAGS_PIIX, \
  301. .pio_mask = ATA_PIO4, \
  302. .swdma_mask = ATA_SWDMA2_ONLY, \
  303. .mwdma_mask = ATA_MWDMA12_ONLY, \
  304. .udma_mask = udma, \
  305. }
  306. static const struct ide_port_info piix_pci_info[] __devinitdata = {
  307. /* 0 */ DECLARE_PIIX_DEV("PIIXa", 0x00), /* no udma */
  308. /* 1 */ DECLARE_PIIX_DEV("PIIXb", 0x00), /* no udma */
  309. /* 2 */
  310. { /*
  311. * MPIIX actually has only a single IDE channel mapped to
  312. * the primary or secondary ports depending on the value
  313. * of the bit 14 of the IDETIM register at offset 0x6c
  314. */
  315. .name = "MPIIX",
  316. .enablebits = {{0x6d,0xc0,0x80}, {0x6d,0xc0,0xc0}},
  317. .host_flags = IDE_HFLAG_ISA_PORTS | IDE_HFLAG_NO_DMA |
  318. IDE_HFLAGS_PIIX,
  319. .pio_mask = ATA_PIO4,
  320. /* This is a painful system best to let it self tune for now */
  321. },
  322. /* 3 */ DECLARE_PIIX_DEV("PIIX3", 0x00), /* no udma */
  323. /* 4 */ DECLARE_PIIX_DEV("PIIX4", ATA_UDMA2),
  324. /* 5 */ DECLARE_ICH_DEV("ICH0", ATA_UDMA2),
  325. /* 6 */ DECLARE_PIIX_DEV("PIIX4", ATA_UDMA2),
  326. /* 7 */ DECLARE_ICH_DEV("ICH", ATA_UDMA4),
  327. /* 8 */ DECLARE_PIIX_DEV("PIIX4", ATA_UDMA4),
  328. /* 9 */ DECLARE_PIIX_DEV("PIIX4", ATA_UDMA2),
  329. /* 10 */ DECLARE_ICH_DEV("ICH2", ATA_UDMA5),
  330. /* 11 */ DECLARE_ICH_DEV("ICH2M", ATA_UDMA5),
  331. /* 12 */ DECLARE_ICH_DEV("ICH3M", ATA_UDMA5),
  332. /* 13 */ DECLARE_ICH_DEV("ICH3", ATA_UDMA5),
  333. /* 14 */ DECLARE_ICH_DEV("ICH4", ATA_UDMA5),
  334. /* 15 */ DECLARE_ICH_DEV("ICH5", ATA_UDMA5),
  335. /* 16 */ DECLARE_ICH_DEV("C-ICH", ATA_UDMA5),
  336. /* 17 */ DECLARE_ICH_DEV("ICH4", ATA_UDMA5),
  337. /* 18 */ DECLARE_ICH_DEV("ICH5-SATA", ATA_UDMA5),
  338. /* 19 */ DECLARE_ICH_DEV("ICH5", ATA_UDMA5),
  339. /* 20 */ DECLARE_ICH_DEV("ICH6", ATA_UDMA5),
  340. /* 21 */ DECLARE_ICH_DEV("ICH7", ATA_UDMA5),
  341. /* 22 */ DECLARE_ICH_DEV("ICH4", ATA_UDMA5),
  342. /* 23 */ DECLARE_ICH_DEV("ESB2", ATA_UDMA5),
  343. /* 24 */ DECLARE_ICH_DEV("ICH8M", ATA_UDMA5),
  344. };
  345. /**
  346. * piix_init_one - called when a PIIX is found
  347. * @dev: the piix device
  348. * @id: the matching pci id
  349. *
  350. * Called when the PCI registration layer (or the IDE initialization)
  351. * finds a device matching our IDE device tables.
  352. */
  353. static int __devinit piix_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  354. {
  355. return ide_setup_pci_device(dev, &piix_pci_info[id->driver_data]);
  356. }
  357. /**
  358. * piix_check_450nx - Check for problem 450NX setup
  359. *
  360. * Check for the present of 450NX errata #19 and errata #25. If
  361. * they are found, disable use of DMA IDE
  362. */
  363. static void __devinit piix_check_450nx(void)
  364. {
  365. struct pci_dev *pdev = NULL;
  366. u16 cfg;
  367. while((pdev=pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev))!=NULL)
  368. {
  369. /* Look for 450NX PXB. Check for problem configurations
  370. A PCI quirk checks bit 6 already */
  371. pci_read_config_word(pdev, 0x41, &cfg);
  372. /* Only on the original revision: IDE DMA can hang */
  373. if (pdev->revision == 0x00)
  374. no_piix_dma = 1;
  375. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  376. else if (cfg & (1<<14) && pdev->revision < 5)
  377. no_piix_dma = 2;
  378. }
  379. if(no_piix_dma)
  380. printk(KERN_WARNING "piix: 450NX errata present, disabling IDE DMA.\n");
  381. if(no_piix_dma == 2)
  382. printk(KERN_WARNING "piix: A BIOS update may resolve this.\n");
  383. }
  384. static const struct pci_device_id piix_pci_tbl[] = {
  385. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82371FB_0), 0 },
  386. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82371FB_1), 1 },
  387. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82371MX), 2 },
  388. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82371SB_1), 3 },
  389. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82371AB), 4 },
  390. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801AB_1), 5 },
  391. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82443MX_1), 6 },
  392. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801AA_1), 7 },
  393. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82372FB_1), 8 },
  394. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82451NX), 9 },
  395. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801BA_9), 10 },
  396. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801BA_8), 11 },
  397. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801CA_10), 12 },
  398. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801CA_11), 13 },
  399. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801DB_11), 14 },
  400. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801EB_11), 15 },
  401. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801E_11), 16 },
  402. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801DB_10), 17 },
  403. #ifdef CONFIG_BLK_DEV_IDE_SATA
  404. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801EB_1), 18 },
  405. #endif
  406. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ESB_2), 19 },
  407. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ICH6_19), 20 },
  408. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ICH7_21), 21 },
  409. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801DB_1), 22 },
  410. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ESB2_18), 23 },
  411. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ICH8_6), 24 },
  412. { 0, },
  413. };
  414. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  415. static struct pci_driver driver = {
  416. .name = "PIIX_IDE",
  417. .id_table = piix_pci_tbl,
  418. .probe = piix_init_one,
  419. };
  420. static int __init piix_ide_init(void)
  421. {
  422. piix_check_450nx();
  423. return ide_pci_register_driver(&driver);
  424. }
  425. module_init(piix_ide_init);
  426. MODULE_AUTHOR("Andre Hedrick, Andrzej Krzysztofowicz");
  427. MODULE_DESCRIPTION("PCI driver module for Intel PIIX IDE");
  428. MODULE_LICENSE("GPL");