intel_sprite.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736
  1. /*
  2. * Copyright © 2011 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Jesse Barnes <jbarnes@virtuousgeek.org>
  25. *
  26. * New plane/sprite handling.
  27. *
  28. * The older chips had a separate interface for programming plane related
  29. * registers; newer ones are much simpler and we can use the new DRM plane
  30. * support.
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_fourcc.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. static void
  39. ivb_update_plane(struct drm_plane *plane, struct drm_framebuffer *fb,
  40. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  41. unsigned int crtc_w, unsigned int crtc_h,
  42. uint32_t x, uint32_t y,
  43. uint32_t src_w, uint32_t src_h)
  44. {
  45. struct drm_device *dev = plane->dev;
  46. struct drm_i915_private *dev_priv = dev->dev_private;
  47. struct intel_plane *intel_plane = to_intel_plane(plane);
  48. int pipe = intel_plane->pipe;
  49. u32 sprctl, sprscale = 0;
  50. unsigned long sprsurf_offset, linear_offset;
  51. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  52. sprctl = I915_READ(SPRCTL(pipe));
  53. /* Mask out pixel format bits in case we change it */
  54. sprctl &= ~SPRITE_PIXFORMAT_MASK;
  55. sprctl &= ~SPRITE_RGB_ORDER_RGBX;
  56. sprctl &= ~SPRITE_YUV_BYTE_ORDER_MASK;
  57. sprctl &= ~SPRITE_TILED;
  58. switch (fb->pixel_format) {
  59. case DRM_FORMAT_XBGR8888:
  60. sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
  61. break;
  62. case DRM_FORMAT_XRGB8888:
  63. sprctl |= SPRITE_FORMAT_RGBX888;
  64. break;
  65. case DRM_FORMAT_YUYV:
  66. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
  67. break;
  68. case DRM_FORMAT_YVYU:
  69. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
  70. break;
  71. case DRM_FORMAT_UYVY:
  72. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
  73. break;
  74. case DRM_FORMAT_VYUY:
  75. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
  76. break;
  77. default:
  78. DRM_DEBUG_DRIVER("bad pixel format, assuming RGBX888\n");
  79. sprctl |= SPRITE_FORMAT_RGBX888;
  80. break;
  81. }
  82. if (obj->tiling_mode != I915_TILING_NONE)
  83. sprctl |= SPRITE_TILED;
  84. /* must disable */
  85. sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
  86. sprctl |= SPRITE_ENABLE;
  87. /* Sizes are 0 based */
  88. src_w--;
  89. src_h--;
  90. crtc_w--;
  91. crtc_h--;
  92. intel_update_sprite_watermarks(dev, pipe, crtc_w, pixel_size);
  93. /*
  94. * IVB workaround: must disable low power watermarks for at least
  95. * one frame before enabling scaling. LP watermarks can be re-enabled
  96. * when scaling is disabled.
  97. */
  98. if (crtc_w != src_w || crtc_h != src_h) {
  99. if (!dev_priv->sprite_scaling_enabled) {
  100. dev_priv->sprite_scaling_enabled = true;
  101. intel_update_watermarks(dev);
  102. intel_wait_for_vblank(dev, pipe);
  103. }
  104. sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
  105. } else {
  106. if (dev_priv->sprite_scaling_enabled) {
  107. dev_priv->sprite_scaling_enabled = false;
  108. /* potentially re-enable LP watermarks */
  109. intel_update_watermarks(dev);
  110. }
  111. }
  112. I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
  113. I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
  114. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  115. sprsurf_offset =
  116. intel_gen4_compute_offset_xtiled(&x, &y,
  117. fb->bits_per_pixel / 8,
  118. fb->pitches[0]);
  119. linear_offset -= sprsurf_offset;
  120. /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
  121. * register */
  122. if (IS_HASWELL(dev))
  123. I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
  124. else if (obj->tiling_mode != I915_TILING_NONE)
  125. I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
  126. else
  127. I915_WRITE(SPRLINOFF(pipe), linear_offset);
  128. I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
  129. if (intel_plane->can_scale)
  130. I915_WRITE(SPRSCALE(pipe), sprscale);
  131. I915_WRITE(SPRCTL(pipe), sprctl);
  132. I915_MODIFY_DISPBASE(SPRSURF(pipe), obj->gtt_offset + sprsurf_offset);
  133. POSTING_READ(SPRSURF(pipe));
  134. }
  135. static void
  136. ivb_disable_plane(struct drm_plane *plane)
  137. {
  138. struct drm_device *dev = plane->dev;
  139. struct drm_i915_private *dev_priv = dev->dev_private;
  140. struct intel_plane *intel_plane = to_intel_plane(plane);
  141. int pipe = intel_plane->pipe;
  142. I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
  143. /* Can't leave the scaler enabled... */
  144. if (intel_plane->can_scale)
  145. I915_WRITE(SPRSCALE(pipe), 0);
  146. /* Activate double buffered register update */
  147. I915_MODIFY_DISPBASE(SPRSURF(pipe), 0);
  148. POSTING_READ(SPRSURF(pipe));
  149. dev_priv->sprite_scaling_enabled = false;
  150. intel_update_watermarks(dev);
  151. }
  152. static int
  153. ivb_update_colorkey(struct drm_plane *plane,
  154. struct drm_intel_sprite_colorkey *key)
  155. {
  156. struct drm_device *dev = plane->dev;
  157. struct drm_i915_private *dev_priv = dev->dev_private;
  158. struct intel_plane *intel_plane;
  159. u32 sprctl;
  160. int ret = 0;
  161. intel_plane = to_intel_plane(plane);
  162. I915_WRITE(SPRKEYVAL(intel_plane->pipe), key->min_value);
  163. I915_WRITE(SPRKEYMAX(intel_plane->pipe), key->max_value);
  164. I915_WRITE(SPRKEYMSK(intel_plane->pipe), key->channel_mask);
  165. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  166. sprctl &= ~(SPRITE_SOURCE_KEY | SPRITE_DEST_KEY);
  167. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  168. sprctl |= SPRITE_DEST_KEY;
  169. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  170. sprctl |= SPRITE_SOURCE_KEY;
  171. I915_WRITE(SPRCTL(intel_plane->pipe), sprctl);
  172. POSTING_READ(SPRKEYMSK(intel_plane->pipe));
  173. return ret;
  174. }
  175. static void
  176. ivb_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  177. {
  178. struct drm_device *dev = plane->dev;
  179. struct drm_i915_private *dev_priv = dev->dev_private;
  180. struct intel_plane *intel_plane;
  181. u32 sprctl;
  182. intel_plane = to_intel_plane(plane);
  183. key->min_value = I915_READ(SPRKEYVAL(intel_plane->pipe));
  184. key->max_value = I915_READ(SPRKEYMAX(intel_plane->pipe));
  185. key->channel_mask = I915_READ(SPRKEYMSK(intel_plane->pipe));
  186. key->flags = 0;
  187. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  188. if (sprctl & SPRITE_DEST_KEY)
  189. key->flags = I915_SET_COLORKEY_DESTINATION;
  190. else if (sprctl & SPRITE_SOURCE_KEY)
  191. key->flags = I915_SET_COLORKEY_SOURCE;
  192. else
  193. key->flags = I915_SET_COLORKEY_NONE;
  194. }
  195. static void
  196. ilk_update_plane(struct drm_plane *plane, struct drm_framebuffer *fb,
  197. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  198. unsigned int crtc_w, unsigned int crtc_h,
  199. uint32_t x, uint32_t y,
  200. uint32_t src_w, uint32_t src_h)
  201. {
  202. struct drm_device *dev = plane->dev;
  203. struct drm_i915_private *dev_priv = dev->dev_private;
  204. struct intel_plane *intel_plane = to_intel_plane(plane);
  205. int pipe = intel_plane->pipe;
  206. unsigned long dvssurf_offset, linear_offset;
  207. u32 dvscntr, dvsscale;
  208. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  209. dvscntr = I915_READ(DVSCNTR(pipe));
  210. /* Mask out pixel format bits in case we change it */
  211. dvscntr &= ~DVS_PIXFORMAT_MASK;
  212. dvscntr &= ~DVS_RGB_ORDER_XBGR;
  213. dvscntr &= ~DVS_YUV_BYTE_ORDER_MASK;
  214. dvscntr &= ~DVS_TILED;
  215. switch (fb->pixel_format) {
  216. case DRM_FORMAT_XBGR8888:
  217. dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
  218. break;
  219. case DRM_FORMAT_XRGB8888:
  220. dvscntr |= DVS_FORMAT_RGBX888;
  221. break;
  222. case DRM_FORMAT_YUYV:
  223. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
  224. break;
  225. case DRM_FORMAT_YVYU:
  226. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
  227. break;
  228. case DRM_FORMAT_UYVY:
  229. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
  230. break;
  231. case DRM_FORMAT_VYUY:
  232. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
  233. break;
  234. default:
  235. DRM_DEBUG_DRIVER("bad pixel format, assuming RGBX888\n");
  236. dvscntr |= DVS_FORMAT_RGBX888;
  237. break;
  238. }
  239. if (obj->tiling_mode != I915_TILING_NONE)
  240. dvscntr |= DVS_TILED;
  241. if (IS_GEN6(dev))
  242. dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
  243. dvscntr |= DVS_ENABLE;
  244. /* Sizes are 0 based */
  245. src_w--;
  246. src_h--;
  247. crtc_w--;
  248. crtc_h--;
  249. intel_update_sprite_watermarks(dev, pipe, crtc_w, pixel_size);
  250. dvsscale = 0;
  251. if (IS_GEN5(dev) || crtc_w != src_w || crtc_h != src_h)
  252. dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
  253. I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
  254. I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
  255. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  256. dvssurf_offset =
  257. intel_gen4_compute_offset_xtiled(&x, &y,
  258. fb->bits_per_pixel / 8,
  259. fb->pitches[0]);
  260. linear_offset -= dvssurf_offset;
  261. if (obj->tiling_mode != I915_TILING_NONE)
  262. I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
  263. else
  264. I915_WRITE(DVSLINOFF(pipe), linear_offset);
  265. I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
  266. I915_WRITE(DVSSCALE(pipe), dvsscale);
  267. I915_WRITE(DVSCNTR(pipe), dvscntr);
  268. I915_MODIFY_DISPBASE(DVSSURF(pipe), obj->gtt_offset + dvssurf_offset);
  269. POSTING_READ(DVSSURF(pipe));
  270. }
  271. static void
  272. ilk_disable_plane(struct drm_plane *plane)
  273. {
  274. struct drm_device *dev = plane->dev;
  275. struct drm_i915_private *dev_priv = dev->dev_private;
  276. struct intel_plane *intel_plane = to_intel_plane(plane);
  277. int pipe = intel_plane->pipe;
  278. I915_WRITE(DVSCNTR(pipe), I915_READ(DVSCNTR(pipe)) & ~DVS_ENABLE);
  279. /* Disable the scaler */
  280. I915_WRITE(DVSSCALE(pipe), 0);
  281. /* Flush double buffered register updates */
  282. I915_MODIFY_DISPBASE(DVSSURF(pipe), 0);
  283. POSTING_READ(DVSSURF(pipe));
  284. }
  285. static void
  286. intel_enable_primary(struct drm_crtc *crtc)
  287. {
  288. struct drm_device *dev = crtc->dev;
  289. struct drm_i915_private *dev_priv = dev->dev_private;
  290. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  291. int reg = DSPCNTR(intel_crtc->plane);
  292. if (!intel_crtc->primary_disabled)
  293. return;
  294. intel_crtc->primary_disabled = false;
  295. intel_update_fbc(dev);
  296. I915_WRITE(reg, I915_READ(reg) | DISPLAY_PLANE_ENABLE);
  297. }
  298. static void
  299. intel_disable_primary(struct drm_crtc *crtc)
  300. {
  301. struct drm_device *dev = crtc->dev;
  302. struct drm_i915_private *dev_priv = dev->dev_private;
  303. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  304. int reg = DSPCNTR(intel_crtc->plane);
  305. if (intel_crtc->primary_disabled)
  306. return;
  307. I915_WRITE(reg, I915_READ(reg) & ~DISPLAY_PLANE_ENABLE);
  308. intel_crtc->primary_disabled = true;
  309. intel_update_fbc(dev);
  310. }
  311. static int
  312. ilk_update_colorkey(struct drm_plane *plane,
  313. struct drm_intel_sprite_colorkey *key)
  314. {
  315. struct drm_device *dev = plane->dev;
  316. struct drm_i915_private *dev_priv = dev->dev_private;
  317. struct intel_plane *intel_plane;
  318. u32 dvscntr;
  319. int ret = 0;
  320. intel_plane = to_intel_plane(plane);
  321. I915_WRITE(DVSKEYVAL(intel_plane->pipe), key->min_value);
  322. I915_WRITE(DVSKEYMAX(intel_plane->pipe), key->max_value);
  323. I915_WRITE(DVSKEYMSK(intel_plane->pipe), key->channel_mask);
  324. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  325. dvscntr &= ~(DVS_SOURCE_KEY | DVS_DEST_KEY);
  326. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  327. dvscntr |= DVS_DEST_KEY;
  328. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  329. dvscntr |= DVS_SOURCE_KEY;
  330. I915_WRITE(DVSCNTR(intel_plane->pipe), dvscntr);
  331. POSTING_READ(DVSKEYMSK(intel_plane->pipe));
  332. return ret;
  333. }
  334. static void
  335. ilk_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  336. {
  337. struct drm_device *dev = plane->dev;
  338. struct drm_i915_private *dev_priv = dev->dev_private;
  339. struct intel_plane *intel_plane;
  340. u32 dvscntr;
  341. intel_plane = to_intel_plane(plane);
  342. key->min_value = I915_READ(DVSKEYVAL(intel_plane->pipe));
  343. key->max_value = I915_READ(DVSKEYMAX(intel_plane->pipe));
  344. key->channel_mask = I915_READ(DVSKEYMSK(intel_plane->pipe));
  345. key->flags = 0;
  346. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  347. if (dvscntr & DVS_DEST_KEY)
  348. key->flags = I915_SET_COLORKEY_DESTINATION;
  349. else if (dvscntr & DVS_SOURCE_KEY)
  350. key->flags = I915_SET_COLORKEY_SOURCE;
  351. else
  352. key->flags = I915_SET_COLORKEY_NONE;
  353. }
  354. static int
  355. intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  356. struct drm_framebuffer *fb, int crtc_x, int crtc_y,
  357. unsigned int crtc_w, unsigned int crtc_h,
  358. uint32_t src_x, uint32_t src_y,
  359. uint32_t src_w, uint32_t src_h)
  360. {
  361. struct drm_device *dev = plane->dev;
  362. struct drm_i915_private *dev_priv = dev->dev_private;
  363. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  364. struct intel_plane *intel_plane = to_intel_plane(plane);
  365. struct intel_framebuffer *intel_fb;
  366. struct drm_i915_gem_object *obj, *old_obj;
  367. int pipe = intel_plane->pipe;
  368. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  369. pipe);
  370. int ret = 0;
  371. int x = src_x >> 16, y = src_y >> 16;
  372. int primary_w = crtc->mode.hdisplay, primary_h = crtc->mode.vdisplay;
  373. bool disable_primary = false;
  374. intel_fb = to_intel_framebuffer(fb);
  375. obj = intel_fb->obj;
  376. old_obj = intel_plane->obj;
  377. src_w = src_w >> 16;
  378. src_h = src_h >> 16;
  379. /* Pipe must be running... */
  380. if (!(I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE))
  381. return -EINVAL;
  382. if (crtc_x >= primary_w || crtc_y >= primary_h)
  383. return -EINVAL;
  384. /* Don't modify another pipe's plane */
  385. if (intel_plane->pipe != intel_crtc->pipe)
  386. return -EINVAL;
  387. /* Sprite planes can be linear or x-tiled surfaces */
  388. switch (obj->tiling_mode) {
  389. case I915_TILING_NONE:
  390. case I915_TILING_X:
  391. break;
  392. default:
  393. return -EINVAL;
  394. }
  395. /*
  396. * Clamp the width & height into the visible area. Note we don't
  397. * try to scale the source if part of the visible region is offscreen.
  398. * The caller must handle that by adjusting source offset and size.
  399. */
  400. if ((crtc_x < 0) && ((crtc_x + crtc_w) > 0)) {
  401. crtc_w += crtc_x;
  402. crtc_x = 0;
  403. }
  404. if ((crtc_x + crtc_w) <= 0) /* Nothing to display */
  405. goto out;
  406. if ((crtc_x + crtc_w) > primary_w)
  407. crtc_w = primary_w - crtc_x;
  408. if ((crtc_y < 0) && ((crtc_y + crtc_h) > 0)) {
  409. crtc_h += crtc_y;
  410. crtc_y = 0;
  411. }
  412. if ((crtc_y + crtc_h) <= 0) /* Nothing to display */
  413. goto out;
  414. if (crtc_y + crtc_h > primary_h)
  415. crtc_h = primary_h - crtc_y;
  416. if (!crtc_w || !crtc_h) /* Again, nothing to display */
  417. goto out;
  418. /*
  419. * We may not have a scaler, eg. HSW does not have it any more
  420. */
  421. if (!intel_plane->can_scale && (crtc_w != src_w || crtc_h != src_h))
  422. return -EINVAL;
  423. /*
  424. * We can take a larger source and scale it down, but
  425. * only so much... 16x is the max on SNB.
  426. */
  427. if (((src_w * src_h) / (crtc_w * crtc_h)) > intel_plane->max_downscale)
  428. return -EINVAL;
  429. /*
  430. * If the sprite is completely covering the primary plane,
  431. * we can disable the primary and save power.
  432. */
  433. if ((crtc_x == 0) && (crtc_y == 0) &&
  434. (crtc_w == primary_w) && (crtc_h == primary_h))
  435. disable_primary = true;
  436. mutex_lock(&dev->struct_mutex);
  437. ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
  438. if (ret)
  439. goto out_unlock;
  440. intel_plane->obj = obj;
  441. /*
  442. * Be sure to re-enable the primary before the sprite is no longer
  443. * covering it fully.
  444. */
  445. if (!disable_primary)
  446. intel_enable_primary(crtc);
  447. intel_plane->update_plane(plane, fb, obj, crtc_x, crtc_y,
  448. crtc_w, crtc_h, x, y, src_w, src_h);
  449. if (disable_primary)
  450. intel_disable_primary(crtc);
  451. /* Unpin old obj after new one is active to avoid ugliness */
  452. if (old_obj) {
  453. /*
  454. * It's fairly common to simply update the position of
  455. * an existing object. In that case, we don't need to
  456. * wait for vblank to avoid ugliness, we only need to
  457. * do the pin & ref bookkeeping.
  458. */
  459. if (old_obj != obj) {
  460. mutex_unlock(&dev->struct_mutex);
  461. intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
  462. mutex_lock(&dev->struct_mutex);
  463. }
  464. intel_unpin_fb_obj(old_obj);
  465. }
  466. out_unlock:
  467. mutex_unlock(&dev->struct_mutex);
  468. out:
  469. return ret;
  470. }
  471. static int
  472. intel_disable_plane(struct drm_plane *plane)
  473. {
  474. struct drm_device *dev = plane->dev;
  475. struct intel_plane *intel_plane = to_intel_plane(plane);
  476. int ret = 0;
  477. if (plane->crtc)
  478. intel_enable_primary(plane->crtc);
  479. intel_plane->disable_plane(plane);
  480. if (!intel_plane->obj)
  481. goto out;
  482. mutex_lock(&dev->struct_mutex);
  483. intel_unpin_fb_obj(intel_plane->obj);
  484. intel_plane->obj = NULL;
  485. mutex_unlock(&dev->struct_mutex);
  486. out:
  487. return ret;
  488. }
  489. static void intel_destroy_plane(struct drm_plane *plane)
  490. {
  491. struct intel_plane *intel_plane = to_intel_plane(plane);
  492. intel_disable_plane(plane);
  493. drm_plane_cleanup(plane);
  494. kfree(intel_plane);
  495. }
  496. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  497. struct drm_file *file_priv)
  498. {
  499. struct drm_intel_sprite_colorkey *set = data;
  500. struct drm_mode_object *obj;
  501. struct drm_plane *plane;
  502. struct intel_plane *intel_plane;
  503. int ret = 0;
  504. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  505. return -ENODEV;
  506. /* Make sure we don't try to enable both src & dest simultaneously */
  507. if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  508. return -EINVAL;
  509. mutex_lock(&dev->mode_config.mutex);
  510. obj = drm_mode_object_find(dev, set->plane_id, DRM_MODE_OBJECT_PLANE);
  511. if (!obj) {
  512. ret = -EINVAL;
  513. goto out_unlock;
  514. }
  515. plane = obj_to_plane(obj);
  516. intel_plane = to_intel_plane(plane);
  517. ret = intel_plane->update_colorkey(plane, set);
  518. out_unlock:
  519. mutex_unlock(&dev->mode_config.mutex);
  520. return ret;
  521. }
  522. int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  523. struct drm_file *file_priv)
  524. {
  525. struct drm_intel_sprite_colorkey *get = data;
  526. struct drm_mode_object *obj;
  527. struct drm_plane *plane;
  528. struct intel_plane *intel_plane;
  529. int ret = 0;
  530. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  531. return -ENODEV;
  532. mutex_lock(&dev->mode_config.mutex);
  533. obj = drm_mode_object_find(dev, get->plane_id, DRM_MODE_OBJECT_PLANE);
  534. if (!obj) {
  535. ret = -EINVAL;
  536. goto out_unlock;
  537. }
  538. plane = obj_to_plane(obj);
  539. intel_plane = to_intel_plane(plane);
  540. intel_plane->get_colorkey(plane, get);
  541. out_unlock:
  542. mutex_unlock(&dev->mode_config.mutex);
  543. return ret;
  544. }
  545. static const struct drm_plane_funcs intel_plane_funcs = {
  546. .update_plane = intel_update_plane,
  547. .disable_plane = intel_disable_plane,
  548. .destroy = intel_destroy_plane,
  549. };
  550. static uint32_t ilk_plane_formats[] = {
  551. DRM_FORMAT_XRGB8888,
  552. DRM_FORMAT_YUYV,
  553. DRM_FORMAT_YVYU,
  554. DRM_FORMAT_UYVY,
  555. DRM_FORMAT_VYUY,
  556. };
  557. static uint32_t snb_plane_formats[] = {
  558. DRM_FORMAT_XBGR8888,
  559. DRM_FORMAT_XRGB8888,
  560. DRM_FORMAT_YUYV,
  561. DRM_FORMAT_YVYU,
  562. DRM_FORMAT_UYVY,
  563. DRM_FORMAT_VYUY,
  564. };
  565. int
  566. intel_plane_init(struct drm_device *dev, enum pipe pipe)
  567. {
  568. struct intel_plane *intel_plane;
  569. unsigned long possible_crtcs;
  570. const uint32_t *plane_formats;
  571. int num_plane_formats;
  572. int ret;
  573. if (INTEL_INFO(dev)->gen < 5)
  574. return -ENODEV;
  575. intel_plane = kzalloc(sizeof(struct intel_plane), GFP_KERNEL);
  576. if (!intel_plane)
  577. return -ENOMEM;
  578. switch (INTEL_INFO(dev)->gen) {
  579. case 5:
  580. case 6:
  581. intel_plane->can_scale = true;
  582. intel_plane->max_downscale = 16;
  583. intel_plane->update_plane = ilk_update_plane;
  584. intel_plane->disable_plane = ilk_disable_plane;
  585. intel_plane->update_colorkey = ilk_update_colorkey;
  586. intel_plane->get_colorkey = ilk_get_colorkey;
  587. if (IS_GEN6(dev)) {
  588. plane_formats = snb_plane_formats;
  589. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  590. } else {
  591. plane_formats = ilk_plane_formats;
  592. num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
  593. }
  594. break;
  595. case 7:
  596. if (IS_HASWELL(dev) || IS_VALLEYVIEW(dev))
  597. intel_plane->can_scale = false;
  598. else
  599. intel_plane->can_scale = true;
  600. intel_plane->max_downscale = 2;
  601. intel_plane->update_plane = ivb_update_plane;
  602. intel_plane->disable_plane = ivb_disable_plane;
  603. intel_plane->update_colorkey = ivb_update_colorkey;
  604. intel_plane->get_colorkey = ivb_get_colorkey;
  605. plane_formats = snb_plane_formats;
  606. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  607. break;
  608. default:
  609. kfree(intel_plane);
  610. return -ENODEV;
  611. }
  612. intel_plane->pipe = pipe;
  613. possible_crtcs = (1 << pipe);
  614. ret = drm_plane_init(dev, &intel_plane->base, possible_crtcs,
  615. &intel_plane_funcs,
  616. plane_formats, num_plane_formats,
  617. false);
  618. if (ret)
  619. kfree(intel_plane);
  620. return ret;
  621. }