pm34xx.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104
  1. /*
  2. * OMAP3 Power Management Routines
  3. *
  4. * Copyright (C) 2006-2008 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. * Jouni Hogander
  7. *
  8. * Copyright (C) 2007 Texas Instruments, Inc.
  9. * Rajendra Nayak <rnayak@ti.com>
  10. *
  11. * Copyright (C) 2005 Texas Instruments, Inc.
  12. * Richard Woodruff <r-woodruff2@ti.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/pm.h>
  21. #include <linux/suspend.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/list.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/clk.h>
  28. #include <plat/sram.h>
  29. #include <plat/clockdomain.h>
  30. #include <plat/powerdomain.h>
  31. #include <plat/control.h>
  32. #include <plat/serial.h>
  33. #include <plat/sdrc.h>
  34. #include <plat/prcm.h>
  35. #include <plat/gpmc.h>
  36. #include <plat/dma.h>
  37. #include <plat/dmtimer.h>
  38. #include <asm/tlbflush.h>
  39. #include "cm.h"
  40. #include "cm-regbits-34xx.h"
  41. #include "prm-regbits-34xx.h"
  42. #include "prm.h"
  43. #include "pm.h"
  44. #include "sdrc.h"
  45. /* Scratchpad offsets */
  46. #define OMAP343X_TABLE_ADDRESS_OFFSET 0x31
  47. #define OMAP343X_TABLE_VALUE_OFFSET 0x30
  48. #define OMAP343X_CONTROL_REG_VALUE_OFFSET 0x32
  49. u32 enable_off_mode;
  50. u32 sleep_while_idle;
  51. u32 wakeup_timer_seconds;
  52. struct power_state {
  53. struct powerdomain *pwrdm;
  54. u32 next_state;
  55. #ifdef CONFIG_SUSPEND
  56. u32 saved_state;
  57. #endif
  58. struct list_head node;
  59. };
  60. static LIST_HEAD(pwrst_list);
  61. static void (*_omap_sram_idle)(u32 *addr, int save_state);
  62. static int (*_omap_save_secure_sram)(u32 *addr);
  63. static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
  64. static struct powerdomain *core_pwrdm, *per_pwrdm;
  65. static struct powerdomain *cam_pwrdm;
  66. static inline void omap3_per_save_context(void)
  67. {
  68. omap_gpio_save_context();
  69. }
  70. static inline void omap3_per_restore_context(void)
  71. {
  72. omap_gpio_restore_context();
  73. }
  74. static void omap3_enable_io_chain(void)
  75. {
  76. int timeout = 0;
  77. if (omap_rev() >= OMAP3430_REV_ES3_1) {
  78. prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN, WKUP_MOD, PM_WKEN);
  79. /* Do a readback to assure write has been done */
  80. prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  81. while (!(prm_read_mod_reg(WKUP_MOD, PM_WKST) &
  82. OMAP3430_ST_IO_CHAIN)) {
  83. timeout++;
  84. if (timeout > 1000) {
  85. printk(KERN_ERR "Wake up daisy chain "
  86. "activation failed.\n");
  87. return;
  88. }
  89. prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN,
  90. WKUP_MOD, PM_WKST);
  91. }
  92. }
  93. }
  94. static void omap3_disable_io_chain(void)
  95. {
  96. if (omap_rev() >= OMAP3430_REV_ES3_1)
  97. prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN, WKUP_MOD, PM_WKEN);
  98. }
  99. static void omap3_core_save_context(void)
  100. {
  101. u32 control_padconf_off;
  102. /* Save the padconf registers */
  103. control_padconf_off = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
  104. control_padconf_off |= START_PADCONF_SAVE;
  105. omap_ctrl_writel(control_padconf_off, OMAP343X_CONTROL_PADCONF_OFF);
  106. /* wait for the save to complete */
  107. while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
  108. & PADCONF_SAVE_DONE))
  109. ;
  110. /* Save the Interrupt controller context */
  111. omap_intc_save_context();
  112. /* Save the GPMC context */
  113. omap3_gpmc_save_context();
  114. /* Save the system control module context, padconf already save above*/
  115. omap3_control_save_context();
  116. omap_dma_global_context_save();
  117. }
  118. static void omap3_core_restore_context(void)
  119. {
  120. /* Restore the control module context, padconf restored by h/w */
  121. omap3_control_restore_context();
  122. /* Restore the GPMC context */
  123. omap3_gpmc_restore_context();
  124. /* Restore the interrupt controller context */
  125. omap_intc_restore_context();
  126. omap_dma_global_context_restore();
  127. }
  128. /*
  129. * FIXME: This function should be called before entering off-mode after
  130. * OMAP3 secure services have been accessed. Currently it is only called
  131. * once during boot sequence, but this works as we are not using secure
  132. * services.
  133. */
  134. static void omap3_save_secure_ram_context(u32 target_mpu_state)
  135. {
  136. u32 ret;
  137. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  138. /*
  139. * MPU next state must be set to POWER_ON temporarily,
  140. * otherwise the WFI executed inside the ROM code
  141. * will hang the system.
  142. */
  143. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
  144. ret = _omap_save_secure_sram((u32 *)
  145. __pa(omap3_secure_ram_storage));
  146. pwrdm_set_next_pwrst(mpu_pwrdm, target_mpu_state);
  147. /* Following is for error tracking, it should not happen */
  148. if (ret) {
  149. printk(KERN_ERR "save_secure_sram() returns %08x\n",
  150. ret);
  151. while (1)
  152. ;
  153. }
  154. }
  155. }
  156. /*
  157. * PRCM Interrupt Handler Helper Function
  158. *
  159. * The purpose of this function is to clear any wake-up events latched
  160. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  161. * may occur whilst attempting to clear a PM_WKST_x register and thus
  162. * set another bit in this register. A while loop is used to ensure
  163. * that any peripheral wake-up events occurring while attempting to
  164. * clear the PM_WKST_x are detected and cleared.
  165. */
  166. static int prcm_clear_mod_irqs(s16 module, u8 regs)
  167. {
  168. u32 wkst, fclk, iclk, clken;
  169. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  170. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  171. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  172. u16 grpsel_off = (regs == 3) ?
  173. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  174. int c = 0;
  175. wkst = prm_read_mod_reg(module, wkst_off);
  176. wkst &= prm_read_mod_reg(module, grpsel_off);
  177. if (wkst) {
  178. iclk = cm_read_mod_reg(module, iclk_off);
  179. fclk = cm_read_mod_reg(module, fclk_off);
  180. while (wkst) {
  181. clken = wkst;
  182. cm_set_mod_reg_bits(clken, module, iclk_off);
  183. /*
  184. * For USBHOST, we don't know whether HOST1 or
  185. * HOST2 woke us up, so enable both f-clocks
  186. */
  187. if (module == OMAP3430ES2_USBHOST_MOD)
  188. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  189. cm_set_mod_reg_bits(clken, module, fclk_off);
  190. prm_write_mod_reg(wkst, module, wkst_off);
  191. wkst = prm_read_mod_reg(module, wkst_off);
  192. c++;
  193. }
  194. cm_write_mod_reg(iclk, module, iclk_off);
  195. cm_write_mod_reg(fclk, module, fclk_off);
  196. }
  197. return c;
  198. }
  199. static int _prcm_int_handle_wakeup(void)
  200. {
  201. int c;
  202. c = prcm_clear_mod_irqs(WKUP_MOD, 1);
  203. c += prcm_clear_mod_irqs(CORE_MOD, 1);
  204. c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
  205. if (omap_rev() > OMAP3430_REV_ES1_0) {
  206. c += prcm_clear_mod_irqs(CORE_MOD, 3);
  207. c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
  208. }
  209. return c;
  210. }
  211. /*
  212. * PRCM Interrupt Handler
  213. *
  214. * The PRM_IRQSTATUS_MPU register indicates if there are any pending
  215. * interrupts from the PRCM for the MPU. These bits must be cleared in
  216. * order to clear the PRCM interrupt. The PRCM interrupt handler is
  217. * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
  218. * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
  219. * register indicates that a wake-up event is pending for the MPU and
  220. * this bit can only be cleared if the all the wake-up events latched
  221. * in the various PM_WKST_x registers have been cleared. The interrupt
  222. * handler is implemented using a do-while loop so that if a wake-up
  223. * event occurred during the processing of the prcm interrupt handler
  224. * (setting a bit in the corresponding PM_WKST_x register and thus
  225. * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
  226. * this would be handled.
  227. */
  228. static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
  229. {
  230. u32 irqstatus_mpu;
  231. int c = 0;
  232. do {
  233. irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
  234. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  235. if (irqstatus_mpu & (OMAP3430_WKUP_ST | OMAP3430_IO_ST)) {
  236. c = _prcm_int_handle_wakeup();
  237. /*
  238. * Is the MPU PRCM interrupt handler racing with the
  239. * IVA2 PRCM interrupt handler ?
  240. */
  241. WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
  242. "but no wakeup sources are marked\n");
  243. } else {
  244. /* XXX we need to expand our PRCM interrupt handler */
  245. WARN(1, "prcm: WARNING: PRCM interrupt received, but "
  246. "no code to handle it (%08x)\n", irqstatus_mpu);
  247. }
  248. prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
  249. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  250. } while (prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET));
  251. return IRQ_HANDLED;
  252. }
  253. static void restore_control_register(u32 val)
  254. {
  255. __asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
  256. }
  257. /* Function to restore the table entry that was modified for enabling MMU */
  258. static void restore_table_entry(void)
  259. {
  260. u32 *scratchpad_address;
  261. u32 previous_value, control_reg_value;
  262. u32 *address;
  263. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  264. /* Get address of entry that was modified */
  265. address = (u32 *)__raw_readl(scratchpad_address +
  266. OMAP343X_TABLE_ADDRESS_OFFSET);
  267. /* Get the previous value which needs to be restored */
  268. previous_value = __raw_readl(scratchpad_address +
  269. OMAP343X_TABLE_VALUE_OFFSET);
  270. address = __va(address);
  271. *address = previous_value;
  272. flush_tlb_all();
  273. control_reg_value = __raw_readl(scratchpad_address
  274. + OMAP343X_CONTROL_REG_VALUE_OFFSET);
  275. /* This will enable caches and prediction */
  276. restore_control_register(control_reg_value);
  277. }
  278. void omap_sram_idle(void)
  279. {
  280. /* Variable to tell what needs to be saved and restored
  281. * in omap_sram_idle*/
  282. /* save_state = 0 => Nothing to save and restored */
  283. /* save_state = 1 => Only L1 and logic lost */
  284. /* save_state = 2 => Only L2 lost */
  285. /* save_state = 3 => L1, L2 and logic lost */
  286. int save_state = 0;
  287. int mpu_next_state = PWRDM_POWER_ON;
  288. int per_next_state = PWRDM_POWER_ON;
  289. int core_next_state = PWRDM_POWER_ON;
  290. int core_prev_state, per_prev_state;
  291. u32 sdrc_pwr = 0;
  292. int per_state_modified = 0;
  293. if (!_omap_sram_idle)
  294. return;
  295. pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
  296. pwrdm_clear_all_prev_pwrst(neon_pwrdm);
  297. pwrdm_clear_all_prev_pwrst(core_pwrdm);
  298. pwrdm_clear_all_prev_pwrst(per_pwrdm);
  299. mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  300. switch (mpu_next_state) {
  301. case PWRDM_POWER_ON:
  302. case PWRDM_POWER_RET:
  303. /* No need to save context */
  304. save_state = 0;
  305. break;
  306. case PWRDM_POWER_OFF:
  307. save_state = 3;
  308. break;
  309. default:
  310. /* Invalid state */
  311. printk(KERN_ERR "Invalid mpu state in sram_idle\n");
  312. return;
  313. }
  314. pwrdm_pre_transition();
  315. /* NEON control */
  316. if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
  317. pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
  318. /* PER */
  319. per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
  320. core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
  321. if (per_next_state < PWRDM_POWER_ON) {
  322. omap_uart_prepare_idle(2);
  323. omap2_gpio_prepare_for_retention();
  324. if (per_next_state == PWRDM_POWER_OFF) {
  325. if (core_next_state == PWRDM_POWER_ON) {
  326. per_next_state = PWRDM_POWER_RET;
  327. pwrdm_set_next_pwrst(per_pwrdm, per_next_state);
  328. per_state_modified = 1;
  329. } else
  330. omap3_per_save_context();
  331. }
  332. }
  333. if (pwrdm_read_pwrst(cam_pwrdm) == PWRDM_POWER_ON)
  334. omap2_clkdm_deny_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  335. /* CORE */
  336. if (core_next_state < PWRDM_POWER_ON) {
  337. omap_uart_prepare_idle(0);
  338. omap_uart_prepare_idle(1);
  339. if (core_next_state == PWRDM_POWER_OFF) {
  340. omap3_core_save_context();
  341. omap3_prcm_save_context();
  342. }
  343. /* Enable IO-PAD and IO-CHAIN wakeups */
  344. prm_set_mod_reg_bits(OMAP3430_EN_IO, WKUP_MOD, PM_WKEN);
  345. omap3_enable_io_chain();
  346. }
  347. /*
  348. * On EMU/HS devices ROM code restores a SRDC value
  349. * from scratchpad which has automatic self refresh on timeout
  350. * of AUTO_CNT = 1 enabled. This takes care of errata 1.142.
  351. * Hence store/restore the SDRC_POWER register here.
  352. */
  353. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  354. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  355. core_next_state == PWRDM_POWER_OFF)
  356. sdrc_pwr = sdrc_read_reg(SDRC_POWER);
  357. /*
  358. * omap3_arm_context is the location where ARM registers
  359. * get saved. The restore path then reads from this
  360. * location and restores them back.
  361. */
  362. _omap_sram_idle(omap3_arm_context, save_state);
  363. cpu_init();
  364. /* Restore normal SDRC POWER settings */
  365. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  366. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  367. core_next_state == PWRDM_POWER_OFF)
  368. sdrc_write_reg(sdrc_pwr, SDRC_POWER);
  369. /* Restore table entry modified during MMU restoration */
  370. if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
  371. restore_table_entry();
  372. /* CORE */
  373. if (core_next_state < PWRDM_POWER_ON) {
  374. core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
  375. if (core_prev_state == PWRDM_POWER_OFF) {
  376. omap3_core_restore_context();
  377. omap3_prcm_restore_context();
  378. omap3_sram_restore_context();
  379. omap2_sms_restore_context();
  380. }
  381. omap_uart_resume_idle(0);
  382. omap_uart_resume_idle(1);
  383. if (core_next_state == PWRDM_POWER_OFF)
  384. prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF,
  385. OMAP3430_GR_MOD,
  386. OMAP3_PRM_VOLTCTRL_OFFSET);
  387. }
  388. /* PER */
  389. if (per_next_state < PWRDM_POWER_ON) {
  390. per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
  391. if (per_prev_state == PWRDM_POWER_OFF)
  392. omap3_per_restore_context();
  393. omap2_gpio_resume_after_retention();
  394. omap_uart_resume_idle(2);
  395. if (per_state_modified)
  396. pwrdm_set_next_pwrst(per_pwrdm, PWRDM_POWER_OFF);
  397. }
  398. /* Disable IO-PAD and IO-CHAIN wakeup */
  399. if (core_next_state < PWRDM_POWER_ON) {
  400. prm_clear_mod_reg_bits(OMAP3430_EN_IO, WKUP_MOD, PM_WKEN);
  401. omap3_disable_io_chain();
  402. }
  403. pwrdm_post_transition();
  404. omap2_clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  405. }
  406. int omap3_can_sleep(void)
  407. {
  408. if (!sleep_while_idle)
  409. return 0;
  410. if (!omap_uart_can_sleep())
  411. return 0;
  412. return 1;
  413. }
  414. /* This sets pwrdm state (other than mpu & core. Currently only ON &
  415. * RET are supported. Function is assuming that clkdm doesn't have
  416. * hw_sup mode enabled. */
  417. int set_pwrdm_state(struct powerdomain *pwrdm, u32 state)
  418. {
  419. u32 cur_state;
  420. int sleep_switch = 0;
  421. int ret = 0;
  422. if (pwrdm == NULL || IS_ERR(pwrdm))
  423. return -EINVAL;
  424. while (!(pwrdm->pwrsts & (1 << state))) {
  425. if (state == PWRDM_POWER_OFF)
  426. return ret;
  427. state--;
  428. }
  429. cur_state = pwrdm_read_next_pwrst(pwrdm);
  430. if (cur_state == state)
  431. return ret;
  432. if (pwrdm_read_pwrst(pwrdm) < PWRDM_POWER_ON) {
  433. omap2_clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
  434. sleep_switch = 1;
  435. pwrdm_wait_transition(pwrdm);
  436. }
  437. ret = pwrdm_set_next_pwrst(pwrdm, state);
  438. if (ret) {
  439. printk(KERN_ERR "Unable to set state of powerdomain: %s\n",
  440. pwrdm->name);
  441. goto err;
  442. }
  443. if (sleep_switch) {
  444. omap2_clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
  445. pwrdm_wait_transition(pwrdm);
  446. pwrdm_state_switch(pwrdm);
  447. }
  448. err:
  449. return ret;
  450. }
  451. static void omap3_pm_idle(void)
  452. {
  453. local_irq_disable();
  454. local_fiq_disable();
  455. if (!omap3_can_sleep())
  456. goto out;
  457. if (omap_irq_pending() || need_resched())
  458. goto out;
  459. omap_sram_idle();
  460. out:
  461. local_fiq_enable();
  462. local_irq_enable();
  463. }
  464. #ifdef CONFIG_SUSPEND
  465. static suspend_state_t suspend_state;
  466. static void omap2_pm_wakeup_on_timer(u32 seconds)
  467. {
  468. u32 tick_rate, cycles;
  469. if (!seconds)
  470. return;
  471. tick_rate = clk_get_rate(omap_dm_timer_get_fclk(gptimer_wakeup));
  472. cycles = tick_rate * seconds;
  473. omap_dm_timer_stop(gptimer_wakeup);
  474. omap_dm_timer_set_load_start(gptimer_wakeup, 0, 0xffffffff - cycles);
  475. pr_info("PM: Resume timer in %d secs (%d ticks at %d ticks/sec.)\n",
  476. seconds, cycles, tick_rate);
  477. }
  478. static int omap3_pm_prepare(void)
  479. {
  480. disable_hlt();
  481. return 0;
  482. }
  483. static int omap3_pm_suspend(void)
  484. {
  485. struct power_state *pwrst;
  486. int state, ret = 0;
  487. if (wakeup_timer_seconds)
  488. omap2_pm_wakeup_on_timer(wakeup_timer_seconds);
  489. /* Read current next_pwrsts */
  490. list_for_each_entry(pwrst, &pwrst_list, node)
  491. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  492. /* Set ones wanted by suspend */
  493. list_for_each_entry(pwrst, &pwrst_list, node) {
  494. if (set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
  495. goto restore;
  496. if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
  497. goto restore;
  498. }
  499. omap_uart_prepare_suspend();
  500. omap3_intc_suspend();
  501. omap_sram_idle();
  502. restore:
  503. /* Restore next_pwrsts */
  504. list_for_each_entry(pwrst, &pwrst_list, node) {
  505. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  506. if (state > pwrst->next_state) {
  507. printk(KERN_INFO "Powerdomain (%s) didn't enter "
  508. "target state %d\n",
  509. pwrst->pwrdm->name, pwrst->next_state);
  510. ret = -1;
  511. }
  512. set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  513. }
  514. if (ret)
  515. printk(KERN_ERR "Could not enter target state in pm_suspend\n");
  516. else
  517. printk(KERN_INFO "Successfully put all powerdomains "
  518. "to target state\n");
  519. return ret;
  520. }
  521. static int omap3_pm_enter(suspend_state_t unused)
  522. {
  523. int ret = 0;
  524. switch (suspend_state) {
  525. case PM_SUSPEND_STANDBY:
  526. case PM_SUSPEND_MEM:
  527. ret = omap3_pm_suspend();
  528. break;
  529. default:
  530. ret = -EINVAL;
  531. }
  532. return ret;
  533. }
  534. static void omap3_pm_finish(void)
  535. {
  536. enable_hlt();
  537. }
  538. /* Hooks to enable / disable UART interrupts during suspend */
  539. static int omap3_pm_begin(suspend_state_t state)
  540. {
  541. suspend_state = state;
  542. omap_uart_enable_irqs(0);
  543. return 0;
  544. }
  545. static void omap3_pm_end(void)
  546. {
  547. suspend_state = PM_SUSPEND_ON;
  548. omap_uart_enable_irqs(1);
  549. return;
  550. }
  551. static struct platform_suspend_ops omap_pm_ops = {
  552. .begin = omap3_pm_begin,
  553. .end = omap3_pm_end,
  554. .prepare = omap3_pm_prepare,
  555. .enter = omap3_pm_enter,
  556. .finish = omap3_pm_finish,
  557. .valid = suspend_valid_only_mem,
  558. };
  559. #endif /* CONFIG_SUSPEND */
  560. /**
  561. * omap3_iva_idle(): ensure IVA is in idle so it can be put into
  562. * retention
  563. *
  564. * In cases where IVA2 is activated by bootcode, it may prevent
  565. * full-chip retention or off-mode because it is not idle. This
  566. * function forces the IVA2 into idle state so it can go
  567. * into retention/off and thus allow full-chip retention/off.
  568. *
  569. **/
  570. static void __init omap3_iva_idle(void)
  571. {
  572. /* ensure IVA2 clock is disabled */
  573. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  574. /* if no clock activity, nothing else to do */
  575. if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  576. OMAP3430_CLKACTIVITY_IVA2_MASK))
  577. return;
  578. /* Reset IVA2 */
  579. prm_write_mod_reg(OMAP3430_RST1_IVA2 |
  580. OMAP3430_RST2_IVA2 |
  581. OMAP3430_RST3_IVA2,
  582. OMAP3430_IVA2_MOD, RM_RSTCTRL);
  583. /* Enable IVA2 clock */
  584. cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2,
  585. OMAP3430_IVA2_MOD, CM_FCLKEN);
  586. /* Set IVA2 boot mode to 'idle' */
  587. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  588. OMAP343X_CONTROL_IVA2_BOOTMOD);
  589. /* Un-reset IVA2 */
  590. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, RM_RSTCTRL);
  591. /* Disable IVA2 clock */
  592. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  593. /* Reset IVA2 */
  594. prm_write_mod_reg(OMAP3430_RST1_IVA2 |
  595. OMAP3430_RST2_IVA2 |
  596. OMAP3430_RST3_IVA2,
  597. OMAP3430_IVA2_MOD, RM_RSTCTRL);
  598. }
  599. static void __init omap3_d2d_idle(void)
  600. {
  601. u16 mask, padconf;
  602. /* In a stand alone OMAP3430 where there is not a stacked
  603. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  604. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  605. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
  606. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  607. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  608. padconf |= mask;
  609. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  610. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  611. padconf |= mask;
  612. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  613. /* reset modem */
  614. prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON |
  615. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST,
  616. CORE_MOD, RM_RSTCTRL);
  617. prm_write_mod_reg(0, CORE_MOD, RM_RSTCTRL);
  618. }
  619. static void __init prcm_setup_regs(void)
  620. {
  621. /* XXX Reset all wkdeps. This should be done when initializing
  622. * powerdomains */
  623. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
  624. prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
  625. prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
  626. prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
  627. prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
  628. prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
  629. if (omap_rev() > OMAP3430_REV_ES1_0) {
  630. prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
  631. prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
  632. } else
  633. prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
  634. /*
  635. * Enable interface clock autoidle for all modules.
  636. * Note that in the long run this should be done by clockfw
  637. */
  638. cm_write_mod_reg(
  639. OMAP3430_AUTO_MODEM |
  640. OMAP3430ES2_AUTO_MMC3 |
  641. OMAP3430ES2_AUTO_ICR |
  642. OMAP3430_AUTO_AES2 |
  643. OMAP3430_AUTO_SHA12 |
  644. OMAP3430_AUTO_DES2 |
  645. OMAP3430_AUTO_MMC2 |
  646. OMAP3430_AUTO_MMC1 |
  647. OMAP3430_AUTO_MSPRO |
  648. OMAP3430_AUTO_HDQ |
  649. OMAP3430_AUTO_MCSPI4 |
  650. OMAP3430_AUTO_MCSPI3 |
  651. OMAP3430_AUTO_MCSPI2 |
  652. OMAP3430_AUTO_MCSPI1 |
  653. OMAP3430_AUTO_I2C3 |
  654. OMAP3430_AUTO_I2C2 |
  655. OMAP3430_AUTO_I2C1 |
  656. OMAP3430_AUTO_UART2 |
  657. OMAP3430_AUTO_UART1 |
  658. OMAP3430_AUTO_GPT11 |
  659. OMAP3430_AUTO_GPT10 |
  660. OMAP3430_AUTO_MCBSP5 |
  661. OMAP3430_AUTO_MCBSP1 |
  662. OMAP3430ES1_AUTO_FAC | /* This is es1 only */
  663. OMAP3430_AUTO_MAILBOXES |
  664. OMAP3430_AUTO_OMAPCTRL |
  665. OMAP3430ES1_AUTO_FSHOSTUSB |
  666. OMAP3430_AUTO_HSOTGUSB |
  667. OMAP3430_AUTO_SAD2D |
  668. OMAP3430_AUTO_SSI,
  669. CORE_MOD, CM_AUTOIDLE1);
  670. cm_write_mod_reg(
  671. OMAP3430_AUTO_PKA |
  672. OMAP3430_AUTO_AES1 |
  673. OMAP3430_AUTO_RNG |
  674. OMAP3430_AUTO_SHA11 |
  675. OMAP3430_AUTO_DES1,
  676. CORE_MOD, CM_AUTOIDLE2);
  677. if (omap_rev() > OMAP3430_REV_ES1_0) {
  678. cm_write_mod_reg(
  679. OMAP3430_AUTO_MAD2D |
  680. OMAP3430ES2_AUTO_USBTLL,
  681. CORE_MOD, CM_AUTOIDLE3);
  682. }
  683. cm_write_mod_reg(
  684. OMAP3430_AUTO_WDT2 |
  685. OMAP3430_AUTO_WDT1 |
  686. OMAP3430_AUTO_GPIO1 |
  687. OMAP3430_AUTO_32KSYNC |
  688. OMAP3430_AUTO_GPT12 |
  689. OMAP3430_AUTO_GPT1 ,
  690. WKUP_MOD, CM_AUTOIDLE);
  691. cm_write_mod_reg(
  692. OMAP3430_AUTO_DSS,
  693. OMAP3430_DSS_MOD,
  694. CM_AUTOIDLE);
  695. cm_write_mod_reg(
  696. OMAP3430_AUTO_CAM,
  697. OMAP3430_CAM_MOD,
  698. CM_AUTOIDLE);
  699. cm_write_mod_reg(
  700. OMAP3430_AUTO_GPIO6 |
  701. OMAP3430_AUTO_GPIO5 |
  702. OMAP3430_AUTO_GPIO4 |
  703. OMAP3430_AUTO_GPIO3 |
  704. OMAP3430_AUTO_GPIO2 |
  705. OMAP3430_AUTO_WDT3 |
  706. OMAP3430_AUTO_UART3 |
  707. OMAP3430_AUTO_GPT9 |
  708. OMAP3430_AUTO_GPT8 |
  709. OMAP3430_AUTO_GPT7 |
  710. OMAP3430_AUTO_GPT6 |
  711. OMAP3430_AUTO_GPT5 |
  712. OMAP3430_AUTO_GPT4 |
  713. OMAP3430_AUTO_GPT3 |
  714. OMAP3430_AUTO_GPT2 |
  715. OMAP3430_AUTO_MCBSP4 |
  716. OMAP3430_AUTO_MCBSP3 |
  717. OMAP3430_AUTO_MCBSP2,
  718. OMAP3430_PER_MOD,
  719. CM_AUTOIDLE);
  720. if (omap_rev() > OMAP3430_REV_ES1_0) {
  721. cm_write_mod_reg(
  722. OMAP3430ES2_AUTO_USBHOST,
  723. OMAP3430ES2_USBHOST_MOD,
  724. CM_AUTOIDLE);
  725. }
  726. /*
  727. * Set all plls to autoidle. This is needed until autoidle is
  728. * enabled by clockfw
  729. */
  730. cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
  731. OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  732. cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
  733. MPU_MOD,
  734. CM_AUTOIDLE2);
  735. cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
  736. (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
  737. PLL_MOD,
  738. CM_AUTOIDLE);
  739. cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
  740. PLL_MOD,
  741. CM_AUTOIDLE2);
  742. /*
  743. * Enable control of expternal oscillator through
  744. * sys_clkreq. In the long run clock framework should
  745. * take care of this.
  746. */
  747. prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  748. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  749. OMAP3430_GR_MOD,
  750. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  751. /* setup wakup source */
  752. prm_write_mod_reg(OMAP3430_EN_IO | OMAP3430_EN_GPIO1 |
  753. OMAP3430_EN_GPT1 | OMAP3430_EN_GPT12,
  754. WKUP_MOD, PM_WKEN);
  755. /* No need to write EN_IO, that is always enabled */
  756. prm_write_mod_reg(OMAP3430_EN_GPIO1 | OMAP3430_EN_GPT1 |
  757. OMAP3430_EN_GPT12,
  758. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  759. /* For some reason IO doesn't generate wakeup event even if
  760. * it is selected to mpu wakeup goup */
  761. prm_write_mod_reg(OMAP3430_IO_EN | OMAP3430_WKUP_EN,
  762. OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  763. /* Enable wakeups in PER */
  764. prm_write_mod_reg(OMAP3430_EN_GPIO2 | OMAP3430_EN_GPIO3 |
  765. OMAP3430_EN_GPIO4 | OMAP3430_EN_GPIO5 |
  766. OMAP3430_EN_GPIO6 | OMAP3430_EN_UART3,
  767. OMAP3430_PER_MOD, PM_WKEN);
  768. /* and allow them to wake up MPU */
  769. prm_write_mod_reg(OMAP3430_GRPSEL_GPIO2 | OMAP3430_EN_GPIO3 |
  770. OMAP3430_GRPSEL_GPIO4 | OMAP3430_EN_GPIO5 |
  771. OMAP3430_GRPSEL_GPIO6 | OMAP3430_EN_UART3,
  772. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  773. /* Don't attach IVA interrupts */
  774. prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  775. prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  776. prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  777. prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  778. /* Clear any pending 'reset' flags */
  779. prm_write_mod_reg(0xffffffff, MPU_MOD, RM_RSTST);
  780. prm_write_mod_reg(0xffffffff, CORE_MOD, RM_RSTST);
  781. prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, RM_RSTST);
  782. prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, RM_RSTST);
  783. prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, RM_RSTST);
  784. prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, RM_RSTST);
  785. prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, RM_RSTST);
  786. /* Clear any pending PRCM interrupts */
  787. prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  788. /* Don't attach IVA interrupts */
  789. prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  790. prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  791. prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  792. prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  793. /* Clear any pending 'reset' flags */
  794. prm_write_mod_reg(0xffffffff, MPU_MOD, RM_RSTST);
  795. prm_write_mod_reg(0xffffffff, CORE_MOD, RM_RSTST);
  796. prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, RM_RSTST);
  797. prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, RM_RSTST);
  798. prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, RM_RSTST);
  799. prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, RM_RSTST);
  800. prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, RM_RSTST);
  801. /* Clear any pending PRCM interrupts */
  802. prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  803. omap3_iva_idle();
  804. omap3_d2d_idle();
  805. }
  806. void omap3_pm_off_mode_enable(int enable)
  807. {
  808. struct power_state *pwrst;
  809. u32 state;
  810. if (enable)
  811. state = PWRDM_POWER_OFF;
  812. else
  813. state = PWRDM_POWER_RET;
  814. list_for_each_entry(pwrst, &pwrst_list, node) {
  815. pwrst->next_state = state;
  816. set_pwrdm_state(pwrst->pwrdm, state);
  817. }
  818. }
  819. int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
  820. {
  821. struct power_state *pwrst;
  822. list_for_each_entry(pwrst, &pwrst_list, node) {
  823. if (pwrst->pwrdm == pwrdm)
  824. return pwrst->next_state;
  825. }
  826. return -EINVAL;
  827. }
  828. int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
  829. {
  830. struct power_state *pwrst;
  831. list_for_each_entry(pwrst, &pwrst_list, node) {
  832. if (pwrst->pwrdm == pwrdm) {
  833. pwrst->next_state = state;
  834. return 0;
  835. }
  836. }
  837. return -EINVAL;
  838. }
  839. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  840. {
  841. struct power_state *pwrst;
  842. if (!pwrdm->pwrsts)
  843. return 0;
  844. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  845. if (!pwrst)
  846. return -ENOMEM;
  847. pwrst->pwrdm = pwrdm;
  848. pwrst->next_state = PWRDM_POWER_RET;
  849. list_add(&pwrst->node, &pwrst_list);
  850. if (pwrdm_has_hdwr_sar(pwrdm))
  851. pwrdm_enable_hdwr_sar(pwrdm);
  852. return set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  853. }
  854. /*
  855. * Enable hw supervised mode for all clockdomains if it's
  856. * supported. Initiate sleep transition for other clockdomains, if
  857. * they are not used
  858. */
  859. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  860. {
  861. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  862. omap2_clkdm_allow_idle(clkdm);
  863. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  864. atomic_read(&clkdm->usecount) == 0)
  865. omap2_clkdm_sleep(clkdm);
  866. return 0;
  867. }
  868. void omap_push_sram_idle(void)
  869. {
  870. _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
  871. omap34xx_cpu_suspend_sz);
  872. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  873. _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
  874. save_secure_ram_context_sz);
  875. }
  876. static int __init omap3_pm_init(void)
  877. {
  878. struct power_state *pwrst, *tmp;
  879. int ret;
  880. if (!cpu_is_omap34xx())
  881. return -ENODEV;
  882. printk(KERN_ERR "Power Management for TI OMAP3.\n");
  883. /* XXX prcm_setup_regs needs to be before enabling hw
  884. * supervised mode for powerdomains */
  885. prcm_setup_regs();
  886. ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
  887. (irq_handler_t)prcm_interrupt_handler,
  888. IRQF_DISABLED, "prcm", NULL);
  889. if (ret) {
  890. printk(KERN_ERR "request_irq failed to register for 0x%x\n",
  891. INT_34XX_PRCM_MPU_IRQ);
  892. goto err1;
  893. }
  894. ret = pwrdm_for_each(pwrdms_setup, NULL);
  895. if (ret) {
  896. printk(KERN_ERR "Failed to setup powerdomains\n");
  897. goto err2;
  898. }
  899. (void) clkdm_for_each(clkdms_setup, NULL);
  900. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  901. if (mpu_pwrdm == NULL) {
  902. printk(KERN_ERR "Failed to get mpu_pwrdm\n");
  903. goto err2;
  904. }
  905. neon_pwrdm = pwrdm_lookup("neon_pwrdm");
  906. per_pwrdm = pwrdm_lookup("per_pwrdm");
  907. core_pwrdm = pwrdm_lookup("core_pwrdm");
  908. cam_pwrdm = pwrdm_lookup("cam_pwrdm");
  909. omap_push_sram_idle();
  910. #ifdef CONFIG_SUSPEND
  911. suspend_set_ops(&omap_pm_ops);
  912. #endif /* CONFIG_SUSPEND */
  913. pm_idle = omap3_pm_idle;
  914. omap3_idle_init();
  915. pwrdm_add_wkdep(neon_pwrdm, mpu_pwrdm);
  916. /*
  917. * REVISIT: This wkdep is only necessary when GPIO2-6 are enabled for
  918. * IO-pad wakeup. Otherwise it will unnecessarily waste power
  919. * waking up PER with every CORE wakeup - see
  920. * http://marc.info/?l=linux-omap&m=121852150710062&w=2
  921. */
  922. pwrdm_add_wkdep(per_pwrdm, core_pwrdm);
  923. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  924. omap3_secure_ram_storage =
  925. kmalloc(0x803F, GFP_KERNEL);
  926. if (!omap3_secure_ram_storage)
  927. printk(KERN_ERR "Memory allocation failed when"
  928. "allocating for secure sram context\n");
  929. local_irq_disable();
  930. local_fiq_disable();
  931. omap_dma_global_context_save();
  932. omap3_save_secure_ram_context(PWRDM_POWER_ON);
  933. omap_dma_global_context_restore();
  934. local_irq_enable();
  935. local_fiq_enable();
  936. }
  937. omap3_save_scratchpad_contents();
  938. err1:
  939. return ret;
  940. err2:
  941. free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
  942. list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
  943. list_del(&pwrst->node);
  944. kfree(pwrst);
  945. }
  946. return ret;
  947. }
  948. late_initcall(omap3_pm_init);